ar9003_phy.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314
  1. /*
  2. * Copyright (c) 2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hw.h"
  17. #include "ar9003_phy.h"
  18. static const int firstep_table[] =
  19. /* level: 0 1 2 3 4 5 6 7 8 */
  20. { -4, -2, 0, 2, 4, 6, 8, 10, 12 }; /* lvl 0-8, default 2 */
  21. static const int cycpwrThr1_table[] =
  22. /* level: 0 1 2 3 4 5 6 7 8 */
  23. { -6, -4, -2, 0, 2, 4, 6, 8 }; /* lvl 0-7, default 3 */
  24. /*
  25. * register values to turn OFDM weak signal detection OFF
  26. */
  27. static const int m1ThreshLow_off = 127;
  28. static const int m2ThreshLow_off = 127;
  29. static const int m1Thresh_off = 127;
  30. static const int m2Thresh_off = 127;
  31. static const int m2CountThr_off = 31;
  32. static const int m2CountThrLow_off = 63;
  33. static const int m1ThreshLowExt_off = 127;
  34. static const int m2ThreshLowExt_off = 127;
  35. static const int m1ThreshExt_off = 127;
  36. static const int m2ThreshExt_off = 127;
  37. /**
  38. * ar9003_hw_set_channel - set channel on single-chip device
  39. * @ah: atheros hardware structure
  40. * @chan:
  41. *
  42. * This is the function to change channel on single-chip devices, that is
  43. * all devices after ar9280.
  44. *
  45. * This function takes the channel value in MHz and sets
  46. * hardware channel value. Assumes writes have been enabled to analog bus.
  47. *
  48. * Actual Expression,
  49. *
  50. * For 2GHz channel,
  51. * Channel Frequency = (3/4) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
  52. * (freq_ref = 40MHz)
  53. *
  54. * For 5GHz channel,
  55. * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^10)
  56. * (freq_ref = 40MHz/(24>>amodeRefSel))
  57. *
  58. * For 5GHz channels which are 5MHz spaced,
  59. * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
  60. * (freq_ref = 40MHz)
  61. */
  62. static int ar9003_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
  63. {
  64. u16 bMode, fracMode = 0, aModeRefSel = 0;
  65. u32 freq, channelSel = 0, reg32 = 0;
  66. struct chan_centers centers;
  67. int loadSynthChannel;
  68. ath9k_hw_get_channel_centers(ah, chan, &centers);
  69. freq = centers.synth_center;
  70. if (freq < 4800) { /* 2 GHz, fractional mode */
  71. channelSel = CHANSEL_2G(freq);
  72. /* Set to 2G mode */
  73. bMode = 1;
  74. } else {
  75. channelSel = CHANSEL_5G(freq);
  76. /* Doubler is ON, so, divide channelSel by 2. */
  77. channelSel >>= 1;
  78. /* Set to 5G mode */
  79. bMode = 0;
  80. }
  81. /* Enable fractional mode for all channels */
  82. fracMode = 1;
  83. aModeRefSel = 0;
  84. loadSynthChannel = 0;
  85. reg32 = (bMode << 29);
  86. REG_WRITE(ah, AR_PHY_SYNTH_CONTROL, reg32);
  87. /* Enable Long shift Select for Synthesizer */
  88. REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_SYNTH4,
  89. AR_PHY_SYNTH4_LONG_SHIFT_SELECT, 1);
  90. /* Program Synth. setting */
  91. reg32 = (channelSel << 2) | (fracMode << 30) |
  92. (aModeRefSel << 28) | (loadSynthChannel << 31);
  93. REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
  94. /* Toggle Load Synth channel bit */
  95. loadSynthChannel = 1;
  96. reg32 = (channelSel << 2) | (fracMode << 30) |
  97. (aModeRefSel << 28) | (loadSynthChannel << 31);
  98. REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
  99. ah->curchan = chan;
  100. ah->curchan_rad_index = -1;
  101. return 0;
  102. }
  103. /**
  104. * ar9003_hw_spur_mitigate_mrc_cck - convert baseband spur frequency
  105. * @ah: atheros hardware structure
  106. * @chan:
  107. *
  108. * For single-chip solutions. Converts to baseband spur frequency given the
  109. * input channel frequency and compute register settings below.
  110. *
  111. * Spur mitigation for MRC CCK
  112. */
  113. static void ar9003_hw_spur_mitigate_mrc_cck(struct ath_hw *ah,
  114. struct ath9k_channel *chan)
  115. {
  116. u32 spur_freq[4] = { 2420, 2440, 2464, 2480 };
  117. int cur_bb_spur, negative = 0, cck_spur_freq;
  118. int i;
  119. /*
  120. * Need to verify range +/- 10 MHz in control channel, otherwise spur
  121. * is out-of-band and can be ignored.
  122. */
  123. for (i = 0; i < 4; i++) {
  124. negative = 0;
  125. cur_bb_spur = spur_freq[i] - chan->channel;
  126. if (cur_bb_spur < 0) {
  127. negative = 1;
  128. cur_bb_spur = -cur_bb_spur;
  129. }
  130. if (cur_bb_spur < 10) {
  131. cck_spur_freq = (int)((cur_bb_spur << 19) / 11);
  132. if (negative == 1)
  133. cck_spur_freq = -cck_spur_freq;
  134. cck_spur_freq = cck_spur_freq & 0xfffff;
  135. REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
  136. AR_PHY_AGC_CONTROL_YCOK_MAX, 0x7);
  137. REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
  138. AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR, 0x7f);
  139. REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
  140. AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE,
  141. 0x2);
  142. REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
  143. AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT,
  144. 0x1);
  145. REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
  146. AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ,
  147. cck_spur_freq);
  148. return;
  149. }
  150. }
  151. REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
  152. AR_PHY_AGC_CONTROL_YCOK_MAX, 0x5);
  153. REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
  154. AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT, 0x0);
  155. REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
  156. AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ, 0x0);
  157. }
  158. /* Clean all spur register fields */
  159. static void ar9003_hw_spur_ofdm_clear(struct ath_hw *ah)
  160. {
  161. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  162. AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0);
  163. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  164. AR_PHY_TIMING11_SPUR_FREQ_SD, 0);
  165. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  166. AR_PHY_TIMING11_SPUR_DELTA_PHASE, 0);
  167. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  168. AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, 0);
  169. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  170. AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0);
  171. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  172. AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0);
  173. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  174. AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0);
  175. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  176. AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 0);
  177. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  178. AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 0);
  179. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  180. AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0);
  181. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  182. AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0);
  183. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  184. AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0);
  185. REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
  186. AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, 0);
  187. REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
  188. AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, 0);
  189. REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
  190. AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, 0);
  191. REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
  192. AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0);
  193. REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
  194. AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0);
  195. REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
  196. AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0);
  197. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  198. AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0);
  199. }
  200. static void ar9003_hw_spur_ofdm(struct ath_hw *ah,
  201. int freq_offset,
  202. int spur_freq_sd,
  203. int spur_delta_phase,
  204. int spur_subchannel_sd)
  205. {
  206. int mask_index = 0;
  207. /* OFDM Spur mitigation */
  208. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  209. AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0x1);
  210. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  211. AR_PHY_TIMING11_SPUR_FREQ_SD, spur_freq_sd);
  212. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  213. AR_PHY_TIMING11_SPUR_DELTA_PHASE, spur_delta_phase);
  214. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  215. AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, spur_subchannel_sd);
  216. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  217. AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0x1);
  218. REG_RMW_FIELD(ah, AR_PHY_TIMING11,
  219. AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0x1);
  220. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  221. AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0x1);
  222. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  223. AR_PHY_SPUR_REG_SPUR_RSSI_THRESH, 34);
  224. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  225. AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 1);
  226. if (REG_READ_FIELD(ah, AR_PHY_MODE,
  227. AR_PHY_MODE_DYNAMIC) == 0x1)
  228. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  229. AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 1);
  230. mask_index = (freq_offset << 4) / 5;
  231. if (mask_index < 0)
  232. mask_index = mask_index - 1;
  233. mask_index = mask_index & 0x7f;
  234. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  235. AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0x1);
  236. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  237. AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0x1);
  238. REG_RMW_FIELD(ah, AR_PHY_TIMING4,
  239. AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0x1);
  240. REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
  241. AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, mask_index);
  242. REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
  243. AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, mask_index);
  244. REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
  245. AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, mask_index);
  246. REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
  247. AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0xc);
  248. REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
  249. AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0xc);
  250. REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
  251. AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0xa0);
  252. REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
  253. AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0xff);
  254. }
  255. static void ar9003_hw_spur_ofdm_work(struct ath_hw *ah,
  256. struct ath9k_channel *chan,
  257. int freq_offset)
  258. {
  259. int spur_freq_sd = 0;
  260. int spur_subchannel_sd = 0;
  261. int spur_delta_phase = 0;
  262. if (IS_CHAN_HT40(chan)) {
  263. if (freq_offset < 0) {
  264. if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
  265. AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
  266. spur_subchannel_sd = 1;
  267. else
  268. spur_subchannel_sd = 0;
  269. spur_freq_sd = ((freq_offset + 10) << 9) / 11;
  270. } else {
  271. if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
  272. AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
  273. spur_subchannel_sd = 0;
  274. else
  275. spur_subchannel_sd = 1;
  276. spur_freq_sd = ((freq_offset - 10) << 9) / 11;
  277. }
  278. spur_delta_phase = (freq_offset << 17) / 5;
  279. } else {
  280. spur_subchannel_sd = 0;
  281. spur_freq_sd = (freq_offset << 9) /11;
  282. spur_delta_phase = (freq_offset << 18) / 5;
  283. }
  284. spur_freq_sd = spur_freq_sd & 0x3ff;
  285. spur_delta_phase = spur_delta_phase & 0xfffff;
  286. ar9003_hw_spur_ofdm(ah,
  287. freq_offset,
  288. spur_freq_sd,
  289. spur_delta_phase,
  290. spur_subchannel_sd);
  291. }
  292. /* Spur mitigation for OFDM */
  293. static void ar9003_hw_spur_mitigate_ofdm(struct ath_hw *ah,
  294. struct ath9k_channel *chan)
  295. {
  296. int synth_freq;
  297. int range = 10;
  298. int freq_offset = 0;
  299. int mode;
  300. u8* spurChansPtr;
  301. unsigned int i;
  302. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  303. if (IS_CHAN_5GHZ(chan)) {
  304. spurChansPtr = &(eep->modalHeader5G.spurChans[0]);
  305. mode = 0;
  306. }
  307. else {
  308. spurChansPtr = &(eep->modalHeader2G.spurChans[0]);
  309. mode = 1;
  310. }
  311. if (spurChansPtr[0] == 0)
  312. return; /* No spur in the mode */
  313. if (IS_CHAN_HT40(chan)) {
  314. range = 19;
  315. if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
  316. AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
  317. synth_freq = chan->channel - 10;
  318. else
  319. synth_freq = chan->channel + 10;
  320. } else {
  321. range = 10;
  322. synth_freq = chan->channel;
  323. }
  324. ar9003_hw_spur_ofdm_clear(ah);
  325. for (i = 0; spurChansPtr[i] && i < 5; i++) {
  326. freq_offset = FBIN2FREQ(spurChansPtr[i], mode) - synth_freq;
  327. if (abs(freq_offset) < range) {
  328. ar9003_hw_spur_ofdm_work(ah, chan, freq_offset);
  329. break;
  330. }
  331. }
  332. }
  333. static void ar9003_hw_spur_mitigate(struct ath_hw *ah,
  334. struct ath9k_channel *chan)
  335. {
  336. ar9003_hw_spur_mitigate_mrc_cck(ah, chan);
  337. ar9003_hw_spur_mitigate_ofdm(ah, chan);
  338. }
  339. static u32 ar9003_hw_compute_pll_control(struct ath_hw *ah,
  340. struct ath9k_channel *chan)
  341. {
  342. u32 pll;
  343. pll = SM(0x5, AR_RTC_9300_PLL_REFDIV);
  344. if (chan && IS_CHAN_HALF_RATE(chan))
  345. pll |= SM(0x1, AR_RTC_9300_PLL_CLKSEL);
  346. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  347. pll |= SM(0x2, AR_RTC_9300_PLL_CLKSEL);
  348. pll |= SM(0x2c, AR_RTC_9300_PLL_DIV);
  349. return pll;
  350. }
  351. static void ar9003_hw_set_channel_regs(struct ath_hw *ah,
  352. struct ath9k_channel *chan)
  353. {
  354. u32 phymode;
  355. u32 enableDacFifo = 0;
  356. enableDacFifo =
  357. (REG_READ(ah, AR_PHY_GEN_CTRL) & AR_PHY_GC_ENABLE_DAC_FIFO);
  358. /* Enable 11n HT, 20 MHz */
  359. phymode = AR_PHY_GC_HT_EN | AR_PHY_GC_SINGLE_HT_LTF1 | AR_PHY_GC_WALSH |
  360. AR_PHY_GC_SHORT_GI_40 | enableDacFifo;
  361. /* Configure baseband for dynamic 20/40 operation */
  362. if (IS_CHAN_HT40(chan)) {
  363. phymode |= AR_PHY_GC_DYN2040_EN;
  364. /* Configure control (primary) channel at +-10MHz */
  365. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  366. (chan->chanmode == CHANNEL_G_HT40PLUS))
  367. phymode |= AR_PHY_GC_DYN2040_PRI_CH;
  368. }
  369. /* make sure we preserve INI settings */
  370. phymode |= REG_READ(ah, AR_PHY_GEN_CTRL);
  371. /* turn off Green Field detection for STA for now */
  372. phymode &= ~AR_PHY_GC_GF_DETECT_EN;
  373. REG_WRITE(ah, AR_PHY_GEN_CTRL, phymode);
  374. /* Configure MAC for 20/40 operation */
  375. ath9k_hw_set11nmac2040(ah);
  376. /* global transmit timeout (25 TUs default)*/
  377. REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
  378. /* carrier sense timeout */
  379. REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
  380. }
  381. static void ar9003_hw_init_bb(struct ath_hw *ah,
  382. struct ath9k_channel *chan)
  383. {
  384. u32 synthDelay;
  385. /*
  386. * Wait for the frequency synth to settle (synth goes on
  387. * via AR_PHY_ACTIVE_EN). Read the phy active delay register.
  388. * Value is in 100ns increments.
  389. */
  390. synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  391. if (IS_CHAN_B(chan))
  392. synthDelay = (4 * synthDelay) / 22;
  393. else
  394. synthDelay /= 10;
  395. /* Activate the PHY (includes baseband activate + synthesizer on) */
  396. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
  397. /*
  398. * There is an issue if the AP starts the calibration before
  399. * the base band timeout completes. This could result in the
  400. * rx_clear false triggering. As a workaround we add delay an
  401. * extra BASE_ACTIVATE_DELAY usecs to ensure this condition
  402. * does not happen.
  403. */
  404. udelay(synthDelay + BASE_ACTIVATE_DELAY);
  405. }
  406. void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx)
  407. {
  408. switch (rx) {
  409. case 0x5:
  410. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  411. AR_PHY_SWAP_ALT_CHAIN);
  412. case 0x3:
  413. case 0x1:
  414. case 0x2:
  415. case 0x7:
  416. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx);
  417. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx);
  418. break;
  419. default:
  420. break;
  421. }
  422. REG_WRITE(ah, AR_SELFGEN_MASK, tx);
  423. if (tx == 0x5) {
  424. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  425. AR_PHY_SWAP_ALT_CHAIN);
  426. }
  427. }
  428. /*
  429. * Override INI values with chip specific configuration.
  430. */
  431. static void ar9003_hw_override_ini(struct ath_hw *ah)
  432. {
  433. u32 val;
  434. /*
  435. * Set the RX_ABORT and RX_DIS and clear it only after
  436. * RXE is set for MAC. This prevents frames with
  437. * corrupted descriptor status.
  438. */
  439. REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
  440. /*
  441. * For AR9280 and above, there is a new feature that allows
  442. * Multicast search based on both MAC Address and Key ID. By default,
  443. * this feature is enabled. But since the driver is not using this
  444. * feature, we switch it off; otherwise multicast search based on
  445. * MAC addr only will fail.
  446. */
  447. val = REG_READ(ah, AR_PCU_MISC_MODE2) & (~AR_ADHOC_MCAST_KEYID_ENABLE);
  448. REG_WRITE(ah, AR_PCU_MISC_MODE2,
  449. val | AR_AGG_WEP_ENABLE_FIX | AR_AGG_WEP_ENABLE);
  450. }
  451. static void ar9003_hw_prog_ini(struct ath_hw *ah,
  452. struct ar5416IniArray *iniArr,
  453. int column)
  454. {
  455. unsigned int i, regWrites = 0;
  456. /* New INI format: Array may be undefined (pre, core, post arrays) */
  457. if (!iniArr->ia_array)
  458. return;
  459. /*
  460. * New INI format: Pre, core, and post arrays for a given subsystem
  461. * may be modal (> 2 columns) or non-modal (2 columns). Determine if
  462. * the array is non-modal and force the column to 1.
  463. */
  464. if (column >= iniArr->ia_columns)
  465. column = 1;
  466. for (i = 0; i < iniArr->ia_rows; i++) {
  467. u32 reg = INI_RA(iniArr, i, 0);
  468. u32 val = INI_RA(iniArr, i, column);
  469. if (reg >= 0x16000 && reg < 0x17000)
  470. ath9k_hw_analog_shift_regwrite(ah, reg, val);
  471. else
  472. REG_WRITE(ah, reg, val);
  473. DO_DELAY(regWrites);
  474. }
  475. }
  476. static int ar9003_hw_process_ini(struct ath_hw *ah,
  477. struct ath9k_channel *chan)
  478. {
  479. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  480. unsigned int regWrites = 0, i;
  481. struct ieee80211_channel *channel = chan->chan;
  482. u32 modesIndex, freqIndex;
  483. switch (chan->chanmode) {
  484. case CHANNEL_A:
  485. case CHANNEL_A_HT20:
  486. modesIndex = 1;
  487. freqIndex = 1;
  488. break;
  489. case CHANNEL_A_HT40PLUS:
  490. case CHANNEL_A_HT40MINUS:
  491. modesIndex = 2;
  492. freqIndex = 1;
  493. break;
  494. case CHANNEL_G:
  495. case CHANNEL_G_HT20:
  496. case CHANNEL_B:
  497. modesIndex = 4;
  498. freqIndex = 2;
  499. break;
  500. case CHANNEL_G_HT40PLUS:
  501. case CHANNEL_G_HT40MINUS:
  502. modesIndex = 3;
  503. freqIndex = 2;
  504. break;
  505. default:
  506. return -EINVAL;
  507. }
  508. for (i = 0; i < ATH_INI_NUM_SPLIT; i++) {
  509. ar9003_hw_prog_ini(ah, &ah->iniSOC[i], modesIndex);
  510. ar9003_hw_prog_ini(ah, &ah->iniMac[i], modesIndex);
  511. ar9003_hw_prog_ini(ah, &ah->iniBB[i], modesIndex);
  512. ar9003_hw_prog_ini(ah, &ah->iniRadio[i], modesIndex);
  513. }
  514. REG_WRITE_ARRAY(&ah->iniModesRxGain, 1, regWrites);
  515. REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
  516. /*
  517. * For 5GHz channels requiring Fast Clock, apply
  518. * different modal values.
  519. */
  520. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  521. REG_WRITE_ARRAY(&ah->iniModesAdditional,
  522. modesIndex, regWrites);
  523. ar9003_hw_override_ini(ah);
  524. ar9003_hw_set_channel_regs(ah, chan);
  525. ar9003_hw_set_chain_masks(ah, ah->rxchainmask, ah->txchainmask);
  526. /* Set TX power */
  527. ah->eep_ops->set_txpower(ah, chan,
  528. ath9k_regd_get_ctl(regulatory, chan),
  529. channel->max_antenna_gain * 2,
  530. channel->max_power * 2,
  531. min((u32) MAX_RATE_POWER,
  532. (u32) regulatory->power_limit), false);
  533. return 0;
  534. }
  535. static void ar9003_hw_set_rfmode(struct ath_hw *ah,
  536. struct ath9k_channel *chan)
  537. {
  538. u32 rfMode = 0;
  539. if (chan == NULL)
  540. return;
  541. rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
  542. ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
  543. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  544. rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
  545. REG_WRITE(ah, AR_PHY_MODE, rfMode);
  546. }
  547. static void ar9003_hw_mark_phy_inactive(struct ath_hw *ah)
  548. {
  549. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
  550. }
  551. static void ar9003_hw_set_delta_slope(struct ath_hw *ah,
  552. struct ath9k_channel *chan)
  553. {
  554. u32 coef_scaled, ds_coef_exp, ds_coef_man;
  555. u32 clockMhzScaled = 0x64000000;
  556. struct chan_centers centers;
  557. /*
  558. * half and quarter rate can divide the scaled clock by 2 or 4
  559. * scale for selected channel bandwidth
  560. */
  561. if (IS_CHAN_HALF_RATE(chan))
  562. clockMhzScaled = clockMhzScaled >> 1;
  563. else if (IS_CHAN_QUARTER_RATE(chan))
  564. clockMhzScaled = clockMhzScaled >> 2;
  565. /*
  566. * ALGO -> coef = 1e8/fcarrier*fclock/40;
  567. * scaled coef to provide precision for this floating calculation
  568. */
  569. ath9k_hw_get_channel_centers(ah, chan, &centers);
  570. coef_scaled = clockMhzScaled / centers.synth_center;
  571. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  572. &ds_coef_exp);
  573. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  574. AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
  575. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  576. AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
  577. /*
  578. * For Short GI,
  579. * scaled coeff is 9/10 that of normal coeff
  580. */
  581. coef_scaled = (9 * coef_scaled) / 10;
  582. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  583. &ds_coef_exp);
  584. /* for short gi */
  585. REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
  586. AR_PHY_SGI_DSC_MAN, ds_coef_man);
  587. REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
  588. AR_PHY_SGI_DSC_EXP, ds_coef_exp);
  589. }
  590. static bool ar9003_hw_rfbus_req(struct ath_hw *ah)
  591. {
  592. REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
  593. return ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
  594. AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT);
  595. }
  596. /*
  597. * Wait for the frequency synth to settle (synth goes on via PHY_ACTIVE_EN).
  598. * Read the phy active delay register. Value is in 100ns increments.
  599. */
  600. static void ar9003_hw_rfbus_done(struct ath_hw *ah)
  601. {
  602. u32 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  603. if (IS_CHAN_B(ah->curchan))
  604. synthDelay = (4 * synthDelay) / 22;
  605. else
  606. synthDelay /= 10;
  607. udelay(synthDelay + BASE_ACTIVATE_DELAY);
  608. REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
  609. }
  610. /*
  611. * Set the interrupt and GPIO values so the ISR can disable RF
  612. * on a switch signal. Assumes GPIO port and interrupt polarity
  613. * are set prior to call.
  614. */
  615. static void ar9003_hw_enable_rfkill(struct ath_hw *ah)
  616. {
  617. /* Connect rfsilent_bb_l to baseband */
  618. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
  619. AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
  620. /* Set input mux for rfsilent_bb_l to GPIO #0 */
  621. REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
  622. AR_GPIO_INPUT_MUX2_RFSILENT);
  623. /*
  624. * Configure the desired GPIO port for input and
  625. * enable baseband rf silence.
  626. */
  627. ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
  628. REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
  629. }
  630. static void ar9003_hw_set_diversity(struct ath_hw *ah, bool value)
  631. {
  632. u32 v = REG_READ(ah, AR_PHY_CCK_DETECT);
  633. if (value)
  634. v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
  635. else
  636. v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
  637. REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
  638. }
  639. static bool ar9003_hw_ani_control(struct ath_hw *ah,
  640. enum ath9k_ani_cmd cmd, int param)
  641. {
  642. struct ath_common *common = ath9k_hw_common(ah);
  643. struct ath9k_channel *chan = ah->curchan;
  644. struct ar5416AniState *aniState = &chan->ani;
  645. s32 value, value2;
  646. switch (cmd & ah->ani_function) {
  647. case ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION:{
  648. /*
  649. * on == 1 means ofdm weak signal detection is ON
  650. * on == 1 is the default, for less noise immunity
  651. *
  652. * on == 0 means ofdm weak signal detection is OFF
  653. * on == 0 means more noise imm
  654. */
  655. u32 on = param ? 1 : 0;
  656. /*
  657. * make register setting for default
  658. * (weak sig detect ON) come from INI file
  659. */
  660. int m1ThreshLow = on ?
  661. aniState->iniDef.m1ThreshLow : m1ThreshLow_off;
  662. int m2ThreshLow = on ?
  663. aniState->iniDef.m2ThreshLow : m2ThreshLow_off;
  664. int m1Thresh = on ?
  665. aniState->iniDef.m1Thresh : m1Thresh_off;
  666. int m2Thresh = on ?
  667. aniState->iniDef.m2Thresh : m2Thresh_off;
  668. int m2CountThr = on ?
  669. aniState->iniDef.m2CountThr : m2CountThr_off;
  670. int m2CountThrLow = on ?
  671. aniState->iniDef.m2CountThrLow : m2CountThrLow_off;
  672. int m1ThreshLowExt = on ?
  673. aniState->iniDef.m1ThreshLowExt : m1ThreshLowExt_off;
  674. int m2ThreshLowExt = on ?
  675. aniState->iniDef.m2ThreshLowExt : m2ThreshLowExt_off;
  676. int m1ThreshExt = on ?
  677. aniState->iniDef.m1ThreshExt : m1ThreshExt_off;
  678. int m2ThreshExt = on ?
  679. aniState->iniDef.m2ThreshExt : m2ThreshExt_off;
  680. REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
  681. AR_PHY_SFCORR_LOW_M1_THRESH_LOW,
  682. m1ThreshLow);
  683. REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
  684. AR_PHY_SFCORR_LOW_M2_THRESH_LOW,
  685. m2ThreshLow);
  686. REG_RMW_FIELD(ah, AR_PHY_SFCORR,
  687. AR_PHY_SFCORR_M1_THRESH, m1Thresh);
  688. REG_RMW_FIELD(ah, AR_PHY_SFCORR,
  689. AR_PHY_SFCORR_M2_THRESH, m2Thresh);
  690. REG_RMW_FIELD(ah, AR_PHY_SFCORR,
  691. AR_PHY_SFCORR_M2COUNT_THR, m2CountThr);
  692. REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
  693. AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW,
  694. m2CountThrLow);
  695. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  696. AR_PHY_SFCORR_EXT_M1_THRESH_LOW, m1ThreshLowExt);
  697. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  698. AR_PHY_SFCORR_EXT_M2_THRESH_LOW, m2ThreshLowExt);
  699. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  700. AR_PHY_SFCORR_EXT_M1_THRESH, m1ThreshExt);
  701. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  702. AR_PHY_SFCORR_EXT_M2_THRESH, m2ThreshExt);
  703. if (on)
  704. REG_SET_BIT(ah, AR_PHY_SFCORR_LOW,
  705. AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
  706. else
  707. REG_CLR_BIT(ah, AR_PHY_SFCORR_LOW,
  708. AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
  709. if (!on != aniState->ofdmWeakSigDetectOff) {
  710. ath_print(common, ATH_DBG_ANI,
  711. "** ch %d: ofdm weak signal: %s=>%s\n",
  712. chan->channel,
  713. !aniState->ofdmWeakSigDetectOff ?
  714. "on" : "off",
  715. on ? "on" : "off");
  716. if (on)
  717. ah->stats.ast_ani_ofdmon++;
  718. else
  719. ah->stats.ast_ani_ofdmoff++;
  720. aniState->ofdmWeakSigDetectOff = !on;
  721. }
  722. break;
  723. }
  724. case ATH9K_ANI_FIRSTEP_LEVEL:{
  725. u32 level = param;
  726. if (level >= ARRAY_SIZE(firstep_table)) {
  727. ath_print(common, ATH_DBG_ANI,
  728. "ATH9K_ANI_FIRSTEP_LEVEL: level "
  729. "out of range (%u > %u)\n",
  730. level,
  731. (unsigned) ARRAY_SIZE(firstep_table));
  732. return false;
  733. }
  734. /*
  735. * make register setting relative to default
  736. * from INI file & cap value
  737. */
  738. value = firstep_table[level] -
  739. firstep_table[ATH9K_ANI_FIRSTEP_LVL_NEW] +
  740. aniState->iniDef.firstep;
  741. if (value < ATH9K_SIG_FIRSTEP_SETTING_MIN)
  742. value = ATH9K_SIG_FIRSTEP_SETTING_MIN;
  743. if (value > ATH9K_SIG_FIRSTEP_SETTING_MAX)
  744. value = ATH9K_SIG_FIRSTEP_SETTING_MAX;
  745. REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
  746. AR_PHY_FIND_SIG_FIRSTEP,
  747. value);
  748. /*
  749. * we need to set first step low register too
  750. * make register setting relative to default
  751. * from INI file & cap value
  752. */
  753. value2 = firstep_table[level] -
  754. firstep_table[ATH9K_ANI_FIRSTEP_LVL_NEW] +
  755. aniState->iniDef.firstepLow;
  756. if (value2 < ATH9K_SIG_FIRSTEP_SETTING_MIN)
  757. value2 = ATH9K_SIG_FIRSTEP_SETTING_MIN;
  758. if (value2 > ATH9K_SIG_FIRSTEP_SETTING_MAX)
  759. value2 = ATH9K_SIG_FIRSTEP_SETTING_MAX;
  760. REG_RMW_FIELD(ah, AR_PHY_FIND_SIG_LOW,
  761. AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW, value2);
  762. if (level != aniState->firstepLevel) {
  763. ath_print(common, ATH_DBG_ANI,
  764. "** ch %d: level %d=>%d[def:%d] "
  765. "firstep[level]=%d ini=%d\n",
  766. chan->channel,
  767. aniState->firstepLevel,
  768. level,
  769. ATH9K_ANI_FIRSTEP_LVL_NEW,
  770. value,
  771. aniState->iniDef.firstep);
  772. ath_print(common, ATH_DBG_ANI,
  773. "** ch %d: level %d=>%d[def:%d] "
  774. "firstep_low[level]=%d ini=%d\n",
  775. chan->channel,
  776. aniState->firstepLevel,
  777. level,
  778. ATH9K_ANI_FIRSTEP_LVL_NEW,
  779. value2,
  780. aniState->iniDef.firstepLow);
  781. if (level > aniState->firstepLevel)
  782. ah->stats.ast_ani_stepup++;
  783. else if (level < aniState->firstepLevel)
  784. ah->stats.ast_ani_stepdown++;
  785. aniState->firstepLevel = level;
  786. }
  787. break;
  788. }
  789. case ATH9K_ANI_SPUR_IMMUNITY_LEVEL:{
  790. u32 level = param;
  791. if (level >= ARRAY_SIZE(cycpwrThr1_table)) {
  792. ath_print(common, ATH_DBG_ANI,
  793. "ATH9K_ANI_SPUR_IMMUNITY_LEVEL: level "
  794. "out of range (%u > %u)\n",
  795. level,
  796. (unsigned) ARRAY_SIZE(cycpwrThr1_table));
  797. return false;
  798. }
  799. /*
  800. * make register setting relative to default
  801. * from INI file & cap value
  802. */
  803. value = cycpwrThr1_table[level] -
  804. cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL_NEW] +
  805. aniState->iniDef.cycpwrThr1;
  806. if (value < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
  807. value = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
  808. if (value > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
  809. value = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
  810. REG_RMW_FIELD(ah, AR_PHY_TIMING5,
  811. AR_PHY_TIMING5_CYCPWR_THR1,
  812. value);
  813. /*
  814. * set AR_PHY_EXT_CCA for extension channel
  815. * make register setting relative to default
  816. * from INI file & cap value
  817. */
  818. value2 = cycpwrThr1_table[level] -
  819. cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL_NEW] +
  820. aniState->iniDef.cycpwrThr1Ext;
  821. if (value2 < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
  822. value2 = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
  823. if (value2 > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
  824. value2 = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
  825. REG_RMW_FIELD(ah, AR_PHY_EXT_CCA,
  826. AR_PHY_EXT_CYCPWR_THR1, value2);
  827. if (level != aniState->spurImmunityLevel) {
  828. ath_print(common, ATH_DBG_ANI,
  829. "** ch %d: level %d=>%d[def:%d] "
  830. "cycpwrThr1[level]=%d ini=%d\n",
  831. chan->channel,
  832. aniState->spurImmunityLevel,
  833. level,
  834. ATH9K_ANI_SPUR_IMMUNE_LVL_NEW,
  835. value,
  836. aniState->iniDef.cycpwrThr1);
  837. ath_print(common, ATH_DBG_ANI,
  838. "** ch %d: level %d=>%d[def:%d] "
  839. "cycpwrThr1Ext[level]=%d ini=%d\n",
  840. chan->channel,
  841. aniState->spurImmunityLevel,
  842. level,
  843. ATH9K_ANI_SPUR_IMMUNE_LVL_NEW,
  844. value2,
  845. aniState->iniDef.cycpwrThr1Ext);
  846. if (level > aniState->spurImmunityLevel)
  847. ah->stats.ast_ani_spurup++;
  848. else if (level < aniState->spurImmunityLevel)
  849. ah->stats.ast_ani_spurdown++;
  850. aniState->spurImmunityLevel = level;
  851. }
  852. break;
  853. }
  854. case ATH9K_ANI_MRC_CCK:{
  855. /*
  856. * is_on == 1 means MRC CCK ON (default, less noise imm)
  857. * is_on == 0 means MRC CCK is OFF (more noise imm)
  858. */
  859. bool is_on = param ? 1 : 0;
  860. REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
  861. AR_PHY_MRC_CCK_ENABLE, is_on);
  862. REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
  863. AR_PHY_MRC_CCK_MUX_REG, is_on);
  864. if (!is_on != aniState->mrcCCKOff) {
  865. ath_print(common, ATH_DBG_ANI,
  866. "** ch %d: MRC CCK: %s=>%s\n",
  867. chan->channel,
  868. !aniState->mrcCCKOff ? "on" : "off",
  869. is_on ? "on" : "off");
  870. if (is_on)
  871. ah->stats.ast_ani_ccklow++;
  872. else
  873. ah->stats.ast_ani_cckhigh++;
  874. aniState->mrcCCKOff = !is_on;
  875. }
  876. break;
  877. }
  878. case ATH9K_ANI_PRESENT:
  879. break;
  880. default:
  881. ath_print(common, ATH_DBG_ANI,
  882. "invalid cmd %u\n", cmd);
  883. return false;
  884. }
  885. ath_print(common, ATH_DBG_ANI,
  886. "ANI parameters: SI=%d, ofdmWS=%s FS=%d "
  887. "MRCcck=%s listenTime=%d "
  888. "ofdmErrs=%d cckErrs=%d\n",
  889. aniState->spurImmunityLevel,
  890. !aniState->ofdmWeakSigDetectOff ? "on" : "off",
  891. aniState->firstepLevel,
  892. !aniState->mrcCCKOff ? "on" : "off",
  893. aniState->listenTime,
  894. aniState->ofdmPhyErrCount,
  895. aniState->cckPhyErrCount);
  896. return true;
  897. }
  898. static void ar9003_hw_do_getnf(struct ath_hw *ah,
  899. int16_t nfarray[NUM_NF_READINGS])
  900. {
  901. int16_t nf;
  902. nf = MS(REG_READ(ah, AR_PHY_CCA_0), AR_PHY_MINCCA_PWR);
  903. nfarray[0] = sign_extend32(nf, 8);
  904. nf = MS(REG_READ(ah, AR_PHY_CCA_1), AR_PHY_CH1_MINCCA_PWR);
  905. nfarray[1] = sign_extend32(nf, 8);
  906. nf = MS(REG_READ(ah, AR_PHY_CCA_2), AR_PHY_CH2_MINCCA_PWR);
  907. nfarray[2] = sign_extend32(nf, 8);
  908. if (!IS_CHAN_HT40(ah->curchan))
  909. return;
  910. nf = MS(REG_READ(ah, AR_PHY_EXT_CCA), AR_PHY_EXT_MINCCA_PWR);
  911. nfarray[3] = sign_extend32(nf, 8);
  912. nf = MS(REG_READ(ah, AR_PHY_EXT_CCA_1), AR_PHY_CH1_EXT_MINCCA_PWR);
  913. nfarray[4] = sign_extend32(nf, 8);
  914. nf = MS(REG_READ(ah, AR_PHY_EXT_CCA_2), AR_PHY_CH2_EXT_MINCCA_PWR);
  915. nfarray[5] = sign_extend32(nf, 8);
  916. }
  917. static void ar9003_hw_set_nf_limits(struct ath_hw *ah)
  918. {
  919. ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_2GHZ;
  920. ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_2GHZ;
  921. ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9300_2GHZ;
  922. ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_5GHZ;
  923. ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_5GHZ;
  924. ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9300_5GHZ;
  925. }
  926. /*
  927. * Initialize the ANI register values with default (ini) values.
  928. * This routine is called during a (full) hardware reset after
  929. * all the registers are initialised from the INI.
  930. */
  931. static void ar9003_hw_ani_cache_ini_regs(struct ath_hw *ah)
  932. {
  933. struct ar5416AniState *aniState;
  934. struct ath_common *common = ath9k_hw_common(ah);
  935. struct ath9k_channel *chan = ah->curchan;
  936. struct ath9k_ani_default *iniDef;
  937. u32 val;
  938. aniState = &ah->curchan->ani;
  939. iniDef = &aniState->iniDef;
  940. ath_print(common, ATH_DBG_ANI,
  941. "ver %d.%d opmode %u chan %d Mhz/0x%x\n",
  942. ah->hw_version.macVersion,
  943. ah->hw_version.macRev,
  944. ah->opmode,
  945. chan->channel,
  946. chan->channelFlags);
  947. val = REG_READ(ah, AR_PHY_SFCORR);
  948. iniDef->m1Thresh = MS(val, AR_PHY_SFCORR_M1_THRESH);
  949. iniDef->m2Thresh = MS(val, AR_PHY_SFCORR_M2_THRESH);
  950. iniDef->m2CountThr = MS(val, AR_PHY_SFCORR_M2COUNT_THR);
  951. val = REG_READ(ah, AR_PHY_SFCORR_LOW);
  952. iniDef->m1ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M1_THRESH_LOW);
  953. iniDef->m2ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M2_THRESH_LOW);
  954. iniDef->m2CountThrLow = MS(val, AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW);
  955. val = REG_READ(ah, AR_PHY_SFCORR_EXT);
  956. iniDef->m1ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH);
  957. iniDef->m2ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH);
  958. iniDef->m1ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH_LOW);
  959. iniDef->m2ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH_LOW);
  960. iniDef->firstep = REG_READ_FIELD(ah,
  961. AR_PHY_FIND_SIG,
  962. AR_PHY_FIND_SIG_FIRSTEP);
  963. iniDef->firstepLow = REG_READ_FIELD(ah,
  964. AR_PHY_FIND_SIG_LOW,
  965. AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW);
  966. iniDef->cycpwrThr1 = REG_READ_FIELD(ah,
  967. AR_PHY_TIMING5,
  968. AR_PHY_TIMING5_CYCPWR_THR1);
  969. iniDef->cycpwrThr1Ext = REG_READ_FIELD(ah,
  970. AR_PHY_EXT_CCA,
  971. AR_PHY_EXT_CYCPWR_THR1);
  972. /* these levels just got reset to defaults by the INI */
  973. aniState->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL_NEW;
  974. aniState->firstepLevel = ATH9K_ANI_FIRSTEP_LVL_NEW;
  975. aniState->ofdmWeakSigDetectOff = !ATH9K_ANI_USE_OFDM_WEAK_SIG;
  976. aniState->mrcCCKOff = !ATH9K_ANI_ENABLE_MRC_CCK;
  977. }
  978. static void ar9003_hw_set_radar_params(struct ath_hw *ah,
  979. struct ath_hw_radar_conf *conf)
  980. {
  981. u32 radar_0 = 0, radar_1 = 0;
  982. if (!conf) {
  983. REG_CLR_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_ENA);
  984. return;
  985. }
  986. radar_0 |= AR_PHY_RADAR_0_ENA | AR_PHY_RADAR_0_FFT_ENA;
  987. radar_0 |= SM(conf->fir_power, AR_PHY_RADAR_0_FIRPWR);
  988. radar_0 |= SM(conf->radar_rssi, AR_PHY_RADAR_0_RRSSI);
  989. radar_0 |= SM(conf->pulse_height, AR_PHY_RADAR_0_HEIGHT);
  990. radar_0 |= SM(conf->pulse_rssi, AR_PHY_RADAR_0_PRSSI);
  991. radar_0 |= SM(conf->pulse_inband, AR_PHY_RADAR_0_INBAND);
  992. radar_1 |= AR_PHY_RADAR_1_MAX_RRSSI;
  993. radar_1 |= AR_PHY_RADAR_1_BLOCK_CHECK;
  994. radar_1 |= SM(conf->pulse_maxlen, AR_PHY_RADAR_1_MAXLEN);
  995. radar_1 |= SM(conf->pulse_inband_step, AR_PHY_RADAR_1_RELSTEP_THRESH);
  996. radar_1 |= SM(conf->radar_inband, AR_PHY_RADAR_1_RELPWR_THRESH);
  997. REG_WRITE(ah, AR_PHY_RADAR_0, radar_0);
  998. REG_WRITE(ah, AR_PHY_RADAR_1, radar_1);
  999. if (conf->ext_channel)
  1000. REG_SET_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
  1001. else
  1002. REG_CLR_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
  1003. }
  1004. static void ar9003_hw_set_radar_conf(struct ath_hw *ah)
  1005. {
  1006. struct ath_hw_radar_conf *conf = &ah->radar_conf;
  1007. conf->fir_power = -28;
  1008. conf->radar_rssi = 0;
  1009. conf->pulse_height = 10;
  1010. conf->pulse_rssi = 24;
  1011. conf->pulse_inband = 8;
  1012. conf->pulse_maxlen = 255;
  1013. conf->pulse_inband_step = 12;
  1014. conf->radar_inband = 8;
  1015. }
  1016. void ar9003_hw_attach_phy_ops(struct ath_hw *ah)
  1017. {
  1018. struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
  1019. const u32 ar9300_cca_regs[6] = {
  1020. AR_PHY_CCA_0,
  1021. AR_PHY_CCA_1,
  1022. AR_PHY_CCA_2,
  1023. AR_PHY_EXT_CCA,
  1024. AR_PHY_EXT_CCA_1,
  1025. AR_PHY_EXT_CCA_2,
  1026. };
  1027. priv_ops->rf_set_freq = ar9003_hw_set_channel;
  1028. priv_ops->spur_mitigate_freq = ar9003_hw_spur_mitigate;
  1029. priv_ops->compute_pll_control = ar9003_hw_compute_pll_control;
  1030. priv_ops->set_channel_regs = ar9003_hw_set_channel_regs;
  1031. priv_ops->init_bb = ar9003_hw_init_bb;
  1032. priv_ops->process_ini = ar9003_hw_process_ini;
  1033. priv_ops->set_rfmode = ar9003_hw_set_rfmode;
  1034. priv_ops->mark_phy_inactive = ar9003_hw_mark_phy_inactive;
  1035. priv_ops->set_delta_slope = ar9003_hw_set_delta_slope;
  1036. priv_ops->rfbus_req = ar9003_hw_rfbus_req;
  1037. priv_ops->rfbus_done = ar9003_hw_rfbus_done;
  1038. priv_ops->enable_rfkill = ar9003_hw_enable_rfkill;
  1039. priv_ops->set_diversity = ar9003_hw_set_diversity;
  1040. priv_ops->ani_control = ar9003_hw_ani_control;
  1041. priv_ops->do_getnf = ar9003_hw_do_getnf;
  1042. priv_ops->ani_cache_ini_regs = ar9003_hw_ani_cache_ini_regs;
  1043. priv_ops->set_radar_params = ar9003_hw_set_radar_params;
  1044. ar9003_hw_set_nf_limits(ah);
  1045. ar9003_hw_set_radar_conf(ah);
  1046. memcpy(ah->nf_regs, ar9300_cca_regs, sizeof(ah->nf_regs));
  1047. }
  1048. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah)
  1049. {
  1050. struct ath_common *common = ath9k_hw_common(ah);
  1051. u32 idle_tmo_ms = ah->bb_watchdog_timeout_ms;
  1052. u32 val, idle_count;
  1053. if (!idle_tmo_ms) {
  1054. /* disable IRQ, disable chip-reset for BB panic */
  1055. REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
  1056. REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) &
  1057. ~(AR_PHY_WATCHDOG_RST_ENABLE |
  1058. AR_PHY_WATCHDOG_IRQ_ENABLE));
  1059. /* disable watchdog in non-IDLE mode, disable in IDLE mode */
  1060. REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
  1061. REG_READ(ah, AR_PHY_WATCHDOG_CTL_1) &
  1062. ~(AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
  1063. AR_PHY_WATCHDOG_IDLE_ENABLE));
  1064. ath_print(common, ATH_DBG_RESET, "Disabled BB Watchdog\n");
  1065. return;
  1066. }
  1067. /* enable IRQ, disable chip-reset for BB watchdog */
  1068. val = REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) & AR_PHY_WATCHDOG_CNTL2_MASK;
  1069. REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
  1070. (val | AR_PHY_WATCHDOG_IRQ_ENABLE) &
  1071. ~AR_PHY_WATCHDOG_RST_ENABLE);
  1072. /* bound limit to 10 secs */
  1073. if (idle_tmo_ms > 10000)
  1074. idle_tmo_ms = 10000;
  1075. /*
  1076. * The time unit for watchdog event is 2^15 44/88MHz cycles.
  1077. *
  1078. * For HT20 we have a time unit of 2^15/44 MHz = .74 ms per tick
  1079. * For HT40 we have a time unit of 2^15/88 MHz = .37 ms per tick
  1080. *
  1081. * Given we use fast clock now in 5 GHz, these time units should
  1082. * be common for both 2 GHz and 5 GHz.
  1083. */
  1084. idle_count = (100 * idle_tmo_ms) / 74;
  1085. if (ah->curchan && IS_CHAN_HT40(ah->curchan))
  1086. idle_count = (100 * idle_tmo_ms) / 37;
  1087. /*
  1088. * enable watchdog in non-IDLE mode, disable in IDLE mode,
  1089. * set idle time-out.
  1090. */
  1091. REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
  1092. AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
  1093. AR_PHY_WATCHDOG_IDLE_MASK |
  1094. (AR_PHY_WATCHDOG_NON_IDLE_MASK & (idle_count << 2)));
  1095. ath_print(common, ATH_DBG_RESET,
  1096. "Enabled BB Watchdog timeout (%u ms)\n",
  1097. idle_tmo_ms);
  1098. }
  1099. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah)
  1100. {
  1101. /*
  1102. * we want to avoid printing in ISR context so we save the
  1103. * watchdog status to be printed later in bottom half context.
  1104. */
  1105. ah->bb_watchdog_last_status = REG_READ(ah, AR_PHY_WATCHDOG_STATUS);
  1106. /*
  1107. * the watchdog timer should reset on status read but to be sure
  1108. * sure we write 0 to the watchdog status bit.
  1109. */
  1110. REG_WRITE(ah, AR_PHY_WATCHDOG_STATUS,
  1111. ah->bb_watchdog_last_status & ~AR_PHY_WATCHDOG_STATUS_CLR);
  1112. }
  1113. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah)
  1114. {
  1115. struct ath_common *common = ath9k_hw_common(ah);
  1116. u32 status;
  1117. if (likely(!(common->debug_mask & ATH_DBG_RESET)))
  1118. return;
  1119. status = ah->bb_watchdog_last_status;
  1120. ath_print(common, ATH_DBG_RESET,
  1121. "\n==== BB update: BB status=0x%08x ====\n", status);
  1122. ath_print(common, ATH_DBG_RESET,
  1123. "** BB state: wd=%u det=%u rdar=%u rOFDM=%d "
  1124. "rCCK=%u tOFDM=%u tCCK=%u agc=%u src=%u **\n",
  1125. MS(status, AR_PHY_WATCHDOG_INFO),
  1126. MS(status, AR_PHY_WATCHDOG_DET_HANG),
  1127. MS(status, AR_PHY_WATCHDOG_RADAR_SM),
  1128. MS(status, AR_PHY_WATCHDOG_RX_OFDM_SM),
  1129. MS(status, AR_PHY_WATCHDOG_RX_CCK_SM),
  1130. MS(status, AR_PHY_WATCHDOG_TX_OFDM_SM),
  1131. MS(status, AR_PHY_WATCHDOG_TX_CCK_SM),
  1132. MS(status, AR_PHY_WATCHDOG_AGC_SM),
  1133. MS(status,AR_PHY_WATCHDOG_SRCH_SM));
  1134. ath_print(common, ATH_DBG_RESET,
  1135. "** BB WD cntl: cntl1=0x%08x cntl2=0x%08x **\n",
  1136. REG_READ(ah, AR_PHY_WATCHDOG_CTL_1),
  1137. REG_READ(ah, AR_PHY_WATCHDOG_CTL_2));
  1138. ath_print(common, ATH_DBG_RESET,
  1139. "** BB mode: BB_gen_controls=0x%08x **\n",
  1140. REG_READ(ah, AR_PHY_GEN_CTRL));
  1141. #define PCT(_field) (common->cc_survey._field * 100 / common->cc_survey.cycles)
  1142. if (common->cc_survey.cycles)
  1143. ath_print(common, ATH_DBG_RESET,
  1144. "** BB busy times: rx_clear=%d%%, "
  1145. "rx_frame=%d%%, tx_frame=%d%% **\n",
  1146. PCT(rx_busy), PCT(rx_frame), PCT(tx_frame));
  1147. ath_print(common, ATH_DBG_RESET,
  1148. "==== BB update: done ====\n\n");
  1149. }
  1150. EXPORT_SYMBOL(ar9003_hw_bb_watchdog_dbg_info);