ata_piix.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #include <linux/dmi.h>
  94. #define DRV_NAME "ata_piix"
  95. #define DRV_VERSION "2.11"
  96. enum {
  97. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  98. ICH5_PMR = 0x90, /* port mapping register */
  99. ICH5_PCS = 0x92, /* port control and status */
  100. PIIX_SCC = 0x0A, /* sub-class code register */
  101. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  102. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  103. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  104. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  105. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  106. /* combined mode. if set, PATA is channel 0.
  107. * if clear, PATA is channel 1.
  108. */
  109. PIIX_PORT_ENABLED = (1 << 0),
  110. PIIX_PORT_PRESENT = (1 << 4),
  111. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  112. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  113. /* controller IDs */
  114. piix_pata_33 = 0, /* PIIX4 at 33Mhz */
  115. ich_pata_33 = 1, /* ICH up to UDMA 33 only */
  116. ich_pata_66 = 2, /* ICH up to 66 Mhz */
  117. ich_pata_100 = 3, /* ICH up to UDMA 100 */
  118. ich_pata_133 = 4, /* ICH up to UDMA 133 */
  119. ich5_sata = 5,
  120. ich6_sata = 6,
  121. ich6_sata_ahci = 7,
  122. ich6m_sata_ahci = 8,
  123. ich8_sata_ahci = 9,
  124. piix_pata_mwdma = 10, /* PIIX3 MWDMA only */
  125. tolapai_sata_ahci = 11,
  126. /* constants for mapping table */
  127. P0 = 0, /* port 0 */
  128. P1 = 1, /* port 1 */
  129. P2 = 2, /* port 2 */
  130. P3 = 3, /* port 3 */
  131. IDE = -1, /* IDE */
  132. NA = -2, /* not avaliable */
  133. RV = -3, /* reserved */
  134. PIIX_AHCI_DEVICE = 6,
  135. /* host->flags bits */
  136. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  137. };
  138. struct piix_map_db {
  139. const u32 mask;
  140. const u16 port_enable;
  141. const int map[][4];
  142. };
  143. struct piix_host_priv {
  144. const int *map;
  145. };
  146. static int piix_init_one (struct pci_dev *pdev,
  147. const struct pci_device_id *ent);
  148. static void piix_pata_error_handler(struct ata_port *ap);
  149. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  150. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  151. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  152. static int ich_pata_cable_detect(struct ata_port *ap);
  153. #ifdef CONFIG_PM
  154. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  155. static int piix_pci_device_resume(struct pci_dev *pdev);
  156. #endif
  157. static unsigned int in_module_init = 1;
  158. static const struct pci_device_id piix_pci_tbl[] = {
  159. /* Intel PIIX3 for the 430HX etc */
  160. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  161. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  162. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  163. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  164. /* Intel PIIX4 */
  165. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  166. /* Intel PIIX4 */
  167. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  168. /* Intel PIIX */
  169. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  170. /* Intel ICH (i810, i815, i840) UDMA 66*/
  171. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  172. /* Intel ICH0 : UDMA 33*/
  173. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  174. /* Intel ICH2M */
  175. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  176. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  177. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  178. /* Intel ICH3M */
  179. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  180. /* Intel ICH3 (E7500/1) UDMA 100 */
  181. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  182. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  183. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  184. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  185. /* Intel ICH5 */
  186. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  187. /* C-ICH (i810E2) */
  188. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  189. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  190. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. /* ICH6 (and 6) (i915) UDMA 100 */
  192. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. /* ICH7/7-R (i945, i975) UDMA 100*/
  194. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  195. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  196. /* ICH8 Mobile PATA Controller */
  197. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  198. /* NOTE: The following PCI ids must be kept in sync with the
  199. * list in drivers/pci/quirks.c.
  200. */
  201. /* 82801EB (ICH5) */
  202. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  203. /* 82801EB (ICH5) */
  204. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  205. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  206. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  207. /* 6300ESB pretending RAID */
  208. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  209. /* 82801FB/FW (ICH6/ICH6W) */
  210. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  211. /* 82801FR/FRW (ICH6R/ICH6RW) */
  212. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  213. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  214. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  215. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  216. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  217. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  218. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  219. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  220. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  221. /* SATA Controller 1 IDE (ICH8) */
  222. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  223. /* SATA Controller 2 IDE (ICH8) */
  224. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  225. /* Mobile SATA Controller IDE (ICH8M) */
  226. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  227. /* SATA Controller IDE (ICH9) */
  228. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  229. /* SATA Controller IDE (ICH9) */
  230. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  231. /* SATA Controller IDE (ICH9) */
  232. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  233. /* SATA Controller IDE (ICH9M) */
  234. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  235. /* SATA Controller IDE (ICH9M) */
  236. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  237. /* SATA Controller IDE (ICH9M) */
  238. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  239. /* SATA Controller IDE (Tolapai) */
  240. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata_ahci },
  241. { } /* terminate list */
  242. };
  243. static struct pci_driver piix_pci_driver = {
  244. .name = DRV_NAME,
  245. .id_table = piix_pci_tbl,
  246. .probe = piix_init_one,
  247. .remove = ata_pci_remove_one,
  248. #ifdef CONFIG_PM
  249. .suspend = piix_pci_device_suspend,
  250. .resume = piix_pci_device_resume,
  251. #endif
  252. };
  253. static struct scsi_host_template piix_sht = {
  254. .module = THIS_MODULE,
  255. .name = DRV_NAME,
  256. .ioctl = ata_scsi_ioctl,
  257. .queuecommand = ata_scsi_queuecmd,
  258. .can_queue = ATA_DEF_QUEUE,
  259. .this_id = ATA_SHT_THIS_ID,
  260. .sg_tablesize = LIBATA_MAX_PRD,
  261. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  262. .emulated = ATA_SHT_EMULATED,
  263. .use_clustering = ATA_SHT_USE_CLUSTERING,
  264. .proc_name = DRV_NAME,
  265. .dma_boundary = ATA_DMA_BOUNDARY,
  266. .slave_configure = ata_scsi_slave_config,
  267. .slave_destroy = ata_scsi_slave_destroy,
  268. .bios_param = ata_std_bios_param,
  269. };
  270. static const struct ata_port_operations piix_pata_ops = {
  271. .port_disable = ata_port_disable,
  272. .set_piomode = piix_set_piomode,
  273. .set_dmamode = piix_set_dmamode,
  274. .mode_filter = ata_pci_default_filter,
  275. .tf_load = ata_tf_load,
  276. .tf_read = ata_tf_read,
  277. .check_status = ata_check_status,
  278. .exec_command = ata_exec_command,
  279. .dev_select = ata_std_dev_select,
  280. .bmdma_setup = ata_bmdma_setup,
  281. .bmdma_start = ata_bmdma_start,
  282. .bmdma_stop = ata_bmdma_stop,
  283. .bmdma_status = ata_bmdma_status,
  284. .qc_prep = ata_qc_prep,
  285. .qc_issue = ata_qc_issue_prot,
  286. .data_xfer = ata_data_xfer,
  287. .freeze = ata_bmdma_freeze,
  288. .thaw = ata_bmdma_thaw,
  289. .error_handler = piix_pata_error_handler,
  290. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  291. .cable_detect = ata_cable_40wire,
  292. .irq_handler = ata_interrupt,
  293. .irq_clear = ata_bmdma_irq_clear,
  294. .irq_on = ata_irq_on,
  295. .irq_ack = ata_irq_ack,
  296. .port_start = ata_port_start,
  297. };
  298. static const struct ata_port_operations ich_pata_ops = {
  299. .port_disable = ata_port_disable,
  300. .set_piomode = piix_set_piomode,
  301. .set_dmamode = ich_set_dmamode,
  302. .mode_filter = ata_pci_default_filter,
  303. .tf_load = ata_tf_load,
  304. .tf_read = ata_tf_read,
  305. .check_status = ata_check_status,
  306. .exec_command = ata_exec_command,
  307. .dev_select = ata_std_dev_select,
  308. .bmdma_setup = ata_bmdma_setup,
  309. .bmdma_start = ata_bmdma_start,
  310. .bmdma_stop = ata_bmdma_stop,
  311. .bmdma_status = ata_bmdma_status,
  312. .qc_prep = ata_qc_prep,
  313. .qc_issue = ata_qc_issue_prot,
  314. .data_xfer = ata_data_xfer,
  315. .freeze = ata_bmdma_freeze,
  316. .thaw = ata_bmdma_thaw,
  317. .error_handler = piix_pata_error_handler,
  318. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  319. .cable_detect = ich_pata_cable_detect,
  320. .irq_handler = ata_interrupt,
  321. .irq_clear = ata_bmdma_irq_clear,
  322. .irq_on = ata_irq_on,
  323. .irq_ack = ata_irq_ack,
  324. .port_start = ata_port_start,
  325. };
  326. static const struct ata_port_operations piix_sata_ops = {
  327. .port_disable = ata_port_disable,
  328. .tf_load = ata_tf_load,
  329. .tf_read = ata_tf_read,
  330. .check_status = ata_check_status,
  331. .exec_command = ata_exec_command,
  332. .dev_select = ata_std_dev_select,
  333. .bmdma_setup = ata_bmdma_setup,
  334. .bmdma_start = ata_bmdma_start,
  335. .bmdma_stop = ata_bmdma_stop,
  336. .bmdma_status = ata_bmdma_status,
  337. .qc_prep = ata_qc_prep,
  338. .qc_issue = ata_qc_issue_prot,
  339. .data_xfer = ata_data_xfer,
  340. .freeze = ata_bmdma_freeze,
  341. .thaw = ata_bmdma_thaw,
  342. .error_handler = ata_bmdma_error_handler,
  343. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  344. .irq_handler = ata_interrupt,
  345. .irq_clear = ata_bmdma_irq_clear,
  346. .irq_on = ata_irq_on,
  347. .irq_ack = ata_irq_ack,
  348. .port_start = ata_port_start,
  349. };
  350. static const struct piix_map_db ich5_map_db = {
  351. .mask = 0x7,
  352. .port_enable = 0x3,
  353. .map = {
  354. /* PM PS SM SS MAP */
  355. { P0, NA, P1, NA }, /* 000b */
  356. { P1, NA, P0, NA }, /* 001b */
  357. { RV, RV, RV, RV },
  358. { RV, RV, RV, RV },
  359. { P0, P1, IDE, IDE }, /* 100b */
  360. { P1, P0, IDE, IDE }, /* 101b */
  361. { IDE, IDE, P0, P1 }, /* 110b */
  362. { IDE, IDE, P1, P0 }, /* 111b */
  363. },
  364. };
  365. static const struct piix_map_db ich6_map_db = {
  366. .mask = 0x3,
  367. .port_enable = 0xf,
  368. .map = {
  369. /* PM PS SM SS MAP */
  370. { P0, P2, P1, P3 }, /* 00b */
  371. { IDE, IDE, P1, P3 }, /* 01b */
  372. { P0, P2, IDE, IDE }, /* 10b */
  373. { RV, RV, RV, RV },
  374. },
  375. };
  376. static const struct piix_map_db ich6m_map_db = {
  377. .mask = 0x3,
  378. .port_enable = 0x5,
  379. /* Map 01b isn't specified in the doc but some notebooks use
  380. * it anyway. MAP 01b have been spotted on both ICH6M and
  381. * ICH7M.
  382. */
  383. .map = {
  384. /* PM PS SM SS MAP */
  385. { P0, P2, NA, NA }, /* 00b */
  386. { IDE, IDE, P1, P3 }, /* 01b */
  387. { P0, P2, IDE, IDE }, /* 10b */
  388. { RV, RV, RV, RV },
  389. },
  390. };
  391. static const struct piix_map_db ich8_map_db = {
  392. .mask = 0x3,
  393. .port_enable = 0x3,
  394. .map = {
  395. /* PM PS SM SS MAP */
  396. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  397. { RV, RV, RV, RV },
  398. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  399. { RV, RV, RV, RV },
  400. },
  401. };
  402. static const struct piix_map_db tolapai_map_db = {
  403. .mask = 0x3,
  404. .port_enable = 0x3,
  405. .map = {
  406. /* PM PS SM SS MAP */
  407. { P0, NA, P1, NA }, /* 00b */
  408. { RV, RV, RV, RV }, /* 01b */
  409. { RV, RV, RV, RV }, /* 10b */
  410. { RV, RV, RV, RV },
  411. },
  412. };
  413. static const struct piix_map_db *piix_map_db_table[] = {
  414. [ich5_sata] = &ich5_map_db,
  415. [ich6_sata] = &ich6_map_db,
  416. [ich6_sata_ahci] = &ich6_map_db,
  417. [ich6m_sata_ahci] = &ich6m_map_db,
  418. [ich8_sata_ahci] = &ich8_map_db,
  419. [tolapai_sata_ahci] = &tolapai_map_db,
  420. };
  421. static struct ata_port_info piix_port_info[] = {
  422. /* piix_pata_33: 0: PIIX4 at 33MHz */
  423. {
  424. .sht = &piix_sht,
  425. .flags = PIIX_PATA_FLAGS,
  426. .pio_mask = 0x1f, /* pio0-4 */
  427. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  428. .udma_mask = ATA_UDMA_MASK_40C,
  429. .port_ops = &piix_pata_ops,
  430. },
  431. /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
  432. {
  433. .sht = &piix_sht,
  434. .flags = PIIX_PATA_FLAGS,
  435. .pio_mask = 0x1f, /* pio 0-4 */
  436. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  437. .udma_mask = ATA_UDMA2, /* UDMA33 */
  438. .port_ops = &ich_pata_ops,
  439. },
  440. /* ich_pata_66: 2 ICH controllers up to 66MHz */
  441. {
  442. .sht = &piix_sht,
  443. .flags = PIIX_PATA_FLAGS,
  444. .pio_mask = 0x1f, /* pio 0-4 */
  445. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  446. .udma_mask = ATA_UDMA4,
  447. .port_ops = &ich_pata_ops,
  448. },
  449. /* ich_pata_100: 3 */
  450. {
  451. .sht = &piix_sht,
  452. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  453. .pio_mask = 0x1f, /* pio0-4 */
  454. .mwdma_mask = 0x06, /* mwdma1-2 */
  455. .udma_mask = ATA_UDMA5, /* udma0-5 */
  456. .port_ops = &ich_pata_ops,
  457. },
  458. /* ich_pata_133: 4 ICH with full UDMA6 */
  459. {
  460. .sht = &piix_sht,
  461. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  462. .pio_mask = 0x1f, /* pio 0-4 */
  463. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  464. .udma_mask = ATA_UDMA6, /* UDMA133 */
  465. .port_ops = &ich_pata_ops,
  466. },
  467. /* ich5_sata: 5 */
  468. {
  469. .sht = &piix_sht,
  470. .flags = PIIX_SATA_FLAGS,
  471. .pio_mask = 0x1f, /* pio0-4 */
  472. .mwdma_mask = 0x07, /* mwdma0-2 */
  473. .udma_mask = ATA_UDMA6,
  474. .port_ops = &piix_sata_ops,
  475. },
  476. /* ich6_sata: 6 */
  477. {
  478. .sht = &piix_sht,
  479. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
  480. .pio_mask = 0x1f, /* pio0-4 */
  481. .mwdma_mask = 0x07, /* mwdma0-2 */
  482. .udma_mask = ATA_UDMA6,
  483. .port_ops = &piix_sata_ops,
  484. },
  485. /* ich6_sata_ahci: 7 */
  486. {
  487. .sht = &piix_sht,
  488. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  489. PIIX_FLAG_AHCI,
  490. .pio_mask = 0x1f, /* pio0-4 */
  491. .mwdma_mask = 0x07, /* mwdma0-2 */
  492. .udma_mask = ATA_UDMA6,
  493. .port_ops = &piix_sata_ops,
  494. },
  495. /* ich6m_sata_ahci: 8 */
  496. {
  497. .sht = &piix_sht,
  498. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  499. PIIX_FLAG_AHCI,
  500. .pio_mask = 0x1f, /* pio0-4 */
  501. .mwdma_mask = 0x07, /* mwdma0-2 */
  502. .udma_mask = ATA_UDMA6,
  503. .port_ops = &piix_sata_ops,
  504. },
  505. /* ich8_sata_ahci: 9 */
  506. {
  507. .sht = &piix_sht,
  508. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  509. PIIX_FLAG_AHCI,
  510. .pio_mask = 0x1f, /* pio0-4 */
  511. .mwdma_mask = 0x07, /* mwdma0-2 */
  512. .udma_mask = ATA_UDMA6,
  513. .port_ops = &piix_sata_ops,
  514. },
  515. /* piix_pata_mwdma: 10: PIIX3 MWDMA only */
  516. {
  517. .sht = &piix_sht,
  518. .flags = PIIX_PATA_FLAGS,
  519. .pio_mask = 0x1f, /* pio0-4 */
  520. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  521. .port_ops = &piix_pata_ops,
  522. },
  523. /* tolapai_sata_ahci: 11: */
  524. {
  525. .sht = &piix_sht,
  526. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  527. PIIX_FLAG_AHCI,
  528. .pio_mask = 0x1f, /* pio0-4 */
  529. .mwdma_mask = 0x07, /* mwdma0-2 */
  530. .udma_mask = ATA_UDMA6,
  531. .port_ops = &piix_sata_ops,
  532. },
  533. };
  534. static struct pci_bits piix_enable_bits[] = {
  535. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  536. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  537. };
  538. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  539. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  540. MODULE_LICENSE("GPL");
  541. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  542. MODULE_VERSION(DRV_VERSION);
  543. struct ich_laptop {
  544. u16 device;
  545. u16 subvendor;
  546. u16 subdevice;
  547. };
  548. /*
  549. * List of laptops that use short cables rather than 80 wire
  550. */
  551. static const struct ich_laptop ich_laptop[] = {
  552. /* devid, subvendor, subdev */
  553. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  554. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  555. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  556. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  557. /* end marker */
  558. { 0, }
  559. };
  560. /**
  561. * ich_pata_cable_detect - Probe host controller cable detect info
  562. * @ap: Port for which cable detect info is desired
  563. *
  564. * Read 80c cable indicator from ATA PCI device's PCI config
  565. * register. This register is normally set by firmware (BIOS).
  566. *
  567. * LOCKING:
  568. * None (inherited from caller).
  569. */
  570. static int ich_pata_cable_detect(struct ata_port *ap)
  571. {
  572. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  573. const struct ich_laptop *lap = &ich_laptop[0];
  574. u8 tmp, mask;
  575. /* Check for specials - Acer Aspire 5602WLMi */
  576. while (lap->device) {
  577. if (lap->device == pdev->device &&
  578. lap->subvendor == pdev->subsystem_vendor &&
  579. lap->subdevice == pdev->subsystem_device) {
  580. return ATA_CBL_PATA40_SHORT;
  581. }
  582. lap++;
  583. }
  584. /* check BIOS cable detect results */
  585. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  586. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  587. if ((tmp & mask) == 0)
  588. return ATA_CBL_PATA40;
  589. return ATA_CBL_PATA80;
  590. }
  591. /**
  592. * piix_pata_prereset - prereset for PATA host controller
  593. * @ap: Target port
  594. * @deadline: deadline jiffies for the operation
  595. *
  596. * LOCKING:
  597. * None (inherited from caller).
  598. */
  599. static int piix_pata_prereset(struct ata_port *ap, unsigned long deadline)
  600. {
  601. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  602. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  603. return -ENOENT;
  604. return ata_std_prereset(ap, deadline);
  605. }
  606. static void piix_pata_error_handler(struct ata_port *ap)
  607. {
  608. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  609. ata_std_postreset);
  610. }
  611. /**
  612. * piix_set_piomode - Initialize host controller PATA PIO timings
  613. * @ap: Port whose timings we are configuring
  614. * @adev: um
  615. *
  616. * Set PIO mode for device, in host controller PCI config space.
  617. *
  618. * LOCKING:
  619. * None (inherited from caller).
  620. */
  621. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  622. {
  623. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  624. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  625. unsigned int is_slave = (adev->devno != 0);
  626. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  627. unsigned int slave_port = 0x44;
  628. u16 master_data;
  629. u8 slave_data;
  630. u8 udma_enable;
  631. int control = 0;
  632. /*
  633. * See Intel Document 298600-004 for the timing programing rules
  634. * for ICH controllers.
  635. */
  636. static const /* ISP RTC */
  637. u8 timings[][2] = { { 0, 0 },
  638. { 0, 0 },
  639. { 1, 0 },
  640. { 2, 1 },
  641. { 2, 3 }, };
  642. if (pio >= 2)
  643. control |= 1; /* TIME1 enable */
  644. if (ata_pio_need_iordy(adev))
  645. control |= 2; /* IE enable */
  646. /* Intel specifies that the PPE functionality is for disk only */
  647. if (adev->class == ATA_DEV_ATA)
  648. control |= 4; /* PPE enable */
  649. /* PIO configuration clears DTE unconditionally. It will be
  650. * programmed in set_dmamode which is guaranteed to be called
  651. * after set_piomode if any DMA mode is available.
  652. */
  653. pci_read_config_word(dev, master_port, &master_data);
  654. if (is_slave) {
  655. /* clear TIME1|IE1|PPE1|DTE1 */
  656. master_data &= 0xff0f;
  657. /* Enable SITRE (seperate slave timing register) */
  658. master_data |= 0x4000;
  659. /* enable PPE1, IE1 and TIME1 as needed */
  660. master_data |= (control << 4);
  661. pci_read_config_byte(dev, slave_port, &slave_data);
  662. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  663. /* Load the timing nibble for this slave */
  664. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  665. << (ap->port_no ? 4 : 0);
  666. } else {
  667. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  668. master_data &= 0xccf0;
  669. /* Enable PPE, IE and TIME as appropriate */
  670. master_data |= control;
  671. /* load ISP and RCT */
  672. master_data |=
  673. (timings[pio][0] << 12) |
  674. (timings[pio][1] << 8);
  675. }
  676. pci_write_config_word(dev, master_port, master_data);
  677. if (is_slave)
  678. pci_write_config_byte(dev, slave_port, slave_data);
  679. /* Ensure the UDMA bit is off - it will be turned back on if
  680. UDMA is selected */
  681. if (ap->udma_mask) {
  682. pci_read_config_byte(dev, 0x48, &udma_enable);
  683. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  684. pci_write_config_byte(dev, 0x48, udma_enable);
  685. }
  686. }
  687. /**
  688. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  689. * @ap: Port whose timings we are configuring
  690. * @adev: Drive in question
  691. * @udma: udma mode, 0 - 6
  692. * @isich: set if the chip is an ICH device
  693. *
  694. * Set UDMA mode for device, in host controller PCI config space.
  695. *
  696. * LOCKING:
  697. * None (inherited from caller).
  698. */
  699. static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
  700. {
  701. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  702. u8 master_port = ap->port_no ? 0x42 : 0x40;
  703. u16 master_data;
  704. u8 speed = adev->dma_mode;
  705. int devid = adev->devno + 2 * ap->port_no;
  706. u8 udma_enable = 0;
  707. static const /* ISP RTC */
  708. u8 timings[][2] = { { 0, 0 },
  709. { 0, 0 },
  710. { 1, 0 },
  711. { 2, 1 },
  712. { 2, 3 }, };
  713. pci_read_config_word(dev, master_port, &master_data);
  714. if (ap->udma_mask)
  715. pci_read_config_byte(dev, 0x48, &udma_enable);
  716. if (speed >= XFER_UDMA_0) {
  717. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  718. u16 udma_timing;
  719. u16 ideconf;
  720. int u_clock, u_speed;
  721. /*
  722. * UDMA is handled by a combination of clock switching and
  723. * selection of dividers
  724. *
  725. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  726. * except UDMA0 which is 00
  727. */
  728. u_speed = min(2 - (udma & 1), udma);
  729. if (udma == 5)
  730. u_clock = 0x1000; /* 100Mhz */
  731. else if (udma > 2)
  732. u_clock = 1; /* 66Mhz */
  733. else
  734. u_clock = 0; /* 33Mhz */
  735. udma_enable |= (1 << devid);
  736. /* Load the CT/RP selection */
  737. pci_read_config_word(dev, 0x4A, &udma_timing);
  738. udma_timing &= ~(3 << (4 * devid));
  739. udma_timing |= u_speed << (4 * devid);
  740. pci_write_config_word(dev, 0x4A, udma_timing);
  741. if (isich) {
  742. /* Select a 33/66/100Mhz clock */
  743. pci_read_config_word(dev, 0x54, &ideconf);
  744. ideconf &= ~(0x1001 << devid);
  745. ideconf |= u_clock << devid;
  746. /* For ICH or later we should set bit 10 for better
  747. performance (WR_PingPong_En) */
  748. pci_write_config_word(dev, 0x54, ideconf);
  749. }
  750. } else {
  751. /*
  752. * MWDMA is driven by the PIO timings. We must also enable
  753. * IORDY unconditionally along with TIME1. PPE has already
  754. * been set when the PIO timing was set.
  755. */
  756. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  757. unsigned int control;
  758. u8 slave_data;
  759. const unsigned int needed_pio[3] = {
  760. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  761. };
  762. int pio = needed_pio[mwdma] - XFER_PIO_0;
  763. control = 3; /* IORDY|TIME1 */
  764. /* If the drive MWDMA is faster than it can do PIO then
  765. we must force PIO into PIO0 */
  766. if (adev->pio_mode < needed_pio[mwdma])
  767. /* Enable DMA timing only */
  768. control |= 8; /* PIO cycles in PIO0 */
  769. if (adev->devno) { /* Slave */
  770. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  771. master_data |= control << 4;
  772. pci_read_config_byte(dev, 0x44, &slave_data);
  773. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  774. /* Load the matching timing */
  775. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  776. pci_write_config_byte(dev, 0x44, slave_data);
  777. } else { /* Master */
  778. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  779. and master timing bits */
  780. master_data |= control;
  781. master_data |=
  782. (timings[pio][0] << 12) |
  783. (timings[pio][1] << 8);
  784. }
  785. if (ap->udma_mask) {
  786. udma_enable &= ~(1 << devid);
  787. pci_write_config_word(dev, master_port, master_data);
  788. }
  789. }
  790. /* Don't scribble on 0x48 if the controller does not support UDMA */
  791. if (ap->udma_mask)
  792. pci_write_config_byte(dev, 0x48, udma_enable);
  793. }
  794. /**
  795. * piix_set_dmamode - Initialize host controller PATA DMA timings
  796. * @ap: Port whose timings we are configuring
  797. * @adev: um
  798. *
  799. * Set MW/UDMA mode for device, in host controller PCI config space.
  800. *
  801. * LOCKING:
  802. * None (inherited from caller).
  803. */
  804. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  805. {
  806. do_pata_set_dmamode(ap, adev, 0);
  807. }
  808. /**
  809. * ich_set_dmamode - Initialize host controller PATA DMA timings
  810. * @ap: Port whose timings we are configuring
  811. * @adev: um
  812. *
  813. * Set MW/UDMA mode for device, in host controller PCI config space.
  814. *
  815. * LOCKING:
  816. * None (inherited from caller).
  817. */
  818. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  819. {
  820. do_pata_set_dmamode(ap, adev, 1);
  821. }
  822. #ifdef CONFIG_PM
  823. static int piix_broken_suspend(void)
  824. {
  825. static struct dmi_system_id sysids[] = {
  826. {
  827. .ident = "TECRA M5",
  828. .matches = {
  829. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  830. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  831. },
  832. },
  833. {
  834. .ident = "TECRA M7",
  835. .matches = {
  836. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  837. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  838. },
  839. },
  840. {
  841. .ident = "Satellite U205",
  842. .matches = {
  843. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  844. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  845. },
  846. },
  847. {
  848. .ident = "Portege M500",
  849. .matches = {
  850. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  851. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  852. },
  853. },
  854. { }
  855. };
  856. static const char *oemstrs[] = {
  857. "Tecra M3,",
  858. };
  859. int i;
  860. if (dmi_check_system(sysids))
  861. return 1;
  862. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  863. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  864. return 1;
  865. return 0;
  866. }
  867. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  868. {
  869. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  870. unsigned long flags;
  871. int rc = 0;
  872. rc = ata_host_suspend(host, mesg);
  873. if (rc)
  874. return rc;
  875. /* Some braindamaged ACPI suspend implementations expect the
  876. * controller to be awake on entry; otherwise, it burns cpu
  877. * cycles and power trying to do something to the sleeping
  878. * beauty.
  879. */
  880. if (piix_broken_suspend() && mesg.event == PM_EVENT_SUSPEND) {
  881. pci_save_state(pdev);
  882. /* mark its power state as "unknown", since we don't
  883. * know if e.g. the BIOS will change its device state
  884. * when we suspend.
  885. */
  886. if (pdev->current_state == PCI_D0)
  887. pdev->current_state = PCI_UNKNOWN;
  888. /* tell resume that it's waking up from broken suspend */
  889. spin_lock_irqsave(&host->lock, flags);
  890. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  891. spin_unlock_irqrestore(&host->lock, flags);
  892. } else
  893. ata_pci_device_do_suspend(pdev, mesg);
  894. return 0;
  895. }
  896. static int piix_pci_device_resume(struct pci_dev *pdev)
  897. {
  898. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  899. unsigned long flags;
  900. int rc;
  901. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  902. spin_lock_irqsave(&host->lock, flags);
  903. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  904. spin_unlock_irqrestore(&host->lock, flags);
  905. pci_set_power_state(pdev, PCI_D0);
  906. pci_restore_state(pdev);
  907. /* PCI device wasn't disabled during suspend. Use
  908. * pci_reenable_device() to avoid affecting the enable
  909. * count.
  910. */
  911. rc = pci_reenable_device(pdev);
  912. if (rc)
  913. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  914. "device after resume (%d)\n", rc);
  915. } else
  916. rc = ata_pci_device_do_resume(pdev);
  917. if (rc == 0)
  918. ata_host_resume(host);
  919. return rc;
  920. }
  921. #endif
  922. #define AHCI_PCI_BAR 5
  923. #define AHCI_GLOBAL_CTL 0x04
  924. #define AHCI_ENABLE (1 << 31)
  925. static int piix_disable_ahci(struct pci_dev *pdev)
  926. {
  927. void __iomem *mmio;
  928. u32 tmp;
  929. int rc = 0;
  930. /* BUG: pci_enable_device has not yet been called. This
  931. * works because this device is usually set up by BIOS.
  932. */
  933. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  934. !pci_resource_len(pdev, AHCI_PCI_BAR))
  935. return 0;
  936. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  937. if (!mmio)
  938. return -ENOMEM;
  939. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  940. if (tmp & AHCI_ENABLE) {
  941. tmp &= ~AHCI_ENABLE;
  942. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  943. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  944. if (tmp & AHCI_ENABLE)
  945. rc = -EIO;
  946. }
  947. pci_iounmap(pdev, mmio);
  948. return rc;
  949. }
  950. /**
  951. * piix_check_450nx_errata - Check for problem 450NX setup
  952. * @ata_dev: the PCI device to check
  953. *
  954. * Check for the present of 450NX errata #19 and errata #25. If
  955. * they are found return an error code so we can turn off DMA
  956. */
  957. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  958. {
  959. struct pci_dev *pdev = NULL;
  960. u16 cfg;
  961. int no_piix_dma = 0;
  962. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  963. {
  964. /* Look for 450NX PXB. Check for problem configurations
  965. A PCI quirk checks bit 6 already */
  966. pci_read_config_word(pdev, 0x41, &cfg);
  967. /* Only on the original revision: IDE DMA can hang */
  968. if (pdev->revision == 0x00)
  969. no_piix_dma = 1;
  970. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  971. else if (cfg & (1<<14) && pdev->revision < 5)
  972. no_piix_dma = 2;
  973. }
  974. if (no_piix_dma)
  975. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  976. if (no_piix_dma == 2)
  977. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  978. return no_piix_dma;
  979. }
  980. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  981. struct ata_port_info *pinfo,
  982. const struct piix_map_db *map_db)
  983. {
  984. u16 pcs, new_pcs;
  985. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  986. new_pcs = pcs | map_db->port_enable;
  987. if (new_pcs != pcs) {
  988. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  989. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  990. msleep(150);
  991. }
  992. }
  993. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  994. struct ata_port_info *pinfo,
  995. const struct piix_map_db *map_db)
  996. {
  997. struct piix_host_priv *hpriv = pinfo[0].private_data;
  998. const unsigned int *map;
  999. int i, invalid_map = 0;
  1000. u8 map_value;
  1001. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1002. map = map_db->map[map_value & map_db->mask];
  1003. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1004. for (i = 0; i < 4; i++) {
  1005. switch (map[i]) {
  1006. case RV:
  1007. invalid_map = 1;
  1008. printk(" XX");
  1009. break;
  1010. case NA:
  1011. printk(" --");
  1012. break;
  1013. case IDE:
  1014. WARN_ON((i & 1) || map[i + 1] != IDE);
  1015. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1016. pinfo[i / 2].private_data = hpriv;
  1017. i++;
  1018. printk(" IDE IDE");
  1019. break;
  1020. default:
  1021. printk(" P%d", map[i]);
  1022. if (i & 1)
  1023. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1024. break;
  1025. }
  1026. }
  1027. printk(" ]\n");
  1028. if (invalid_map)
  1029. dev_printk(KERN_ERR, &pdev->dev,
  1030. "invalid MAP value %u\n", map_value);
  1031. hpriv->map = map;
  1032. }
  1033. /**
  1034. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1035. * @pdev: PCI device to register
  1036. * @ent: Entry in piix_pci_tbl matching with @pdev
  1037. *
  1038. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1039. * and then hand over control to libata, for it to do the rest.
  1040. *
  1041. * LOCKING:
  1042. * Inherited from PCI layer (may sleep).
  1043. *
  1044. * RETURNS:
  1045. * Zero on success, or -ERRNO value.
  1046. */
  1047. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  1048. {
  1049. static int printed_version;
  1050. struct device *dev = &pdev->dev;
  1051. struct ata_port_info port_info[2];
  1052. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1053. struct piix_host_priv *hpriv;
  1054. unsigned long port_flags;
  1055. if (!printed_version++)
  1056. dev_printk(KERN_DEBUG, &pdev->dev,
  1057. "version " DRV_VERSION "\n");
  1058. /* no hotplugging support (FIXME) */
  1059. if (!in_module_init)
  1060. return -ENODEV;
  1061. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1062. if (!hpriv)
  1063. return -ENOMEM;
  1064. port_info[0] = piix_port_info[ent->driver_data];
  1065. port_info[1] = piix_port_info[ent->driver_data];
  1066. port_info[0].private_data = hpriv;
  1067. port_info[1].private_data = hpriv;
  1068. port_flags = port_info[0].flags;
  1069. if (port_flags & PIIX_FLAG_AHCI) {
  1070. u8 tmp;
  1071. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  1072. if (tmp == PIIX_AHCI_DEVICE) {
  1073. int rc = piix_disable_ahci(pdev);
  1074. if (rc)
  1075. return rc;
  1076. }
  1077. }
  1078. /* Initialize SATA map */
  1079. if (port_flags & ATA_FLAG_SATA) {
  1080. piix_init_sata_map(pdev, port_info,
  1081. piix_map_db_table[ent->driver_data]);
  1082. piix_init_pcs(pdev, port_info,
  1083. piix_map_db_table[ent->driver_data]);
  1084. }
  1085. /* On ICH5, some BIOSen disable the interrupt using the
  1086. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1087. * On ICH6, this bit has the same effect, but only when
  1088. * MSI is disabled (and it is disabled, as we don't use
  1089. * message-signalled interrupts currently).
  1090. */
  1091. if (port_flags & PIIX_FLAG_CHECKINTR)
  1092. pci_intx(pdev, 1);
  1093. if (piix_check_450nx_errata(pdev)) {
  1094. /* This writes into the master table but it does not
  1095. really matter for this errata as we will apply it to
  1096. all the PIIX devices on the board */
  1097. port_info[0].mwdma_mask = 0;
  1098. port_info[0].udma_mask = 0;
  1099. port_info[1].mwdma_mask = 0;
  1100. port_info[1].udma_mask = 0;
  1101. }
  1102. return ata_pci_init_one(pdev, ppi);
  1103. }
  1104. static int __init piix_init(void)
  1105. {
  1106. int rc;
  1107. DPRINTK("pci_register_driver\n");
  1108. rc = pci_register_driver(&piix_pci_driver);
  1109. if (rc)
  1110. return rc;
  1111. in_module_init = 0;
  1112. DPRINTK("done\n");
  1113. return 0;
  1114. }
  1115. static void __exit piix_exit(void)
  1116. {
  1117. pci_unregister_driver(&piix_pci_driver);
  1118. }
  1119. module_init(piix_init);
  1120. module_exit(piix_exit);