netxen_nic_hw.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen Inc,
  26. * 18922 Forge Drive
  27. * Cupertino, CA 95014-0701
  28. *
  29. */
  30. #include "netxen_nic.h"
  31. #include "netxen_nic_hw.h"
  32. #include "netxen_nic_phan_reg.h"
  33. #include <net/ip.h>
  34. #define MASK(n) ((1ULL<<(n))-1)
  35. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  36. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  37. #define MS_WIN(addr) (addr & 0x0ffc0000)
  38. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  39. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  40. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  41. #define CRB_WINDOW_2M (0x130060)
  42. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  43. #define CRB_INDIRECT_2M (0x1e0000UL)
  44. #ifndef readq
  45. static inline u64 readq(void __iomem *addr)
  46. {
  47. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  48. }
  49. #endif
  50. #ifndef writeq
  51. static inline void writeq(u64 val, void __iomem *addr)
  52. {
  53. writel(((u32) (val)), (addr));
  54. writel(((u32) (val >> 32)), (addr + 4));
  55. }
  56. #endif
  57. #define ADDR_IN_RANGE(addr, low, high) \
  58. (((addr) < (high)) && ((addr) >= (low)))
  59. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  60. ((adapter)->ahw.pci_base0 + (off))
  61. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  62. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  63. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  64. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  65. static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  66. unsigned long off)
  67. {
  68. if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
  69. return PCI_OFFSET_FIRST_RANGE(adapter, off);
  70. if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
  71. return PCI_OFFSET_SECOND_RANGE(adapter, off);
  72. if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
  73. return PCI_OFFSET_THIRD_RANGE(adapter, off);
  74. return NULL;
  75. }
  76. #define CRB_WIN_LOCK_TIMEOUT 100000000
  77. static crb_128M_2M_block_map_t
  78. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  79. {{{0, 0, 0, 0} } }, /* 0: PCI */
  80. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  81. {1, 0x0110000, 0x0120000, 0x130000},
  82. {1, 0x0120000, 0x0122000, 0x124000},
  83. {1, 0x0130000, 0x0132000, 0x126000},
  84. {1, 0x0140000, 0x0142000, 0x128000},
  85. {1, 0x0150000, 0x0152000, 0x12a000},
  86. {1, 0x0160000, 0x0170000, 0x110000},
  87. {1, 0x0170000, 0x0172000, 0x12e000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {1, 0x01e0000, 0x01e0800, 0x122000},
  95. {0, 0x0000000, 0x0000000, 0x000000} } },
  96. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  97. {{{0, 0, 0, 0} } }, /* 3: */
  98. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  99. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  100. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  101. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  102. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  118. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  134. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  150. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  166. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  167. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  168. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  169. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  170. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  171. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  172. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  173. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  174. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  175. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  176. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  177. {{{0, 0, 0, 0} } }, /* 23: */
  178. {{{0, 0, 0, 0} } }, /* 24: */
  179. {{{0, 0, 0, 0} } }, /* 25: */
  180. {{{0, 0, 0, 0} } }, /* 26: */
  181. {{{0, 0, 0, 0} } }, /* 27: */
  182. {{{0, 0, 0, 0} } }, /* 28: */
  183. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  184. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  185. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  186. {{{0} } }, /* 32: PCI */
  187. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  188. {1, 0x2110000, 0x2120000, 0x130000},
  189. {1, 0x2120000, 0x2122000, 0x124000},
  190. {1, 0x2130000, 0x2132000, 0x126000},
  191. {1, 0x2140000, 0x2142000, 0x128000},
  192. {1, 0x2150000, 0x2152000, 0x12a000},
  193. {1, 0x2160000, 0x2170000, 0x110000},
  194. {1, 0x2170000, 0x2172000, 0x12e000},
  195. {0, 0x0000000, 0x0000000, 0x000000},
  196. {0, 0x0000000, 0x0000000, 0x000000},
  197. {0, 0x0000000, 0x0000000, 0x000000},
  198. {0, 0x0000000, 0x0000000, 0x000000},
  199. {0, 0x0000000, 0x0000000, 0x000000},
  200. {0, 0x0000000, 0x0000000, 0x000000},
  201. {0, 0x0000000, 0x0000000, 0x000000},
  202. {0, 0x0000000, 0x0000000, 0x000000} } },
  203. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  204. {{{0} } }, /* 35: */
  205. {{{0} } }, /* 36: */
  206. {{{0} } }, /* 37: */
  207. {{{0} } }, /* 38: */
  208. {{{0} } }, /* 39: */
  209. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  210. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  211. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  212. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  213. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  214. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  215. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  216. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  217. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  218. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  219. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  220. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  221. {{{0} } }, /* 52: */
  222. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  223. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  224. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  225. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  226. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  227. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  228. {{{0} } }, /* 59: I2C0 */
  229. {{{0} } }, /* 60: I2C1 */
  230. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  231. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  232. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  233. };
  234. /*
  235. * top 12 bits of crb internal address (hub, agent)
  236. */
  237. static unsigned crb_hub_agt[64] =
  238. {
  239. 0,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  243. 0,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  245. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  246. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  248. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  259. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  264. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  266. 0,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  269. 0,
  270. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  271. 0,
  272. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  273. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  274. 0,
  275. 0,
  276. 0,
  277. 0,
  278. 0,
  279. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  280. 0,
  281. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  282. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  283. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  284. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  285. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  286. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  287. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  288. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  289. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  290. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  291. 0,
  292. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  293. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  294. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  295. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  296. 0,
  297. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  298. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  299. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  300. 0,
  301. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  302. 0,
  303. };
  304. /* PCI Windowing for DDR regions. */
  305. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  306. #define NETXEN_UNICAST_ADDR(port, index) \
  307. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  308. #define NETXEN_MCAST_ADDR(port, index) \
  309. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  310. #define MAC_HI(addr) \
  311. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  312. #define MAC_LO(addr) \
  313. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  314. static int
  315. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  316. {
  317. u32 val = 0;
  318. u16 port = adapter->physical_port;
  319. u8 *addr = adapter->netdev->dev_addr;
  320. if (adapter->mc_enabled)
  321. return 0;
  322. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  323. val |= (1UL << (28+port));
  324. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  325. /* add broadcast addr to filter */
  326. val = 0xffffff;
  327. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  328. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  329. /* add station addr to filter */
  330. val = MAC_HI(addr);
  331. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  332. val = MAC_LO(addr);
  333. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
  334. adapter->mc_enabled = 1;
  335. return 0;
  336. }
  337. static int
  338. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  339. {
  340. u32 val = 0;
  341. u16 port = adapter->physical_port;
  342. u8 *addr = adapter->netdev->dev_addr;
  343. if (!adapter->mc_enabled)
  344. return 0;
  345. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  346. val &= ~(1UL << (28+port));
  347. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  348. val = MAC_HI(addr);
  349. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  350. val = MAC_LO(addr);
  351. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  352. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  353. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  354. adapter->mc_enabled = 0;
  355. return 0;
  356. }
  357. static int
  358. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  359. int index, u8 *addr)
  360. {
  361. u32 hi = 0, lo = 0;
  362. u16 port = adapter->physical_port;
  363. lo = MAC_LO(addr);
  364. hi = MAC_HI(addr);
  365. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
  366. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
  367. return 0;
  368. }
  369. void netxen_p2_nic_set_multi(struct net_device *netdev)
  370. {
  371. struct netxen_adapter *adapter = netdev_priv(netdev);
  372. struct dev_mc_list *mc_ptr;
  373. u8 null_addr[6];
  374. int index = 0;
  375. memset(null_addr, 0, 6);
  376. if (netdev->flags & IFF_PROMISC) {
  377. adapter->set_promisc(adapter,
  378. NETXEN_NIU_PROMISC_MODE);
  379. /* Full promiscuous mode */
  380. netxen_nic_disable_mcast_filter(adapter);
  381. return;
  382. }
  383. if (netdev->mc_count == 0) {
  384. adapter->set_promisc(adapter,
  385. NETXEN_NIU_NON_PROMISC_MODE);
  386. netxen_nic_disable_mcast_filter(adapter);
  387. return;
  388. }
  389. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  390. if (netdev->flags & IFF_ALLMULTI ||
  391. netdev->mc_count > adapter->max_mc_count) {
  392. netxen_nic_disable_mcast_filter(adapter);
  393. return;
  394. }
  395. netxen_nic_enable_mcast_filter(adapter);
  396. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  397. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  398. if (index != netdev->mc_count)
  399. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  400. netxen_nic_driver_name, netdev->name);
  401. /* Clear out remaining addresses */
  402. for (; index < adapter->max_mc_count; index++)
  403. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  404. }
  405. static int
  406. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  407. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  408. {
  409. u32 i, producer, consumer;
  410. struct netxen_cmd_buffer *pbuf;
  411. struct cmd_desc_type0 *cmd_desc;
  412. struct nx_host_tx_ring *tx_ring;
  413. i = 0;
  414. tx_ring = adapter->tx_ring;
  415. netif_tx_lock_bh(adapter->netdev);
  416. producer = tx_ring->producer;
  417. consumer = tx_ring->sw_consumer;
  418. if (nr_desc >= find_diff_among(producer, consumer, tx_ring->num_desc)) {
  419. netif_tx_unlock_bh(adapter->netdev);
  420. return -EBUSY;
  421. }
  422. do {
  423. cmd_desc = &cmd_desc_arr[i];
  424. pbuf = &tx_ring->cmd_buf_arr[producer];
  425. pbuf->skb = NULL;
  426. pbuf->frag_count = 0;
  427. memcpy(&tx_ring->desc_head[producer],
  428. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  429. producer = get_next_index(producer, tx_ring->num_desc);
  430. i++;
  431. } while (i != nr_desc);
  432. tx_ring->producer = producer;
  433. netxen_nic_update_cmd_producer(adapter, tx_ring);
  434. netif_tx_unlock_bh(adapter->netdev);
  435. return 0;
  436. }
  437. static int
  438. nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
  439. {
  440. nx_nic_req_t req;
  441. nx_mac_req_t *mac_req;
  442. u64 word;
  443. memset(&req, 0, sizeof(nx_nic_req_t));
  444. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  445. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  446. req.req_hdr = cpu_to_le64(word);
  447. mac_req = (nx_mac_req_t *)&req.words[0];
  448. mac_req->op = op;
  449. memcpy(mac_req->mac_addr, addr, 6);
  450. return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  451. }
  452. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  453. u8 *addr, struct list_head *del_list)
  454. {
  455. struct list_head *head;
  456. nx_mac_list_t *cur;
  457. /* look up if already exists */
  458. list_for_each(head, del_list) {
  459. cur = list_entry(head, nx_mac_list_t, list);
  460. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  461. list_move_tail(head, &adapter->mac_list);
  462. return 0;
  463. }
  464. }
  465. cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
  466. if (cur == NULL) {
  467. printk(KERN_ERR "%s: failed to add mac address filter\n",
  468. adapter->netdev->name);
  469. return -ENOMEM;
  470. }
  471. memcpy(cur->mac_addr, addr, ETH_ALEN);
  472. list_add_tail(&cur->list, &adapter->mac_list);
  473. return nx_p3_sre_macaddr_change(adapter,
  474. cur->mac_addr, NETXEN_MAC_ADD);
  475. }
  476. void netxen_p3_nic_set_multi(struct net_device *netdev)
  477. {
  478. struct netxen_adapter *adapter = netdev_priv(netdev);
  479. struct dev_mc_list *mc_ptr;
  480. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  481. u32 mode = VPORT_MISS_MODE_DROP;
  482. LIST_HEAD(del_list);
  483. struct list_head *head;
  484. nx_mac_list_t *cur;
  485. list_splice_tail_init(&adapter->mac_list, &del_list);
  486. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &del_list);
  487. nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
  488. if (netdev->flags & IFF_PROMISC) {
  489. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  490. goto send_fw_cmd;
  491. }
  492. if ((netdev->flags & IFF_ALLMULTI) ||
  493. (netdev->mc_count > adapter->max_mc_count)) {
  494. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  495. goto send_fw_cmd;
  496. }
  497. if (netdev->mc_count > 0) {
  498. for (mc_ptr = netdev->mc_list; mc_ptr;
  499. mc_ptr = mc_ptr->next) {
  500. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
  501. }
  502. }
  503. send_fw_cmd:
  504. adapter->set_promisc(adapter, mode);
  505. head = &del_list;
  506. while (!list_empty(head)) {
  507. cur = list_entry(head->next, nx_mac_list_t, list);
  508. nx_p3_sre_macaddr_change(adapter,
  509. cur->mac_addr, NETXEN_MAC_DEL);
  510. list_del(&cur->list);
  511. kfree(cur);
  512. }
  513. }
  514. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  515. {
  516. nx_nic_req_t req;
  517. u64 word;
  518. memset(&req, 0, sizeof(nx_nic_req_t));
  519. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  520. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  521. ((u64)adapter->portnum << 16);
  522. req.req_hdr = cpu_to_le64(word);
  523. req.words[0] = cpu_to_le64(mode);
  524. return netxen_send_cmd_descs(adapter,
  525. (struct cmd_desc_type0 *)&req, 1);
  526. }
  527. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  528. {
  529. nx_mac_list_t *cur;
  530. struct list_head *head = &adapter->mac_list;
  531. while (!list_empty(head)) {
  532. cur = list_entry(head->next, nx_mac_list_t, list);
  533. nx_p3_sre_macaddr_change(adapter,
  534. cur->mac_addr, NETXEN_MAC_DEL);
  535. list_del(&cur->list);
  536. kfree(cur);
  537. }
  538. }
  539. int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  540. {
  541. /* assuming caller has already copied new addr to netdev */
  542. netxen_p3_nic_set_multi(adapter->netdev);
  543. return 0;
  544. }
  545. #define NETXEN_CONFIG_INTR_COALESCE 3
  546. /*
  547. * Send the interrupt coalescing parameter set by ethtool to the card.
  548. */
  549. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  550. {
  551. nx_nic_req_t req;
  552. u64 word;
  553. int rv;
  554. memset(&req, 0, sizeof(nx_nic_req_t));
  555. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  556. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  557. req.req_hdr = cpu_to_le64(word);
  558. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  559. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  560. if (rv != 0) {
  561. printk(KERN_ERR "ERROR. Could not send "
  562. "interrupt coalescing parameters\n");
  563. }
  564. return rv;
  565. }
  566. #define RSS_HASHTYPE_IP_TCP 0x3
  567. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  568. {
  569. nx_nic_req_t req;
  570. u64 word;
  571. int i, rv;
  572. u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  573. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  574. 0x255b0ec26d5a56daULL };
  575. memset(&req, 0, sizeof(nx_nic_req_t));
  576. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  577. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  578. req.req_hdr = cpu_to_le64(word);
  579. /*
  580. * RSS request:
  581. * bits 3-0: hash_method
  582. * 5-4: hash_type_ipv4
  583. * 7-6: hash_type_ipv6
  584. * 8: enable
  585. * 9: use indirection table
  586. * 47-10: reserved
  587. * 63-48: indirection table mask
  588. */
  589. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  590. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  591. ((u64)(enable & 0x1) << 8) |
  592. ((0x7ULL) << 48);
  593. req.words[0] = cpu_to_le64(word);
  594. for (i = 0; i < 5; i++)
  595. req.words[i+1] = cpu_to_le64(key[i]);
  596. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  597. if (rv != 0) {
  598. printk(KERN_ERR "%s: could not configure RSS\n",
  599. adapter->netdev->name);
  600. }
  601. return rv;
  602. }
  603. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
  604. {
  605. nx_nic_req_t req;
  606. u64 word;
  607. int rv;
  608. memset(&req, 0, sizeof(nx_nic_req_t));
  609. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  610. word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  611. req.req_hdr = cpu_to_le64(word);
  612. req.words[0] = cpu_to_le64(enable | (enable << 8));
  613. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  614. if (rv != 0) {
  615. printk(KERN_ERR "%s: could not configure link notification\n",
  616. adapter->netdev->name);
  617. }
  618. return rv;
  619. }
  620. /*
  621. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  622. * @returns 0 on success, negative on failure
  623. */
  624. #define MTU_FUDGE_FACTOR 100
  625. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  626. {
  627. struct netxen_adapter *adapter = netdev_priv(netdev);
  628. int max_mtu;
  629. int rc = 0;
  630. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  631. max_mtu = P3_MAX_MTU;
  632. else
  633. max_mtu = P2_MAX_MTU;
  634. if (mtu > max_mtu) {
  635. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  636. netdev->name, max_mtu);
  637. return -EINVAL;
  638. }
  639. if (adapter->set_mtu)
  640. rc = adapter->set_mtu(adapter, mtu);
  641. if (!rc)
  642. netdev->mtu = mtu;
  643. return rc;
  644. }
  645. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  646. int size, __le32 * buf)
  647. {
  648. int i, v, addr;
  649. __le32 *ptr32;
  650. addr = base;
  651. ptr32 = buf;
  652. for (i = 0; i < size / sizeof(u32); i++) {
  653. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  654. return -1;
  655. *ptr32 = cpu_to_le32(v);
  656. ptr32++;
  657. addr += sizeof(u32);
  658. }
  659. if ((char *)buf + size > (char *)ptr32) {
  660. __le32 local;
  661. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  662. return -1;
  663. local = cpu_to_le32(v);
  664. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  665. }
  666. return 0;
  667. }
  668. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  669. {
  670. __le32 *pmac = (__le32 *) mac;
  671. u32 offset;
  672. offset = NETXEN_USER_START +
  673. offsetof(struct netxen_new_user_info, mac_addr) +
  674. adapter->portnum * sizeof(u64);
  675. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  676. return -1;
  677. if (*mac == cpu_to_le64(~0ULL)) {
  678. offset = NETXEN_USER_START_OLD +
  679. offsetof(struct netxen_user_old_info, mac_addr) +
  680. adapter->portnum * sizeof(u64);
  681. if (netxen_get_flash_block(adapter,
  682. offset, sizeof(u64), pmac) == -1)
  683. return -1;
  684. if (*mac == cpu_to_le64(~0ULL))
  685. return -1;
  686. }
  687. return 0;
  688. }
  689. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  690. {
  691. uint32_t crbaddr, mac_hi, mac_lo;
  692. int pci_func = adapter->ahw.pci_func;
  693. crbaddr = CRB_MAC_BLOCK_START +
  694. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  695. mac_lo = NXRD32(adapter, crbaddr);
  696. mac_hi = NXRD32(adapter, crbaddr+4);
  697. if (pci_func & 1)
  698. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  699. else
  700. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  701. return 0;
  702. }
  703. #define CRB_WIN_LOCK_TIMEOUT 100000000
  704. static int crb_win_lock(struct netxen_adapter *adapter)
  705. {
  706. int done = 0, timeout = 0;
  707. while (!done) {
  708. /* acquire semaphore3 from PCI HW block */
  709. done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_LOCK));
  710. if (done == 1)
  711. break;
  712. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  713. return -1;
  714. timeout++;
  715. udelay(1);
  716. }
  717. NXWR32(adapter, NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
  718. return 0;
  719. }
  720. static void crb_win_unlock(struct netxen_adapter *adapter)
  721. {
  722. int val;
  723. val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK));
  724. }
  725. /*
  726. * Changes the CRB window to the specified window.
  727. */
  728. void
  729. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  730. {
  731. void __iomem *offset;
  732. u32 tmp;
  733. int count = 0;
  734. uint8_t func = adapter->ahw.pci_func;
  735. if (adapter->curr_window == wndw)
  736. return;
  737. /*
  738. * Move the CRB window.
  739. * We need to write to the "direct access" region of PCI
  740. * to avoid a race condition where the window register has
  741. * not been successfully written across CRB before the target
  742. * register address is received by PCI. The direct region bypasses
  743. * the CRB bus.
  744. */
  745. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  746. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  747. if (wndw & 0x1)
  748. wndw = NETXEN_WINDOW_ONE;
  749. writel(wndw, offset);
  750. /* MUST make sure window is set before we forge on... */
  751. while ((tmp = readl(offset)) != wndw) {
  752. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  753. "registered properly: 0x%08x.\n",
  754. netxen_nic_driver_name, __func__, tmp);
  755. mdelay(1);
  756. if (count >= 10)
  757. break;
  758. count++;
  759. }
  760. if (wndw == NETXEN_WINDOW_ONE)
  761. adapter->curr_window = 1;
  762. else
  763. adapter->curr_window = 0;
  764. }
  765. /*
  766. * Return -1 if off is not valid,
  767. * 1 if window access is needed. 'off' is set to offset from
  768. * CRB space in 128M pci map
  769. * 0 if no window access is needed. 'off' is set to 2M addr
  770. * In: 'off' is offset from base in 128M pci map
  771. */
  772. static int
  773. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter, ulong *off)
  774. {
  775. crb_128M_2M_sub_block_map_t *m;
  776. if (*off >= NETXEN_CRB_MAX)
  777. return -1;
  778. if (*off >= NETXEN_PCI_CAMQM && (*off < NETXEN_PCI_CAMQM_2M_END)) {
  779. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  780. (ulong)adapter->ahw.pci_base0;
  781. return 0;
  782. }
  783. if (*off < NETXEN_PCI_CRBSPACE)
  784. return -1;
  785. *off -= NETXEN_PCI_CRBSPACE;
  786. /*
  787. * Try direct map
  788. */
  789. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  790. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  791. *off = *off + m->start_2M - m->start_128M +
  792. (ulong)adapter->ahw.pci_base0;
  793. return 0;
  794. }
  795. /*
  796. * Not in direct map, use crb window
  797. */
  798. return 1;
  799. }
  800. /*
  801. * In: 'off' is offset from CRB space in 128M pci map
  802. * Out: 'off' is 2M pci map addr
  803. * side effect: lock crb window
  804. */
  805. static void
  806. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  807. {
  808. u32 win_read;
  809. adapter->crb_win = CRB_HI(*off);
  810. writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
  811. /*
  812. * Read back value to make sure write has gone through before trying
  813. * to use it.
  814. */
  815. win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
  816. if (win_read != adapter->crb_win) {
  817. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  818. "Read crbwin (0x%x), off=0x%lx\n",
  819. __func__, adapter->crb_win, win_read, *off);
  820. }
  821. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  822. (ulong)adapter->ahw.pci_base0;
  823. }
  824. int
  825. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
  826. {
  827. void __iomem *addr;
  828. if (ADDR_IN_WINDOW1(off)) {
  829. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  830. } else { /* Window 0 */
  831. addr = pci_base_offset(adapter, off);
  832. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  833. }
  834. if (!addr) {
  835. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  836. return 1;
  837. }
  838. writel(data, addr);
  839. if (!ADDR_IN_WINDOW1(off))
  840. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  841. return 0;
  842. }
  843. u32
  844. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
  845. {
  846. void __iomem *addr;
  847. u32 data;
  848. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  849. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  850. } else { /* Window 0 */
  851. addr = pci_base_offset(adapter, off);
  852. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  853. }
  854. if (!addr) {
  855. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  856. return 1;
  857. }
  858. data = readl(addr);
  859. if (!ADDR_IN_WINDOW1(off))
  860. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  861. return data;
  862. }
  863. int
  864. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
  865. {
  866. unsigned long flags = 0;
  867. int rv;
  868. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  869. if (rv == -1) {
  870. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  871. __func__, off);
  872. dump_stack();
  873. return -1;
  874. }
  875. if (rv == 1) {
  876. write_lock_irqsave(&adapter->adapter_lock, flags);
  877. crb_win_lock(adapter);
  878. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  879. writel(data, (void __iomem *)off);
  880. crb_win_unlock(adapter);
  881. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  882. } else
  883. writel(data, (void __iomem *)off);
  884. return 0;
  885. }
  886. u32
  887. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
  888. {
  889. unsigned long flags = 0;
  890. int rv;
  891. u32 data;
  892. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  893. if (rv == -1) {
  894. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  895. __func__, off);
  896. dump_stack();
  897. return -1;
  898. }
  899. if (rv == 1) {
  900. write_lock_irqsave(&adapter->adapter_lock, flags);
  901. crb_win_lock(adapter);
  902. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  903. data = readl((void __iomem *)off);
  904. crb_win_unlock(adapter);
  905. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  906. } else
  907. data = readl((void __iomem *)off);
  908. return data;
  909. }
  910. /*
  911. * check memory access boundary.
  912. * used by test agent. support ddr access only for now
  913. */
  914. static unsigned long
  915. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  916. unsigned long long addr, int size)
  917. {
  918. if (!ADDR_IN_RANGE(addr,
  919. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  920. !ADDR_IN_RANGE(addr+size-1,
  921. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  922. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  923. return 0;
  924. }
  925. return 1;
  926. }
  927. static int netxen_pci_set_window_warning_count;
  928. unsigned long
  929. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  930. unsigned long long addr)
  931. {
  932. void __iomem *offset;
  933. int window;
  934. unsigned long long qdr_max;
  935. uint8_t func = adapter->ahw.pci_func;
  936. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  937. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  938. } else {
  939. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  940. }
  941. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  942. /* DDR network side */
  943. addr -= NETXEN_ADDR_DDR_NET;
  944. window = (addr >> 25) & 0x3ff;
  945. if (adapter->ahw.ddr_mn_window != window) {
  946. adapter->ahw.ddr_mn_window = window;
  947. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  948. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  949. writel(window, offset);
  950. /* MUST make sure window is set before we forge on... */
  951. readl(offset);
  952. }
  953. addr -= (window * NETXEN_WINDOW_ONE);
  954. addr += NETXEN_PCI_DDR_NET;
  955. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  956. addr -= NETXEN_ADDR_OCM0;
  957. addr += NETXEN_PCI_OCM0;
  958. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  959. addr -= NETXEN_ADDR_OCM1;
  960. addr += NETXEN_PCI_OCM1;
  961. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  962. /* QDR network side */
  963. addr -= NETXEN_ADDR_QDR_NET;
  964. window = (addr >> 22) & 0x3f;
  965. if (adapter->ahw.qdr_sn_window != window) {
  966. adapter->ahw.qdr_sn_window = window;
  967. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  968. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  969. writel((window << 22), offset);
  970. /* MUST make sure window is set before we forge on... */
  971. readl(offset);
  972. }
  973. addr -= (window * 0x400000);
  974. addr += NETXEN_PCI_QDR_NET;
  975. } else {
  976. /*
  977. * peg gdb frequently accesses memory that doesn't exist,
  978. * this limits the chit chat so debugging isn't slowed down.
  979. */
  980. if ((netxen_pci_set_window_warning_count++ < 8)
  981. || (netxen_pci_set_window_warning_count % 64 == 0))
  982. printk("%s: Warning:netxen_nic_pci_set_window()"
  983. " Unknown address range!\n",
  984. netxen_nic_driver_name);
  985. addr = -1UL;
  986. }
  987. return addr;
  988. }
  989. /*
  990. * Note : only 32-bit writes!
  991. */
  992. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  993. u64 off, u32 data)
  994. {
  995. writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
  996. return 0;
  997. }
  998. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
  999. {
  1000. return readl((void __iomem *)(pci_base_offset(adapter, off)));
  1001. }
  1002. unsigned long
  1003. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1004. unsigned long long addr)
  1005. {
  1006. int window;
  1007. u32 win_read;
  1008. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1009. /* DDR network side */
  1010. window = MN_WIN(addr);
  1011. adapter->ahw.ddr_mn_window = window;
  1012. NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1013. window);
  1014. win_read = NXRD32(adapter,
  1015. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
  1016. if ((win_read << 17) != window) {
  1017. printk(KERN_INFO "Written MNwin (0x%x) != "
  1018. "Read MNwin (0x%x)\n", window, win_read);
  1019. }
  1020. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1021. } else if (ADDR_IN_RANGE(addr,
  1022. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1023. if ((addr & 0x00ff800) == 0xff800) {
  1024. printk("%s: QM access not handled.\n", __func__);
  1025. addr = -1UL;
  1026. }
  1027. window = OCM_WIN(addr);
  1028. adapter->ahw.ddr_mn_window = window;
  1029. NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1030. window);
  1031. win_read = NXRD32(adapter,
  1032. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
  1033. if ((win_read >> 7) != window) {
  1034. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1035. "Read OCMwin (0x%x)\n",
  1036. __func__, window, win_read);
  1037. }
  1038. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1039. } else if (ADDR_IN_RANGE(addr,
  1040. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1041. /* QDR network side */
  1042. window = MS_WIN(addr);
  1043. adapter->ahw.qdr_sn_window = window;
  1044. NXWR32(adapter, adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1045. window);
  1046. win_read = NXRD32(adapter,
  1047. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE);
  1048. if (win_read != window) {
  1049. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1050. "Read MSwin (0x%x)\n",
  1051. __func__, window, win_read);
  1052. }
  1053. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1054. } else {
  1055. /*
  1056. * peg gdb frequently accesses memory that doesn't exist,
  1057. * this limits the chit chat so debugging isn't slowed down.
  1058. */
  1059. if ((netxen_pci_set_window_warning_count++ < 8)
  1060. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1061. printk("%s: Warning:%s Unknown address range!\n",
  1062. __func__, netxen_nic_driver_name);
  1063. }
  1064. addr = -1UL;
  1065. }
  1066. return addr;
  1067. }
  1068. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1069. unsigned long long addr)
  1070. {
  1071. int window;
  1072. unsigned long long qdr_max;
  1073. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1074. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1075. else
  1076. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1077. if (ADDR_IN_RANGE(addr,
  1078. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1079. /* DDR network side */
  1080. BUG(); /* MN access can not come here */
  1081. } else if (ADDR_IN_RANGE(addr,
  1082. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1083. return 1;
  1084. } else if (ADDR_IN_RANGE(addr,
  1085. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1086. return 1;
  1087. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1088. /* QDR network side */
  1089. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1090. if (adapter->ahw.qdr_sn_window == window)
  1091. return 1;
  1092. }
  1093. return 0;
  1094. }
  1095. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1096. u64 off, void *data, int size)
  1097. {
  1098. unsigned long flags;
  1099. void __iomem *addr, *mem_ptr = NULL;
  1100. int ret = 0;
  1101. u64 start;
  1102. unsigned long mem_base;
  1103. unsigned long mem_page;
  1104. write_lock_irqsave(&adapter->adapter_lock, flags);
  1105. /*
  1106. * If attempting to access unknown address or straddle hw windows,
  1107. * do not access.
  1108. */
  1109. start = adapter->pci_set_window(adapter, off);
  1110. if ((start == -1UL) ||
  1111. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1112. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1113. printk(KERN_ERR "%s out of bound pci memory access. "
  1114. "offset is 0x%llx\n", netxen_nic_driver_name,
  1115. (unsigned long long)off);
  1116. return -1;
  1117. }
  1118. addr = pci_base_offset(adapter, start);
  1119. if (!addr) {
  1120. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1121. mem_base = pci_resource_start(adapter->pdev, 0);
  1122. mem_page = start & PAGE_MASK;
  1123. /* Map two pages whenever user tries to access addresses in two
  1124. consecutive pages.
  1125. */
  1126. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1127. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1128. else
  1129. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1130. if (mem_ptr == NULL) {
  1131. *(uint8_t *)data = 0;
  1132. return -1;
  1133. }
  1134. addr = mem_ptr;
  1135. addr += start & (PAGE_SIZE - 1);
  1136. write_lock_irqsave(&adapter->adapter_lock, flags);
  1137. }
  1138. switch (size) {
  1139. case 1:
  1140. *(uint8_t *)data = readb(addr);
  1141. break;
  1142. case 2:
  1143. *(uint16_t *)data = readw(addr);
  1144. break;
  1145. case 4:
  1146. *(uint32_t *)data = readl(addr);
  1147. break;
  1148. case 8:
  1149. *(uint64_t *)data = readq(addr);
  1150. break;
  1151. default:
  1152. ret = -1;
  1153. break;
  1154. }
  1155. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1156. if (mem_ptr)
  1157. iounmap(mem_ptr);
  1158. return ret;
  1159. }
  1160. static int
  1161. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1162. void *data, int size)
  1163. {
  1164. unsigned long flags;
  1165. void __iomem *addr, *mem_ptr = NULL;
  1166. int ret = 0;
  1167. u64 start;
  1168. unsigned long mem_base;
  1169. unsigned long mem_page;
  1170. write_lock_irqsave(&adapter->adapter_lock, flags);
  1171. /*
  1172. * If attempting to access unknown address or straddle hw windows,
  1173. * do not access.
  1174. */
  1175. start = adapter->pci_set_window(adapter, off);
  1176. if ((start == -1UL) ||
  1177. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1178. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1179. printk(KERN_ERR "%s out of bound pci memory access. "
  1180. "offset is 0x%llx\n", netxen_nic_driver_name,
  1181. (unsigned long long)off);
  1182. return -1;
  1183. }
  1184. addr = pci_base_offset(adapter, start);
  1185. if (!addr) {
  1186. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1187. mem_base = pci_resource_start(adapter->pdev, 0);
  1188. mem_page = start & PAGE_MASK;
  1189. /* Map two pages whenever user tries to access addresses in two
  1190. * consecutive pages.
  1191. */
  1192. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1193. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1194. else
  1195. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1196. if (mem_ptr == NULL)
  1197. return -1;
  1198. addr = mem_ptr;
  1199. addr += start & (PAGE_SIZE - 1);
  1200. write_lock_irqsave(&adapter->adapter_lock, flags);
  1201. }
  1202. switch (size) {
  1203. case 1:
  1204. writeb(*(uint8_t *)data, addr);
  1205. break;
  1206. case 2:
  1207. writew(*(uint16_t *)data, addr);
  1208. break;
  1209. case 4:
  1210. writel(*(uint32_t *)data, addr);
  1211. break;
  1212. case 8:
  1213. writeq(*(uint64_t *)data, addr);
  1214. break;
  1215. default:
  1216. ret = -1;
  1217. break;
  1218. }
  1219. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1220. if (mem_ptr)
  1221. iounmap(mem_ptr);
  1222. return ret;
  1223. }
  1224. #define MAX_CTL_CHECK 1000
  1225. int
  1226. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1227. u64 off, void *data, int size)
  1228. {
  1229. unsigned long flags;
  1230. int i, j, ret = 0, loop, sz[2], off0;
  1231. uint32_t temp;
  1232. uint64_t off8, tmpw, word[2] = {0, 0};
  1233. void __iomem *mem_crb;
  1234. /*
  1235. * If not MN, go check for MS or invalid.
  1236. */
  1237. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1238. return netxen_nic_pci_mem_write_direct(adapter,
  1239. off, data, size);
  1240. off8 = off & 0xfffffff8;
  1241. off0 = off & 0x7;
  1242. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1243. sz[1] = size - sz[0];
  1244. loop = ((off0 + size - 1) >> 3) + 1;
  1245. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1246. if ((size != 8) || (off0 != 0)) {
  1247. for (i = 0; i < loop; i++) {
  1248. if (adapter->pci_mem_read(adapter,
  1249. off8 + (i << 3), &word[i], 8))
  1250. return -1;
  1251. }
  1252. }
  1253. switch (size) {
  1254. case 1:
  1255. tmpw = *((uint8_t *)data);
  1256. break;
  1257. case 2:
  1258. tmpw = *((uint16_t *)data);
  1259. break;
  1260. case 4:
  1261. tmpw = *((uint32_t *)data);
  1262. break;
  1263. case 8:
  1264. default:
  1265. tmpw = *((uint64_t *)data);
  1266. break;
  1267. }
  1268. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1269. word[0] |= tmpw << (off0 * 8);
  1270. if (loop == 2) {
  1271. word[1] &= ~(~0ULL << (sz[1] * 8));
  1272. word[1] |= tmpw >> (sz[0] * 8);
  1273. }
  1274. write_lock_irqsave(&adapter->adapter_lock, flags);
  1275. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1276. for (i = 0; i < loop; i++) {
  1277. writel((uint32_t)(off8 + (i << 3)),
  1278. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1279. writel(0,
  1280. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1281. writel(word[i] & 0xffffffff,
  1282. (mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1283. writel((word[i] >> 32) & 0xffffffff,
  1284. (mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1285. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1286. (mem_crb+MIU_TEST_AGT_CTRL));
  1287. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1288. (mem_crb+MIU_TEST_AGT_CTRL));
  1289. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1290. temp = readl(
  1291. (mem_crb+MIU_TEST_AGT_CTRL));
  1292. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1293. break;
  1294. }
  1295. if (j >= MAX_CTL_CHECK) {
  1296. if (printk_ratelimit())
  1297. dev_err(&adapter->pdev->dev,
  1298. "failed to write through agent\n");
  1299. ret = -1;
  1300. break;
  1301. }
  1302. }
  1303. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1304. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1305. return ret;
  1306. }
  1307. int
  1308. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1309. u64 off, void *data, int size)
  1310. {
  1311. unsigned long flags;
  1312. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1313. uint32_t temp;
  1314. uint64_t off8, val, word[2] = {0, 0};
  1315. void __iomem *mem_crb;
  1316. /*
  1317. * If not MN, go check for MS or invalid.
  1318. */
  1319. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1320. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1321. off8 = off & 0xfffffff8;
  1322. off0[0] = off & 0x7;
  1323. off0[1] = 0;
  1324. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1325. sz[1] = size - sz[0];
  1326. loop = ((off0[0] + size - 1) >> 3) + 1;
  1327. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1328. write_lock_irqsave(&adapter->adapter_lock, flags);
  1329. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1330. for (i = 0; i < loop; i++) {
  1331. writel((uint32_t)(off8 + (i << 3)),
  1332. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1333. writel(0,
  1334. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1335. writel(MIU_TA_CTL_ENABLE,
  1336. (mem_crb+MIU_TEST_AGT_CTRL));
  1337. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1338. (mem_crb+MIU_TEST_AGT_CTRL));
  1339. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1340. temp = readl(
  1341. (mem_crb+MIU_TEST_AGT_CTRL));
  1342. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1343. break;
  1344. }
  1345. if (j >= MAX_CTL_CHECK) {
  1346. if (printk_ratelimit())
  1347. dev_err(&adapter->pdev->dev,
  1348. "failed to read through agent\n");
  1349. break;
  1350. }
  1351. start = off0[i] >> 2;
  1352. end = (off0[i] + sz[i] - 1) >> 2;
  1353. for (k = start; k <= end; k++) {
  1354. word[i] |= ((uint64_t) readl(
  1355. (mem_crb +
  1356. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1357. }
  1358. }
  1359. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1360. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1361. if (j >= MAX_CTL_CHECK)
  1362. return -1;
  1363. if (sz[0] == 8) {
  1364. val = word[0];
  1365. } else {
  1366. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1367. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1368. }
  1369. switch (size) {
  1370. case 1:
  1371. *(uint8_t *)data = val;
  1372. break;
  1373. case 2:
  1374. *(uint16_t *)data = val;
  1375. break;
  1376. case 4:
  1377. *(uint32_t *)data = val;
  1378. break;
  1379. case 8:
  1380. *(uint64_t *)data = val;
  1381. break;
  1382. }
  1383. return 0;
  1384. }
  1385. int
  1386. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1387. u64 off, void *data, int size)
  1388. {
  1389. int i, j, ret = 0, loop, sz[2], off0;
  1390. uint32_t temp;
  1391. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1392. /*
  1393. * If not MN, go check for MS or invalid.
  1394. */
  1395. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1396. mem_crb = NETXEN_CRB_QDR_NET;
  1397. else {
  1398. mem_crb = NETXEN_CRB_DDR_NET;
  1399. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1400. return netxen_nic_pci_mem_write_direct(adapter,
  1401. off, data, size);
  1402. }
  1403. off8 = off & 0xfffffff8;
  1404. off0 = off & 0x7;
  1405. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1406. sz[1] = size - sz[0];
  1407. loop = ((off0 + size - 1) >> 3) + 1;
  1408. if ((size != 8) || (off0 != 0)) {
  1409. for (i = 0; i < loop; i++) {
  1410. if (adapter->pci_mem_read(adapter, off8 + (i << 3),
  1411. &word[i], 8))
  1412. return -1;
  1413. }
  1414. }
  1415. switch (size) {
  1416. case 1:
  1417. tmpw = *((uint8_t *)data);
  1418. break;
  1419. case 2:
  1420. tmpw = *((uint16_t *)data);
  1421. break;
  1422. case 4:
  1423. tmpw = *((uint32_t *)data);
  1424. break;
  1425. case 8:
  1426. default:
  1427. tmpw = *((uint64_t *)data);
  1428. break;
  1429. }
  1430. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1431. word[0] |= tmpw << (off0 * 8);
  1432. if (loop == 2) {
  1433. word[1] &= ~(~0ULL << (sz[1] * 8));
  1434. word[1] |= tmpw >> (sz[0] * 8);
  1435. }
  1436. /*
  1437. * don't lock here - write_wx gets the lock if each time
  1438. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1439. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1440. */
  1441. for (i = 0; i < loop; i++) {
  1442. temp = off8 + (i << 3);
  1443. NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1444. temp = 0;
  1445. NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1446. temp = word[i] & 0xffffffff;
  1447. NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1448. temp = (word[i] >> 32) & 0xffffffff;
  1449. NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1450. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1451. NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1452. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1453. NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1454. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1455. temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
  1456. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1457. break;
  1458. }
  1459. if (j >= MAX_CTL_CHECK) {
  1460. if (printk_ratelimit())
  1461. dev_err(&adapter->pdev->dev,
  1462. "failed to write through agent\n");
  1463. ret = -1;
  1464. break;
  1465. }
  1466. }
  1467. /*
  1468. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1469. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1470. */
  1471. return ret;
  1472. }
  1473. int
  1474. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1475. u64 off, void *data, int size)
  1476. {
  1477. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1478. uint32_t temp;
  1479. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1480. /*
  1481. * If not MN, go check for MS or invalid.
  1482. */
  1483. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1484. mem_crb = NETXEN_CRB_QDR_NET;
  1485. else {
  1486. mem_crb = NETXEN_CRB_DDR_NET;
  1487. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1488. return netxen_nic_pci_mem_read_direct(adapter,
  1489. off, data, size);
  1490. }
  1491. off8 = off & 0xfffffff8;
  1492. off0[0] = off & 0x7;
  1493. off0[1] = 0;
  1494. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1495. sz[1] = size - sz[0];
  1496. loop = ((off0[0] + size - 1) >> 3) + 1;
  1497. /*
  1498. * don't lock here - write_wx gets the lock if each time
  1499. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1500. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1501. */
  1502. for (i = 0; i < loop; i++) {
  1503. temp = off8 + (i << 3);
  1504. NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1505. temp = 0;
  1506. NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1507. temp = MIU_TA_CTL_ENABLE;
  1508. NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1509. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1510. NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1511. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1512. temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
  1513. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1514. break;
  1515. }
  1516. if (j >= MAX_CTL_CHECK) {
  1517. if (printk_ratelimit())
  1518. dev_err(&adapter->pdev->dev,
  1519. "failed to read through agent\n");
  1520. break;
  1521. }
  1522. start = off0[i] >> 2;
  1523. end = (off0[i] + sz[i] - 1) >> 2;
  1524. for (k = start; k <= end; k++) {
  1525. temp = NXRD32(adapter,
  1526. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1527. word[i] |= ((uint64_t)temp << (32 * k));
  1528. }
  1529. }
  1530. /*
  1531. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1532. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1533. */
  1534. if (j >= MAX_CTL_CHECK)
  1535. return -1;
  1536. if (sz[0] == 8) {
  1537. val = word[0];
  1538. } else {
  1539. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1540. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1541. }
  1542. switch (size) {
  1543. case 1:
  1544. *(uint8_t *)data = val;
  1545. break;
  1546. case 2:
  1547. *(uint16_t *)data = val;
  1548. break;
  1549. case 4:
  1550. *(uint32_t *)data = val;
  1551. break;
  1552. case 8:
  1553. *(uint64_t *)data = val;
  1554. break;
  1555. }
  1556. return 0;
  1557. }
  1558. /*
  1559. * Note : only 32-bit writes!
  1560. */
  1561. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1562. u64 off, u32 data)
  1563. {
  1564. NXWR32(adapter, off, data);
  1565. return 0;
  1566. }
  1567. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
  1568. {
  1569. return NXRD32(adapter, off);
  1570. }
  1571. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1572. {
  1573. int offset, board_type, magic, header_version;
  1574. struct pci_dev *pdev = adapter->pdev;
  1575. offset = NETXEN_BRDCFG_START +
  1576. offsetof(struct netxen_board_info, magic);
  1577. if (netxen_rom_fast_read(adapter, offset, &magic))
  1578. return -EIO;
  1579. offset = NETXEN_BRDCFG_START +
  1580. offsetof(struct netxen_board_info, header_version);
  1581. if (netxen_rom_fast_read(adapter, offset, &header_version))
  1582. return -EIO;
  1583. if (magic != NETXEN_BDINFO_MAGIC ||
  1584. header_version != NETXEN_BDINFO_VERSION) {
  1585. dev_err(&pdev->dev,
  1586. "invalid board config, magic=%08x, version=%08x\n",
  1587. magic, header_version);
  1588. return -EIO;
  1589. }
  1590. offset = NETXEN_BRDCFG_START +
  1591. offsetof(struct netxen_board_info, board_type);
  1592. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1593. return -EIO;
  1594. adapter->ahw.board_type = board_type;
  1595. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1596. u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1597. if ((gpio & 0x8000) == 0)
  1598. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1599. }
  1600. switch (board_type) {
  1601. case NETXEN_BRDTYPE_P2_SB35_4G:
  1602. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1603. break;
  1604. case NETXEN_BRDTYPE_P2_SB31_10G:
  1605. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1606. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1607. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1608. case NETXEN_BRDTYPE_P3_HMEZ:
  1609. case NETXEN_BRDTYPE_P3_XG_LOM:
  1610. case NETXEN_BRDTYPE_P3_10G_CX4:
  1611. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1612. case NETXEN_BRDTYPE_P3_IMEZ:
  1613. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1614. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1615. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1616. case NETXEN_BRDTYPE_P3_10G_XFP:
  1617. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1618. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1619. break;
  1620. case NETXEN_BRDTYPE_P1_BD:
  1621. case NETXEN_BRDTYPE_P1_SB:
  1622. case NETXEN_BRDTYPE_P1_SMAX:
  1623. case NETXEN_BRDTYPE_P1_SOCK:
  1624. case NETXEN_BRDTYPE_P3_REF_QG:
  1625. case NETXEN_BRDTYPE_P3_4_GB:
  1626. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1627. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1628. break;
  1629. case NETXEN_BRDTYPE_P3_10G_TP:
  1630. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1631. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1632. break;
  1633. default:
  1634. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1635. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1636. break;
  1637. }
  1638. return 0;
  1639. }
  1640. /* NIU access sections */
  1641. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1642. {
  1643. new_mtu += MTU_FUDGE_FACTOR;
  1644. NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1645. new_mtu);
  1646. return 0;
  1647. }
  1648. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1649. {
  1650. new_mtu += MTU_FUDGE_FACTOR;
  1651. if (adapter->physical_port == 0)
  1652. NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  1653. else
  1654. NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  1655. return 0;
  1656. }
  1657. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1658. {
  1659. __u32 status;
  1660. __u32 autoneg;
  1661. __u32 port_mode;
  1662. if (!netif_carrier_ok(adapter->netdev)) {
  1663. adapter->link_speed = 0;
  1664. adapter->link_duplex = -1;
  1665. adapter->link_autoneg = AUTONEG_ENABLE;
  1666. return;
  1667. }
  1668. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1669. port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
  1670. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1671. adapter->link_speed = SPEED_1000;
  1672. adapter->link_duplex = DUPLEX_FULL;
  1673. adapter->link_autoneg = AUTONEG_DISABLE;
  1674. return;
  1675. }
  1676. if (adapter->phy_read
  1677. && adapter->phy_read(adapter,
  1678. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1679. &status) == 0) {
  1680. if (netxen_get_phy_link(status)) {
  1681. switch (netxen_get_phy_speed(status)) {
  1682. case 0:
  1683. adapter->link_speed = SPEED_10;
  1684. break;
  1685. case 1:
  1686. adapter->link_speed = SPEED_100;
  1687. break;
  1688. case 2:
  1689. adapter->link_speed = SPEED_1000;
  1690. break;
  1691. default:
  1692. adapter->link_speed = 0;
  1693. break;
  1694. }
  1695. switch (netxen_get_phy_duplex(status)) {
  1696. case 0:
  1697. adapter->link_duplex = DUPLEX_HALF;
  1698. break;
  1699. case 1:
  1700. adapter->link_duplex = DUPLEX_FULL;
  1701. break;
  1702. default:
  1703. adapter->link_duplex = -1;
  1704. break;
  1705. }
  1706. if (adapter->phy_read
  1707. && adapter->phy_read(adapter,
  1708. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1709. &autoneg) != 0)
  1710. adapter->link_autoneg = autoneg;
  1711. } else
  1712. goto link_down;
  1713. } else {
  1714. link_down:
  1715. adapter->link_speed = 0;
  1716. adapter->link_duplex = -1;
  1717. }
  1718. }
  1719. }
  1720. void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
  1721. {
  1722. u32 fw_major, fw_minor, fw_build;
  1723. char brd_name[NETXEN_MAX_SHORT_NAME];
  1724. char serial_num[32];
  1725. int i, addr, val;
  1726. int *ptr32;
  1727. struct pci_dev *pdev = adapter->pdev;
  1728. adapter->driver_mismatch = 0;
  1729. ptr32 = (int *)&serial_num;
  1730. addr = NETXEN_USER_START +
  1731. offsetof(struct netxen_new_user_info, serial_num);
  1732. for (i = 0; i < 8; i++) {
  1733. if (netxen_rom_fast_read(adapter, addr, &val) == -1) {
  1734. dev_err(&pdev->dev, "error reading board info\n");
  1735. adapter->driver_mismatch = 1;
  1736. return;
  1737. }
  1738. ptr32[i] = cpu_to_le32(val);
  1739. addr += sizeof(u32);
  1740. }
  1741. fw_major = NXRD32(adapter, NETXEN_FW_VERSION_MAJOR);
  1742. fw_minor = NXRD32(adapter, NETXEN_FW_VERSION_MINOR);
  1743. fw_build = NXRD32(adapter, NETXEN_FW_VERSION_SUB);
  1744. adapter->fw_major = fw_major;
  1745. adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
  1746. if (adapter->portnum == 0) {
  1747. get_brd_name_by_type(adapter->ahw.board_type, brd_name);
  1748. printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
  1749. brd_name, serial_num, adapter->ahw.revision_id);
  1750. }
  1751. if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
  1752. adapter->driver_mismatch = 1;
  1753. dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
  1754. fw_major, fw_minor, fw_build);
  1755. return;
  1756. }
  1757. dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
  1758. fw_major, fw_minor, fw_build);
  1759. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  1760. i = NXRD32(adapter, NETXEN_SRE_MISC);
  1761. adapter->ahw.cut_through = (i & 0x8000) ? 1 : 0;
  1762. dev_info(&pdev->dev, "firmware running in %s mode\n",
  1763. adapter->ahw.cut_through ? "cut-through" : "legacy");
  1764. }
  1765. }
  1766. int
  1767. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  1768. {
  1769. u32 wol_cfg;
  1770. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1771. return 0;
  1772. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
  1773. if (wol_cfg & (1UL << adapter->portnum)) {
  1774. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
  1775. if (wol_cfg & (1 << adapter->portnum))
  1776. return 1;
  1777. }
  1778. return 0;
  1779. }