ppc970-pmu.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499
  1. /*
  2. * Performance counter support for PPC970-family processors.
  3. *
  4. * Copyright 2008-2009 Paul Mackerras, IBM Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/string.h>
  12. #include <linux/perf_counter.h>
  13. #include <linux/string.h>
  14. #include <asm/reg.h>
  15. #include <asm/cputable.h>
  16. /*
  17. * Bits in event code for PPC970
  18. */
  19. #define PM_PMC_SH 12 /* PMC number (1-based) for direct events */
  20. #define PM_PMC_MSK 0xf
  21. #define PM_UNIT_SH 8 /* TTMMUX number and setting - unit select */
  22. #define PM_UNIT_MSK 0xf
  23. #define PM_SPCSEL_SH 6
  24. #define PM_SPCSEL_MSK 3
  25. #define PM_BYTE_SH 4 /* Byte number of event bus to use */
  26. #define PM_BYTE_MSK 3
  27. #define PM_PMCSEL_MSK 0xf
  28. /* Values in PM_UNIT field */
  29. #define PM_NONE 0
  30. #define PM_FPU 1
  31. #define PM_VPU 2
  32. #define PM_ISU 3
  33. #define PM_IFU 4
  34. #define PM_IDU 5
  35. #define PM_STS 6
  36. #define PM_LSU0 7
  37. #define PM_LSU1U 8
  38. #define PM_LSU1L 9
  39. #define PM_LASTUNIT 9
  40. /*
  41. * Bits in MMCR0 for PPC970
  42. */
  43. #define MMCR0_PMC1SEL_SH 8
  44. #define MMCR0_PMC2SEL_SH 1
  45. #define MMCR_PMCSEL_MSK 0x1f
  46. /*
  47. * Bits in MMCR1 for PPC970
  48. */
  49. #define MMCR1_TTM0SEL_SH 62
  50. #define MMCR1_TTM1SEL_SH 59
  51. #define MMCR1_TTM3SEL_SH 53
  52. #define MMCR1_TTMSEL_MSK 3
  53. #define MMCR1_TD_CP_DBG0SEL_SH 50
  54. #define MMCR1_TD_CP_DBG1SEL_SH 48
  55. #define MMCR1_TD_CP_DBG2SEL_SH 46
  56. #define MMCR1_TD_CP_DBG3SEL_SH 44
  57. #define MMCR1_PMC1_ADDER_SEL_SH 39
  58. #define MMCR1_PMC2_ADDER_SEL_SH 38
  59. #define MMCR1_PMC6_ADDER_SEL_SH 37
  60. #define MMCR1_PMC5_ADDER_SEL_SH 36
  61. #define MMCR1_PMC8_ADDER_SEL_SH 35
  62. #define MMCR1_PMC7_ADDER_SEL_SH 34
  63. #define MMCR1_PMC3_ADDER_SEL_SH 33
  64. #define MMCR1_PMC4_ADDER_SEL_SH 32
  65. #define MMCR1_PMC3SEL_SH 27
  66. #define MMCR1_PMC4SEL_SH 22
  67. #define MMCR1_PMC5SEL_SH 17
  68. #define MMCR1_PMC6SEL_SH 12
  69. #define MMCR1_PMC7SEL_SH 7
  70. #define MMCR1_PMC8SEL_SH 2
  71. static short mmcr1_adder_bits[8] = {
  72. MMCR1_PMC1_ADDER_SEL_SH,
  73. MMCR1_PMC2_ADDER_SEL_SH,
  74. MMCR1_PMC3_ADDER_SEL_SH,
  75. MMCR1_PMC4_ADDER_SEL_SH,
  76. MMCR1_PMC5_ADDER_SEL_SH,
  77. MMCR1_PMC6_ADDER_SEL_SH,
  78. MMCR1_PMC7_ADDER_SEL_SH,
  79. MMCR1_PMC8_ADDER_SEL_SH
  80. };
  81. /*
  82. * Bits in MMCRA
  83. */
  84. /*
  85. * Layout of constraint bits:
  86. * 6666555555555544444444443333333333222222222211111111110000000000
  87. * 3210987654321098765432109876543210987654321098765432109876543210
  88. * <><><>[ >[ >[ >< >< >< >< ><><><><><><><><>
  89. * SPT0T1 UC PS1 PS2 B0 B1 B2 B3 P1P2P3P4P5P6P7P8
  90. *
  91. * SP - SPCSEL constraint
  92. * 48-49: SPCSEL value 0x3_0000_0000_0000
  93. *
  94. * T0 - TTM0 constraint
  95. * 46-47: TTM0SEL value (0=FPU, 2=IFU, 3=VPU) 0xC000_0000_0000
  96. *
  97. * T1 - TTM1 constraint
  98. * 44-45: TTM1SEL value (0=IDU, 3=STS) 0x3000_0000_0000
  99. *
  100. * UC - unit constraint: can't have all three of FPU|IFU|VPU, ISU, IDU|STS
  101. * 43: UC3 error 0x0800_0000_0000
  102. * 42: FPU|IFU|VPU events needed 0x0400_0000_0000
  103. * 41: ISU events needed 0x0200_0000_0000
  104. * 40: IDU|STS events needed 0x0100_0000_0000
  105. *
  106. * PS1
  107. * 39: PS1 error 0x0080_0000_0000
  108. * 36-38: count of events needing PMC1/2/5/6 0x0070_0000_0000
  109. *
  110. * PS2
  111. * 35: PS2 error 0x0008_0000_0000
  112. * 32-34: count of events needing PMC3/4/7/8 0x0007_0000_0000
  113. *
  114. * B0
  115. * 28-31: Byte 0 event source 0xf000_0000
  116. * Encoding as for the event code
  117. *
  118. * B1, B2, B3
  119. * 24-27, 20-23, 16-19: Byte 1, 2, 3 event sources
  120. *
  121. * P1
  122. * 15: P1 error 0x8000
  123. * 14-15: Count of events needing PMC1
  124. *
  125. * P2..P8
  126. * 0-13: Count of events needing PMC2..PMC8
  127. */
  128. static unsigned char direct_marked_event[8] = {
  129. (1<<2) | (1<<3), /* PMC1: PM_MRK_GRP_DISP, PM_MRK_ST_CMPL */
  130. (1<<3) | (1<<5), /* PMC2: PM_THRESH_TIMEO, PM_MRK_BRU_FIN */
  131. (1<<3) | (1<<5), /* PMC3: PM_MRK_ST_CMPL_INT, PM_MRK_VMX_FIN */
  132. (1<<4) | (1<<5), /* PMC4: PM_MRK_GRP_CMPL, PM_MRK_CRU_FIN */
  133. (1<<4) | (1<<5), /* PMC5: PM_GRP_MRK, PM_MRK_GRP_TIMEO */
  134. (1<<3) | (1<<4) | (1<<5),
  135. /* PMC6: PM_MRK_ST_STS, PM_MRK_FXU_FIN, PM_MRK_GRP_ISSUED */
  136. (1<<4) | (1<<5), /* PMC7: PM_MRK_FPU_FIN, PM_MRK_INST_FIN */
  137. (1<<4) /* PMC8: PM_MRK_LSU_FIN */
  138. };
  139. /*
  140. * Returns 1 if event counts things relating to marked instructions
  141. * and thus needs the MMCRA_SAMPLE_ENABLE bit set, or 0 if not.
  142. */
  143. static int p970_marked_instr_event(u64 event)
  144. {
  145. int pmc, psel, unit, byte, bit;
  146. unsigned int mask;
  147. pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
  148. psel = event & PM_PMCSEL_MSK;
  149. if (pmc) {
  150. if (direct_marked_event[pmc - 1] & (1 << psel))
  151. return 1;
  152. if (psel == 0) /* add events */
  153. bit = (pmc <= 4)? pmc - 1: 8 - pmc;
  154. else if (psel == 7 || psel == 13) /* decode events */
  155. bit = 4;
  156. else
  157. return 0;
  158. } else
  159. bit = psel;
  160. byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
  161. unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
  162. mask = 0;
  163. switch (unit) {
  164. case PM_VPU:
  165. mask = 0x4c; /* byte 0 bits 2,3,6 */
  166. case PM_LSU0:
  167. /* byte 2 bits 0,2,3,4,6; all of byte 1 */
  168. mask = 0x085dff00;
  169. case PM_LSU1L:
  170. mask = 0x50 << 24; /* byte 3 bits 4,6 */
  171. break;
  172. }
  173. return (mask >> (byte * 8 + bit)) & 1;
  174. }
  175. /* Masks and values for using events from the various units */
  176. static unsigned long unit_cons[PM_LASTUNIT+1][2] = {
  177. [PM_FPU] = { 0xc80000000000ull, 0x040000000000ull },
  178. [PM_VPU] = { 0xc80000000000ull, 0xc40000000000ull },
  179. [PM_ISU] = { 0x080000000000ull, 0x020000000000ull },
  180. [PM_IFU] = { 0xc80000000000ull, 0x840000000000ull },
  181. [PM_IDU] = { 0x380000000000ull, 0x010000000000ull },
  182. [PM_STS] = { 0x380000000000ull, 0x310000000000ull },
  183. };
  184. static int p970_get_constraint(u64 event, unsigned long *maskp,
  185. unsigned long *valp)
  186. {
  187. int pmc, byte, unit, sh, spcsel;
  188. unsigned long mask = 0, value = 0;
  189. int grp = -1;
  190. pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
  191. if (pmc) {
  192. if (pmc > 8)
  193. return -1;
  194. sh = (pmc - 1) * 2;
  195. mask |= 2 << sh;
  196. value |= 1 << sh;
  197. grp = ((pmc - 1) >> 1) & 1;
  198. }
  199. unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
  200. if (unit) {
  201. if (unit > PM_LASTUNIT)
  202. return -1;
  203. mask |= unit_cons[unit][0];
  204. value |= unit_cons[unit][1];
  205. byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
  206. /*
  207. * Bus events on bytes 0 and 2 can be counted
  208. * on PMC1/2/5/6; bytes 1 and 3 on PMC3/4/7/8.
  209. */
  210. if (!pmc)
  211. grp = byte & 1;
  212. /* Set byte lane select field */
  213. mask |= 0xfULL << (28 - 4 * byte);
  214. value |= (unsigned long)unit << (28 - 4 * byte);
  215. }
  216. if (grp == 0) {
  217. /* increment PMC1/2/5/6 field */
  218. mask |= 0x8000000000ull;
  219. value |= 0x1000000000ull;
  220. } else if (grp == 1) {
  221. /* increment PMC3/4/7/8 field */
  222. mask |= 0x800000000ull;
  223. value |= 0x100000000ull;
  224. }
  225. spcsel = (event >> PM_SPCSEL_SH) & PM_SPCSEL_MSK;
  226. if (spcsel) {
  227. mask |= 3ull << 48;
  228. value |= (unsigned long)spcsel << 48;
  229. }
  230. *maskp = mask;
  231. *valp = value;
  232. return 0;
  233. }
  234. static int p970_get_alternatives(u64 event, unsigned int flags, u64 alt[])
  235. {
  236. alt[0] = event;
  237. /* 2 alternatives for LSU empty */
  238. if (event == 0x2002 || event == 0x3002) {
  239. alt[1] = event ^ 0x1000;
  240. return 2;
  241. }
  242. return 1;
  243. }
  244. static int p970_compute_mmcr(u64 event[], int n_ev,
  245. unsigned int hwc[], unsigned long mmcr[])
  246. {
  247. unsigned long mmcr0 = 0, mmcr1 = 0, mmcra = 0;
  248. unsigned int pmc, unit, byte, psel;
  249. unsigned int ttm, grp;
  250. unsigned int pmc_inuse = 0;
  251. unsigned int pmc_grp_use[2];
  252. unsigned char busbyte[4];
  253. unsigned char unituse[16];
  254. unsigned char unitmap[] = { 0, 0<<3, 3<<3, 1<<3, 2<<3, 0|4, 3|4 };
  255. unsigned char ttmuse[2];
  256. unsigned char pmcsel[8];
  257. int i;
  258. int spcsel;
  259. if (n_ev > 8)
  260. return -1;
  261. /* First pass to count resource use */
  262. pmc_grp_use[0] = pmc_grp_use[1] = 0;
  263. memset(busbyte, 0, sizeof(busbyte));
  264. memset(unituse, 0, sizeof(unituse));
  265. for (i = 0; i < n_ev; ++i) {
  266. pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
  267. if (pmc) {
  268. if (pmc_inuse & (1 << (pmc - 1)))
  269. return -1;
  270. pmc_inuse |= 1 << (pmc - 1);
  271. /* count 1/2/5/6 vs 3/4/7/8 use */
  272. ++pmc_grp_use[((pmc - 1) >> 1) & 1];
  273. }
  274. unit = (event[i] >> PM_UNIT_SH) & PM_UNIT_MSK;
  275. byte = (event[i] >> PM_BYTE_SH) & PM_BYTE_MSK;
  276. if (unit) {
  277. if (unit > PM_LASTUNIT)
  278. return -1;
  279. if (!pmc)
  280. ++pmc_grp_use[byte & 1];
  281. if (busbyte[byte] && busbyte[byte] != unit)
  282. return -1;
  283. busbyte[byte] = unit;
  284. unituse[unit] = 1;
  285. }
  286. }
  287. if (pmc_grp_use[0] > 4 || pmc_grp_use[1] > 4)
  288. return -1;
  289. /*
  290. * Assign resources and set multiplexer selects.
  291. *
  292. * PM_ISU can go either on TTM0 or TTM1, but that's the only
  293. * choice we have to deal with.
  294. */
  295. if (unituse[PM_ISU] &
  296. (unituse[PM_FPU] | unituse[PM_IFU] | unituse[PM_VPU]))
  297. unitmap[PM_ISU] = 2 | 4; /* move ISU to TTM1 */
  298. /* Set TTM[01]SEL fields. */
  299. ttmuse[0] = ttmuse[1] = 0;
  300. for (i = PM_FPU; i <= PM_STS; ++i) {
  301. if (!unituse[i])
  302. continue;
  303. ttm = unitmap[i];
  304. ++ttmuse[(ttm >> 2) & 1];
  305. mmcr1 |= (unsigned long)(ttm & ~4) << MMCR1_TTM1SEL_SH;
  306. }
  307. /* Check only one unit per TTMx */
  308. if (ttmuse[0] > 1 || ttmuse[1] > 1)
  309. return -1;
  310. /* Set byte lane select fields and TTM3SEL. */
  311. for (byte = 0; byte < 4; ++byte) {
  312. unit = busbyte[byte];
  313. if (!unit)
  314. continue;
  315. if (unit <= PM_STS)
  316. ttm = (unitmap[unit] >> 2) & 1;
  317. else if (unit == PM_LSU0)
  318. ttm = 2;
  319. else {
  320. ttm = 3;
  321. if (unit == PM_LSU1L && byte >= 2)
  322. mmcr1 |= 1ull << (MMCR1_TTM3SEL_SH + 3 - byte);
  323. }
  324. mmcr1 |= (unsigned long)ttm
  325. << (MMCR1_TD_CP_DBG0SEL_SH - 2 * byte);
  326. }
  327. /* Second pass: assign PMCs, set PMCxSEL and PMCx_ADDER_SEL fields */
  328. memset(pmcsel, 0x8, sizeof(pmcsel)); /* 8 means don't count */
  329. for (i = 0; i < n_ev; ++i) {
  330. pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
  331. unit = (event[i] >> PM_UNIT_SH) & PM_UNIT_MSK;
  332. byte = (event[i] >> PM_BYTE_SH) & PM_BYTE_MSK;
  333. psel = event[i] & PM_PMCSEL_MSK;
  334. if (!pmc) {
  335. /* Bus event or any-PMC direct event */
  336. if (unit)
  337. psel |= 0x10 | ((byte & 2) << 2);
  338. else
  339. psel |= 8;
  340. for (pmc = 0; pmc < 8; ++pmc) {
  341. if (pmc_inuse & (1 << pmc))
  342. continue;
  343. grp = (pmc >> 1) & 1;
  344. if (unit) {
  345. if (grp == (byte & 1))
  346. break;
  347. } else if (pmc_grp_use[grp] < 4) {
  348. ++pmc_grp_use[grp];
  349. break;
  350. }
  351. }
  352. pmc_inuse |= 1 << pmc;
  353. } else {
  354. /* Direct event */
  355. --pmc;
  356. if (psel == 0 && (byte & 2))
  357. /* add events on higher-numbered bus */
  358. mmcr1 |= 1ull << mmcr1_adder_bits[pmc];
  359. }
  360. pmcsel[pmc] = psel;
  361. hwc[i] = pmc;
  362. spcsel = (event[i] >> PM_SPCSEL_SH) & PM_SPCSEL_MSK;
  363. mmcr1 |= spcsel;
  364. if (p970_marked_instr_event(event[i]))
  365. mmcra |= MMCRA_SAMPLE_ENABLE;
  366. }
  367. for (pmc = 0; pmc < 2; ++pmc)
  368. mmcr0 |= pmcsel[pmc] << (MMCR0_PMC1SEL_SH - 7 * pmc);
  369. for (; pmc < 8; ++pmc)
  370. mmcr1 |= (unsigned long)pmcsel[pmc]
  371. << (MMCR1_PMC3SEL_SH - 5 * (pmc - 2));
  372. if (pmc_inuse & 1)
  373. mmcr0 |= MMCR0_PMC1CE;
  374. if (pmc_inuse & 0xfe)
  375. mmcr0 |= MMCR0_PMCjCE;
  376. mmcra |= 0x2000; /* mark only one IOP per PPC instruction */
  377. /* Return MMCRx values */
  378. mmcr[0] = mmcr0;
  379. mmcr[1] = mmcr1;
  380. mmcr[2] = mmcra;
  381. return 0;
  382. }
  383. static void p970_disable_pmc(unsigned int pmc, unsigned long mmcr[])
  384. {
  385. int shift, i;
  386. if (pmc <= 1) {
  387. shift = MMCR0_PMC1SEL_SH - 7 * pmc;
  388. i = 0;
  389. } else {
  390. shift = MMCR1_PMC3SEL_SH - 5 * (pmc - 2);
  391. i = 1;
  392. }
  393. /*
  394. * Setting the PMCxSEL field to 0x08 disables PMC x.
  395. */
  396. mmcr[i] = (mmcr[i] & ~(0x1fUL << shift)) | (0x08UL << shift);
  397. }
  398. static int ppc970_generic_events[] = {
  399. [PERF_COUNT_HW_CPU_CYCLES] = 7,
  400. [PERF_COUNT_HW_INSTRUCTIONS] = 1,
  401. [PERF_COUNT_HW_CACHE_REFERENCES] = 0x8810, /* PM_LD_REF_L1 */
  402. [PERF_COUNT_HW_CACHE_MISSES] = 0x3810, /* PM_LD_MISS_L1 */
  403. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = 0x431, /* PM_BR_ISSUED */
  404. [PERF_COUNT_HW_BRANCH_MISSES] = 0x327, /* PM_GRP_BR_MPRED */
  405. };
  406. #define C(x) PERF_COUNT_HW_CACHE_##x
  407. /*
  408. * Table of generalized cache-related events.
  409. * 0 means not supported, -1 means nonsensical, other values
  410. * are event codes.
  411. */
  412. static int ppc970_cache_events[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
  413. [C(L1D)] = { /* RESULT_ACCESS RESULT_MISS */
  414. [C(OP_READ)] = { 0x8810, 0x3810 },
  415. [C(OP_WRITE)] = { 0x7810, 0x813 },
  416. [C(OP_PREFETCH)] = { 0x731, 0 },
  417. },
  418. [C(L1I)] = { /* RESULT_ACCESS RESULT_MISS */
  419. [C(OP_READ)] = { 0, 0 },
  420. [C(OP_WRITE)] = { -1, -1 },
  421. [C(OP_PREFETCH)] = { 0, 0 },
  422. },
  423. [C(LL)] = { /* RESULT_ACCESS RESULT_MISS */
  424. [C(OP_READ)] = { 0, 0 },
  425. [C(OP_WRITE)] = { 0, 0 },
  426. [C(OP_PREFETCH)] = { 0x733, 0 },
  427. },
  428. [C(DTLB)] = { /* RESULT_ACCESS RESULT_MISS */
  429. [C(OP_READ)] = { 0, 0x704 },
  430. [C(OP_WRITE)] = { -1, -1 },
  431. [C(OP_PREFETCH)] = { -1, -1 },
  432. },
  433. [C(ITLB)] = { /* RESULT_ACCESS RESULT_MISS */
  434. [C(OP_READ)] = { 0, 0x700 },
  435. [C(OP_WRITE)] = { -1, -1 },
  436. [C(OP_PREFETCH)] = { -1, -1 },
  437. },
  438. [C(BPU)] = { /* RESULT_ACCESS RESULT_MISS */
  439. [C(OP_READ)] = { 0x431, 0x327 },
  440. [C(OP_WRITE)] = { -1, -1 },
  441. [C(OP_PREFETCH)] = { -1, -1 },
  442. },
  443. };
  444. static struct power_pmu ppc970_pmu = {
  445. .name = "PPC970/FX/MP",
  446. .n_counter = 8,
  447. .max_alternatives = 2,
  448. .add_fields = 0x001100005555ull,
  449. .test_adder = 0x013300000000ull,
  450. .compute_mmcr = p970_compute_mmcr,
  451. .get_constraint = p970_get_constraint,
  452. .get_alternatives = p970_get_alternatives,
  453. .disable_pmc = p970_disable_pmc,
  454. .n_generic = ARRAY_SIZE(ppc970_generic_events),
  455. .generic_events = ppc970_generic_events,
  456. .cache_events = &ppc970_cache_events,
  457. };
  458. static int init_ppc970_pmu(void)
  459. {
  460. if (strcmp(cur_cpu_spec->oprofile_cpu_type, "ppc64/970")
  461. && strcmp(cur_cpu_spec->oprofile_cpu_type, "ppc64/970MP"))
  462. return -ENODEV;
  463. return register_power_pmu(&ppc970_pmu);
  464. }
  465. arch_initcall(init_ppc970_pmu);