head.S 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /*
  2. * Copyright (C) 2007-2009 Michal Simek <monstr@monstr.eu>
  3. * Copyright (C) 2007-2009 PetaLogix
  4. * Copyright (C) 2006 Atmark Techno, Inc.
  5. *
  6. * MMU code derived from arch/ppc/kernel/head_4xx.S:
  7. * Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org>
  8. * Initial PowerPC version.
  9. * Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu>
  10. * Rewritten for PReP
  11. * Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au>
  12. * Low-level exception handers, MMU support, and rewrite.
  13. * Copyright (c) 1997 Dan Malek <dmalek@jlc.net>
  14. * PowerPC 8xx modifications.
  15. * Copyright (c) 1998-1999 TiVo, Inc.
  16. * PowerPC 403GCX modifications.
  17. * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu>
  18. * PowerPC 403GCX/405GP modifications.
  19. * Copyright 2000 MontaVista Software Inc.
  20. * PPC405 modifications
  21. * PowerPC 403GCX/405GP modifications.
  22. * Author: MontaVista Software, Inc.
  23. * frank_rowand@mvista.com or source@mvista.com
  24. * debbie_chu@mvista.com
  25. *
  26. * This file is subject to the terms and conditions of the GNU General Public
  27. * License. See the file "COPYING" in the main directory of this archive
  28. * for more details.
  29. */
  30. #include <linux/linkage.h>
  31. #include <asm/thread_info.h>
  32. #include <asm/page.h>
  33. #ifdef CONFIG_MMU
  34. #include <asm/setup.h> /* COMMAND_LINE_SIZE */
  35. #include <asm/mmu.h>
  36. #include <asm/processor.h>
  37. .data
  38. .global empty_zero_page
  39. .align 12
  40. empty_zero_page:
  41. .space 4096
  42. .global swapper_pg_dir
  43. swapper_pg_dir:
  44. .space 4096
  45. #endif /* CONFIG_MMU */
  46. .text
  47. ENTRY(_start)
  48. mfs r1, rmsr
  49. andi r1, r1, ~2
  50. mts rmsr, r1
  51. /* save fdt to kernel location */
  52. /* r7 stores pointer to fdt blob */
  53. beqi r7, no_fdt_arg
  54. or r11, r0, r0 /* incremment */
  55. ori r4, r0, TOPHYS(_fdt_start) /* save bram context */
  56. ori r3, r0, (0x4000 - 4)
  57. _copy_fdt:
  58. lw r12, r7, r11 /* r12 = r7 + r11 */
  59. sw r12, r4, r11 /* addr[r4 + r11] = r12 */
  60. addik r11, r11, 4 /* increment counting */
  61. bgtid r3, _copy_fdt /* loop for all entries */
  62. addik r3, r3, -4 /* descrement loop */
  63. no_fdt_arg:
  64. #ifdef CONFIG_MMU
  65. #ifndef CONFIG_CMDLINE_BOOL
  66. /*
  67. * handling command line
  68. * copy command line to __init_end. There is space for storing command line.
  69. */
  70. or r6, r0, r0 /* incremment */
  71. ori r4, r0, __init_end /* load address of command line */
  72. tophys(r4,r4) /* convert to phys address */
  73. ori r3, r0, COMMAND_LINE_SIZE - 1 /* number of loops */
  74. _copy_command_line:
  75. lbu r7, r5, r6 /* r7=r5+r6 - r5 contain pointer to command line */
  76. sb r7, r4, r6 /* addr[r4+r6]= r7*/
  77. addik r6, r6, 1 /* increment counting */
  78. bgtid r3, _copy_command_line /* loop for all entries */
  79. addik r3, r3, -1 /* descrement loop */
  80. addik r5, r4, 0 /* add new space for command line */
  81. tovirt(r5,r5)
  82. #endif /* CONFIG_CMDLINE_BOOL */
  83. #ifdef NOT_COMPILE
  84. /* save bram context */
  85. or r6, r0, r0 /* incremment */
  86. ori r4, r0, TOPHYS(_bram_load_start) /* save bram context */
  87. ori r3, r0, (LMB_SIZE - 4)
  88. _copy_bram:
  89. lw r7, r0, r6 /* r7 = r0 + r6 */
  90. sw r7, r4, r6 /* addr[r4 + r6] = r7*/
  91. addik r6, r6, 4 /* increment counting */
  92. bgtid r3, _copy_bram /* loop for all entries */
  93. addik r3, r3, -4 /* descrement loop */
  94. #endif
  95. /* We have to turn on the MMU right away. */
  96. /*
  97. * Set up the initial MMU state so we can do the first level of
  98. * kernel initialization. This maps the first 16 MBytes of memory 1:1
  99. * virtual to physical.
  100. */
  101. nop
  102. addik r3, r0, 63 /* Invalidate all TLB entries */
  103. _invalidate:
  104. mts rtlbx, r3
  105. mts rtlbhi, r0 /* flush: ensure V is clear */
  106. bgtid r3, _invalidate /* loop for all entries */
  107. addik r3, r3, -1
  108. /* sync */
  109. /*
  110. * We should still be executing code at physical address area
  111. * RAM_BASEADDR at this point. However, kernel code is at
  112. * a virtual address. So, set up a TLB mapping to cover this once
  113. * translation is enabled.
  114. */
  115. addik r3,r0, CONFIG_KERNEL_START /* Load the kernel virtual address */
  116. tophys(r4,r3) /* Load the kernel physical address */
  117. mts rpid,r0 /* Load the kernel PID */
  118. nop
  119. bri 4
  120. /*
  121. * Configure and load two entries into TLB slots 0 and 1.
  122. * In case we are pinning TLBs, these are reserved in by the
  123. * other TLB functions. If not reserving, then it doesn't
  124. * matter where they are loaded.
  125. */
  126. andi r4,r4,0xfffffc00 /* Mask off the real page number */
  127. ori r4,r4,(TLB_WR | TLB_EX) /* Set the write and execute bits */
  128. andi r3,r3,0xfffffc00 /* Mask off the effective page number */
  129. ori r3,r3,(TLB_VALID | TLB_PAGESZ(PAGESZ_16M))
  130. mts rtlbx,r0 /* TLB slow 0 */
  131. mts rtlblo,r4 /* Load the data portion of the entry */
  132. mts rtlbhi,r3 /* Load the tag portion of the entry */
  133. addik r4, r4, 0x01000000 /* Map next 16 M entries */
  134. addik r3, r3, 0x01000000
  135. ori r6,r0,1 /* TLB slot 1 */
  136. mts rtlbx,r6
  137. mts rtlblo,r4 /* Load the data portion of the entry */
  138. mts rtlbhi,r3 /* Load the tag portion of the entry */
  139. /*
  140. * Load a TLB entry for LMB, since we need access to
  141. * the exception vectors, using a 4k real==virtual mapping.
  142. */
  143. ori r6,r0,3 /* TLB slot 3 */
  144. mts rtlbx,r6
  145. ori r4,r0,(TLB_WR | TLB_EX)
  146. ori r3,r0,(TLB_VALID | TLB_PAGESZ(PAGESZ_4K))
  147. mts rtlblo,r4 /* Load the data portion of the entry */
  148. mts rtlbhi,r3 /* Load the tag portion of the entry */
  149. /*
  150. * We now have the lower 16 Meg of RAM mapped into TLB entries, and the
  151. * caches ready to work.
  152. */
  153. turn_on_mmu:
  154. ori r15,r0,start_here
  155. ori r4,r0,MSR_KERNEL_VMS
  156. mts rmsr,r4
  157. nop
  158. rted r15,0 /* enables MMU */
  159. nop
  160. start_here:
  161. #endif /* CONFIG_MMU */
  162. /* Initialize small data anchors */
  163. la r13, r0, _KERNEL_SDA_BASE_
  164. la r2, r0, _KERNEL_SDA2_BASE_
  165. /* Initialize stack pointer */
  166. la r1, r0, init_thread_union + THREAD_SIZE - 4
  167. /* Initialize r31 with current task address */
  168. la r31, r0, init_task
  169. /*
  170. * Call platform dependent initialize function.
  171. * Please see $(ARCH)/mach-$(SUBARCH)/setup.c for
  172. * the function.
  173. */
  174. la r8, r0, machine_early_init
  175. brald r15, r8
  176. nop
  177. #ifndef CONFIG_MMU
  178. la r15, r0, machine_halt
  179. braid start_kernel
  180. nop
  181. #else
  182. /*
  183. * Initialize the MMU.
  184. */
  185. bralid r15, mmu_init
  186. nop
  187. /* Go back to running unmapped so we can load up new values
  188. * and change to using our exception vectors.
  189. * On the MicroBlaze, all we invalidate the used TLB entries to clear
  190. * the old 16M byte TLB mappings.
  191. */
  192. ori r15,r0,TOPHYS(kernel_load_context)
  193. ori r4,r0,MSR_KERNEL
  194. mts rmsr,r4
  195. nop
  196. bri 4
  197. rted r15,0
  198. nop
  199. /* Load up the kernel context */
  200. kernel_load_context:
  201. # Keep entry 0 and 1 valid. Entry 3 mapped to LMB can go away.
  202. ori r5,r0,3
  203. mts rtlbx,r5
  204. nop
  205. mts rtlbhi,r0
  206. nop
  207. addi r15, r0, machine_halt
  208. ori r17, r0, start_kernel
  209. ori r4, r0, MSR_KERNEL_VMS
  210. mts rmsr, r4
  211. nop
  212. rted r17, 0 /* enable MMU and jump to start_kernel */
  213. nop
  214. #endif /* CONFIG_MMU */