tg3.c 418 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2012 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <linux/io.h>
  48. #include <asm/byteorder.h>
  49. #include <linux/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. /* Functions & macros to verify TG3_FLAGS types */
  58. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  59. {
  60. return test_bit(flag, bits);
  61. }
  62. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  63. {
  64. set_bit(flag, bits);
  65. }
  66. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. clear_bit(flag, bits);
  69. }
  70. #define tg3_flag(tp, flag) \
  71. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  72. #define tg3_flag_set(tp, flag) \
  73. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  74. #define tg3_flag_clear(tp, flag) \
  75. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define DRV_MODULE_NAME "tg3"
  77. #define TG3_MAJ_NUM 3
  78. #define TG3_MIN_NUM 123
  79. #define DRV_MODULE_VERSION \
  80. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  81. #define DRV_MODULE_RELDATE "March 21, 2012"
  82. #define RESET_KIND_SHUTDOWN 0
  83. #define RESET_KIND_INIT 1
  84. #define RESET_KIND_SUSPEND 2
  85. #define TG3_DEF_RX_MODE 0
  86. #define TG3_DEF_TX_MODE 0
  87. #define TG3_DEF_MSG_ENABLE \
  88. (NETIF_MSG_DRV | \
  89. NETIF_MSG_PROBE | \
  90. NETIF_MSG_LINK | \
  91. NETIF_MSG_TIMER | \
  92. NETIF_MSG_IFDOWN | \
  93. NETIF_MSG_IFUP | \
  94. NETIF_MSG_RX_ERR | \
  95. NETIF_MSG_TX_ERR)
  96. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  97. /* length of time before we decide the hardware is borked,
  98. * and dev->tx_timeout() should be called to fix the problem
  99. */
  100. #define TG3_TX_TIMEOUT (5 * HZ)
  101. /* hardware minimum and maximum for a single frame's data payload */
  102. #define TG3_MIN_MTU 60
  103. #define TG3_MAX_MTU(tp) \
  104. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  105. /* These numbers seem to be hard coded in the NIC firmware somehow.
  106. * You can't change the ring sizes, but you can change where you place
  107. * them in the NIC onboard memory.
  108. */
  109. #define TG3_RX_STD_RING_SIZE(tp) \
  110. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  111. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  112. #define TG3_DEF_RX_RING_PENDING 200
  113. #define TG3_RX_JMB_RING_SIZE(tp) \
  114. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  115. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  116. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  117. /* Do not place this n-ring entries value into the tp struct itself,
  118. * we really want to expose these constants to GCC so that modulo et
  119. * al. operations are done with shifts and masks instead of with
  120. * hw multiply/modulo instructions. Another solution would be to
  121. * replace things like '% foo' with '& (foo - 1)'.
  122. */
  123. #define TG3_TX_RING_SIZE 512
  124. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  125. #define TG3_RX_STD_RING_BYTES(tp) \
  126. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  127. #define TG3_RX_JMB_RING_BYTES(tp) \
  128. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  129. #define TG3_RX_RCB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  131. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  132. TG3_TX_RING_SIZE)
  133. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  134. #define TG3_DMA_BYTE_ENAB 64
  135. #define TG3_RX_STD_DMA_SZ 1536
  136. #define TG3_RX_JMB_DMA_SZ 9046
  137. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  138. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  139. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  140. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  141. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  142. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  144. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  145. * that are at least dword aligned when used in PCIX mode. The driver
  146. * works around this bug by double copying the packet. This workaround
  147. * is built into the normal double copy length check for efficiency.
  148. *
  149. * However, the double copy is only necessary on those architectures
  150. * where unaligned memory accesses are inefficient. For those architectures
  151. * where unaligned memory accesses incur little penalty, we can reintegrate
  152. * the 5701 in the normal rx path. Doing so saves a device structure
  153. * dereference by hardcoding the double copy threshold in place.
  154. */
  155. #define TG3_RX_COPY_THRESHOLD 256
  156. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  157. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  158. #else
  159. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  160. #endif
  161. #if (NET_IP_ALIGN != 0)
  162. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  163. #else
  164. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  165. #endif
  166. /* minimum number of free TX descriptors required to wake up TX process */
  167. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  168. #define TG3_TX_BD_DMA_MAX_2K 2048
  169. #define TG3_TX_BD_DMA_MAX_4K 4096
  170. #define TG3_RAW_IP_ALIGN 2
  171. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  172. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  173. #define FIRMWARE_TG3 "tigon/tg3.bin"
  174. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  175. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  176. static char version[] __devinitdata =
  177. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  178. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  179. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  180. MODULE_LICENSE("GPL");
  181. MODULE_VERSION(DRV_MODULE_VERSION);
  182. MODULE_FIRMWARE(FIRMWARE_TG3);
  183. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  184. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  185. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  186. module_param(tg3_debug, int, 0);
  187. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  188. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  269. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  270. {}
  271. };
  272. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  273. static const struct {
  274. const char string[ETH_GSTRING_LEN];
  275. } ethtool_stats_keys[] = {
  276. { "rx_octets" },
  277. { "rx_fragments" },
  278. { "rx_ucast_packets" },
  279. { "rx_mcast_packets" },
  280. { "rx_bcast_packets" },
  281. { "rx_fcs_errors" },
  282. { "rx_align_errors" },
  283. { "rx_xon_pause_rcvd" },
  284. { "rx_xoff_pause_rcvd" },
  285. { "rx_mac_ctrl_rcvd" },
  286. { "rx_xoff_entered" },
  287. { "rx_frame_too_long_errors" },
  288. { "rx_jabbers" },
  289. { "rx_undersize_packets" },
  290. { "rx_in_length_errors" },
  291. { "rx_out_length_errors" },
  292. { "rx_64_or_less_octet_packets" },
  293. { "rx_65_to_127_octet_packets" },
  294. { "rx_128_to_255_octet_packets" },
  295. { "rx_256_to_511_octet_packets" },
  296. { "rx_512_to_1023_octet_packets" },
  297. { "rx_1024_to_1522_octet_packets" },
  298. { "rx_1523_to_2047_octet_packets" },
  299. { "rx_2048_to_4095_octet_packets" },
  300. { "rx_4096_to_8191_octet_packets" },
  301. { "rx_8192_to_9022_octet_packets" },
  302. { "tx_octets" },
  303. { "tx_collisions" },
  304. { "tx_xon_sent" },
  305. { "tx_xoff_sent" },
  306. { "tx_flow_control" },
  307. { "tx_mac_errors" },
  308. { "tx_single_collisions" },
  309. { "tx_mult_collisions" },
  310. { "tx_deferred" },
  311. { "tx_excessive_collisions" },
  312. { "tx_late_collisions" },
  313. { "tx_collide_2times" },
  314. { "tx_collide_3times" },
  315. { "tx_collide_4times" },
  316. { "tx_collide_5times" },
  317. { "tx_collide_6times" },
  318. { "tx_collide_7times" },
  319. { "tx_collide_8times" },
  320. { "tx_collide_9times" },
  321. { "tx_collide_10times" },
  322. { "tx_collide_11times" },
  323. { "tx_collide_12times" },
  324. { "tx_collide_13times" },
  325. { "tx_collide_14times" },
  326. { "tx_collide_15times" },
  327. { "tx_ucast_packets" },
  328. { "tx_mcast_packets" },
  329. { "tx_bcast_packets" },
  330. { "tx_carrier_sense_errors" },
  331. { "tx_discards" },
  332. { "tx_errors" },
  333. { "dma_writeq_full" },
  334. { "dma_write_prioq_full" },
  335. { "rxbds_empty" },
  336. { "rx_discards" },
  337. { "rx_errors" },
  338. { "rx_threshold_hit" },
  339. { "dma_readq_full" },
  340. { "dma_read_prioq_full" },
  341. { "tx_comp_queue_full" },
  342. { "ring_set_send_prod_index" },
  343. { "ring_status_update" },
  344. { "nic_irqs" },
  345. { "nic_avoided_irqs" },
  346. { "nic_tx_threshold_hit" },
  347. { "mbuf_lwm_thresh_hit" },
  348. };
  349. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  350. static const struct {
  351. const char string[ETH_GSTRING_LEN];
  352. } ethtool_test_keys[] = {
  353. { "nvram test (online) " },
  354. { "link test (online) " },
  355. { "register test (offline)" },
  356. { "memory test (offline)" },
  357. { "mac loopback test (offline)" },
  358. { "phy loopback test (offline)" },
  359. { "ext loopback test (offline)" },
  360. { "interrupt test (offline)" },
  361. };
  362. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  363. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  364. {
  365. writel(val, tp->regs + off);
  366. }
  367. static u32 tg3_read32(struct tg3 *tp, u32 off)
  368. {
  369. return readl(tp->regs + off);
  370. }
  371. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  372. {
  373. writel(val, tp->aperegs + off);
  374. }
  375. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  376. {
  377. return readl(tp->aperegs + off);
  378. }
  379. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  380. {
  381. unsigned long flags;
  382. spin_lock_irqsave(&tp->indirect_lock, flags);
  383. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  384. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  385. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  386. }
  387. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  388. {
  389. writel(val, tp->regs + off);
  390. readl(tp->regs + off);
  391. }
  392. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  393. {
  394. unsigned long flags;
  395. u32 val;
  396. spin_lock_irqsave(&tp->indirect_lock, flags);
  397. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  398. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  399. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  400. return val;
  401. }
  402. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  403. {
  404. unsigned long flags;
  405. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  406. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  407. TG3_64BIT_REG_LOW, val);
  408. return;
  409. }
  410. if (off == TG3_RX_STD_PROD_IDX_REG) {
  411. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  412. TG3_64BIT_REG_LOW, val);
  413. return;
  414. }
  415. spin_lock_irqsave(&tp->indirect_lock, flags);
  416. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  417. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  418. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  419. /* In indirect mode when disabling interrupts, we also need
  420. * to clear the interrupt bit in the GRC local ctrl register.
  421. */
  422. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  423. (val == 0x1)) {
  424. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  425. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  426. }
  427. }
  428. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  429. {
  430. unsigned long flags;
  431. u32 val;
  432. spin_lock_irqsave(&tp->indirect_lock, flags);
  433. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  434. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  435. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  436. return val;
  437. }
  438. /* usec_wait specifies the wait time in usec when writing to certain registers
  439. * where it is unsafe to read back the register without some delay.
  440. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  441. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  442. */
  443. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  444. {
  445. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  446. /* Non-posted methods */
  447. tp->write32(tp, off, val);
  448. else {
  449. /* Posted method */
  450. tg3_write32(tp, off, val);
  451. if (usec_wait)
  452. udelay(usec_wait);
  453. tp->read32(tp, off);
  454. }
  455. /* Wait again after the read for the posted method to guarantee that
  456. * the wait time is met.
  457. */
  458. if (usec_wait)
  459. udelay(usec_wait);
  460. }
  461. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  462. {
  463. tp->write32_mbox(tp, off, val);
  464. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  465. tp->read32_mbox(tp, off);
  466. }
  467. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  468. {
  469. void __iomem *mbox = tp->regs + off;
  470. writel(val, mbox);
  471. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  472. writel(val, mbox);
  473. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  474. readl(mbox);
  475. }
  476. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  477. {
  478. return readl(tp->regs + off + GRCMBOX_BASE);
  479. }
  480. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  481. {
  482. writel(val, tp->regs + off + GRCMBOX_BASE);
  483. }
  484. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  485. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  486. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  487. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  488. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  489. #define tw32(reg, val) tp->write32(tp, reg, val)
  490. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  491. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  492. #define tr32(reg) tp->read32(tp, reg)
  493. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  494. {
  495. unsigned long flags;
  496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  497. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  498. return;
  499. spin_lock_irqsave(&tp->indirect_lock, flags);
  500. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  501. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  502. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  503. /* Always leave this as zero. */
  504. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  505. } else {
  506. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  507. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  508. /* Always leave this as zero. */
  509. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  510. }
  511. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  512. }
  513. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  514. {
  515. unsigned long flags;
  516. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  517. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  518. *val = 0;
  519. return;
  520. }
  521. spin_lock_irqsave(&tp->indirect_lock, flags);
  522. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  523. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  524. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  525. /* Always leave this as zero. */
  526. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  527. } else {
  528. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  529. *val = tr32(TG3PCI_MEM_WIN_DATA);
  530. /* Always leave this as zero. */
  531. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  532. }
  533. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  534. }
  535. static void tg3_ape_lock_init(struct tg3 *tp)
  536. {
  537. int i;
  538. u32 regbase, bit;
  539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  540. regbase = TG3_APE_LOCK_GRANT;
  541. else
  542. regbase = TG3_APE_PER_LOCK_GRANT;
  543. /* Make sure the driver hasn't any stale locks. */
  544. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  545. switch (i) {
  546. case TG3_APE_LOCK_PHY0:
  547. case TG3_APE_LOCK_PHY1:
  548. case TG3_APE_LOCK_PHY2:
  549. case TG3_APE_LOCK_PHY3:
  550. bit = APE_LOCK_GRANT_DRIVER;
  551. break;
  552. default:
  553. if (!tp->pci_fn)
  554. bit = APE_LOCK_GRANT_DRIVER;
  555. else
  556. bit = 1 << tp->pci_fn;
  557. }
  558. tg3_ape_write32(tp, regbase + 4 * i, bit);
  559. }
  560. }
  561. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  562. {
  563. int i, off;
  564. int ret = 0;
  565. u32 status, req, gnt, bit;
  566. if (!tg3_flag(tp, ENABLE_APE))
  567. return 0;
  568. switch (locknum) {
  569. case TG3_APE_LOCK_GPIO:
  570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  571. return 0;
  572. case TG3_APE_LOCK_GRC:
  573. case TG3_APE_LOCK_MEM:
  574. if (!tp->pci_fn)
  575. bit = APE_LOCK_REQ_DRIVER;
  576. else
  577. bit = 1 << tp->pci_fn;
  578. break;
  579. default:
  580. return -EINVAL;
  581. }
  582. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  583. req = TG3_APE_LOCK_REQ;
  584. gnt = TG3_APE_LOCK_GRANT;
  585. } else {
  586. req = TG3_APE_PER_LOCK_REQ;
  587. gnt = TG3_APE_PER_LOCK_GRANT;
  588. }
  589. off = 4 * locknum;
  590. tg3_ape_write32(tp, req + off, bit);
  591. /* Wait for up to 1 millisecond to acquire lock. */
  592. for (i = 0; i < 100; i++) {
  593. status = tg3_ape_read32(tp, gnt + off);
  594. if (status == bit)
  595. break;
  596. udelay(10);
  597. }
  598. if (status != bit) {
  599. /* Revoke the lock request. */
  600. tg3_ape_write32(tp, gnt + off, bit);
  601. ret = -EBUSY;
  602. }
  603. return ret;
  604. }
  605. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  606. {
  607. u32 gnt, bit;
  608. if (!tg3_flag(tp, ENABLE_APE))
  609. return;
  610. switch (locknum) {
  611. case TG3_APE_LOCK_GPIO:
  612. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  613. return;
  614. case TG3_APE_LOCK_GRC:
  615. case TG3_APE_LOCK_MEM:
  616. if (!tp->pci_fn)
  617. bit = APE_LOCK_GRANT_DRIVER;
  618. else
  619. bit = 1 << tp->pci_fn;
  620. break;
  621. default:
  622. return;
  623. }
  624. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  625. gnt = TG3_APE_LOCK_GRANT;
  626. else
  627. gnt = TG3_APE_PER_LOCK_GRANT;
  628. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  629. }
  630. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  631. {
  632. int i;
  633. u32 apedata;
  634. /* NCSI does not support APE events */
  635. if (tg3_flag(tp, APE_HAS_NCSI))
  636. return;
  637. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  638. if (apedata != APE_SEG_SIG_MAGIC)
  639. return;
  640. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  641. if (!(apedata & APE_FW_STATUS_READY))
  642. return;
  643. /* Wait for up to 1 millisecond for APE to service previous event. */
  644. for (i = 0; i < 10; i++) {
  645. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  646. return;
  647. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  648. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  649. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  650. event | APE_EVENT_STATUS_EVENT_PENDING);
  651. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  652. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  653. break;
  654. udelay(100);
  655. }
  656. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  657. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  658. }
  659. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  660. {
  661. u32 event;
  662. u32 apedata;
  663. if (!tg3_flag(tp, ENABLE_APE))
  664. return;
  665. switch (kind) {
  666. case RESET_KIND_INIT:
  667. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  668. APE_HOST_SEG_SIG_MAGIC);
  669. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  670. APE_HOST_SEG_LEN_MAGIC);
  671. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  672. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  673. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  674. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  675. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  676. APE_HOST_BEHAV_NO_PHYLOCK);
  677. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  678. TG3_APE_HOST_DRVR_STATE_START);
  679. event = APE_EVENT_STATUS_STATE_START;
  680. break;
  681. case RESET_KIND_SHUTDOWN:
  682. /* With the interface we are currently using,
  683. * APE does not track driver state. Wiping
  684. * out the HOST SEGMENT SIGNATURE forces
  685. * the APE to assume OS absent status.
  686. */
  687. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  688. if (device_may_wakeup(&tp->pdev->dev) &&
  689. tg3_flag(tp, WOL_ENABLE)) {
  690. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  691. TG3_APE_HOST_WOL_SPEED_AUTO);
  692. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  693. } else
  694. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  695. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  696. event = APE_EVENT_STATUS_STATE_UNLOAD;
  697. break;
  698. case RESET_KIND_SUSPEND:
  699. event = APE_EVENT_STATUS_STATE_SUSPEND;
  700. break;
  701. default:
  702. return;
  703. }
  704. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  705. tg3_ape_send_event(tp, event);
  706. }
  707. static void tg3_disable_ints(struct tg3 *tp)
  708. {
  709. int i;
  710. tw32(TG3PCI_MISC_HOST_CTRL,
  711. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  712. for (i = 0; i < tp->irq_max; i++)
  713. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  714. }
  715. static void tg3_enable_ints(struct tg3 *tp)
  716. {
  717. int i;
  718. tp->irq_sync = 0;
  719. wmb();
  720. tw32(TG3PCI_MISC_HOST_CTRL,
  721. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  722. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  723. for (i = 0; i < tp->irq_cnt; i++) {
  724. struct tg3_napi *tnapi = &tp->napi[i];
  725. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  726. if (tg3_flag(tp, 1SHOT_MSI))
  727. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  728. tp->coal_now |= tnapi->coal_now;
  729. }
  730. /* Force an initial interrupt */
  731. if (!tg3_flag(tp, TAGGED_STATUS) &&
  732. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  733. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  734. else
  735. tw32(HOSTCC_MODE, tp->coal_now);
  736. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  737. }
  738. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  739. {
  740. struct tg3 *tp = tnapi->tp;
  741. struct tg3_hw_status *sblk = tnapi->hw_status;
  742. unsigned int work_exists = 0;
  743. /* check for phy events */
  744. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  745. if (sblk->status & SD_STATUS_LINK_CHG)
  746. work_exists = 1;
  747. }
  748. /* check for RX/TX work to do */
  749. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  750. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  751. work_exists = 1;
  752. return work_exists;
  753. }
  754. /* tg3_int_reenable
  755. * similar to tg3_enable_ints, but it accurately determines whether there
  756. * is new work pending and can return without flushing the PIO write
  757. * which reenables interrupts
  758. */
  759. static void tg3_int_reenable(struct tg3_napi *tnapi)
  760. {
  761. struct tg3 *tp = tnapi->tp;
  762. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  763. mmiowb();
  764. /* When doing tagged status, this work check is unnecessary.
  765. * The last_tag we write above tells the chip which piece of
  766. * work we've completed.
  767. */
  768. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  769. tw32(HOSTCC_MODE, tp->coalesce_mode |
  770. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  771. }
  772. static void tg3_switch_clocks(struct tg3 *tp)
  773. {
  774. u32 clock_ctrl;
  775. u32 orig_clock_ctrl;
  776. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  777. return;
  778. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  779. orig_clock_ctrl = clock_ctrl;
  780. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  781. CLOCK_CTRL_CLKRUN_OENABLE |
  782. 0x1f);
  783. tp->pci_clock_ctrl = clock_ctrl;
  784. if (tg3_flag(tp, 5705_PLUS)) {
  785. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  786. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  787. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  788. }
  789. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  790. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  791. clock_ctrl |
  792. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  793. 40);
  794. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  795. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  796. 40);
  797. }
  798. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  799. }
  800. #define PHY_BUSY_LOOPS 5000
  801. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  802. {
  803. u32 frame_val;
  804. unsigned int loops;
  805. int ret;
  806. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  807. tw32_f(MAC_MI_MODE,
  808. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  809. udelay(80);
  810. }
  811. *val = 0x0;
  812. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  813. MI_COM_PHY_ADDR_MASK);
  814. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  815. MI_COM_REG_ADDR_MASK);
  816. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  817. tw32_f(MAC_MI_COM, frame_val);
  818. loops = PHY_BUSY_LOOPS;
  819. while (loops != 0) {
  820. udelay(10);
  821. frame_val = tr32(MAC_MI_COM);
  822. if ((frame_val & MI_COM_BUSY) == 0) {
  823. udelay(5);
  824. frame_val = tr32(MAC_MI_COM);
  825. break;
  826. }
  827. loops -= 1;
  828. }
  829. ret = -EBUSY;
  830. if (loops != 0) {
  831. *val = frame_val & MI_COM_DATA_MASK;
  832. ret = 0;
  833. }
  834. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  835. tw32_f(MAC_MI_MODE, tp->mi_mode);
  836. udelay(80);
  837. }
  838. return ret;
  839. }
  840. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  841. {
  842. u32 frame_val;
  843. unsigned int loops;
  844. int ret;
  845. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  846. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  847. return 0;
  848. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  849. tw32_f(MAC_MI_MODE,
  850. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  851. udelay(80);
  852. }
  853. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  854. MI_COM_PHY_ADDR_MASK);
  855. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  856. MI_COM_REG_ADDR_MASK);
  857. frame_val |= (val & MI_COM_DATA_MASK);
  858. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  859. tw32_f(MAC_MI_COM, frame_val);
  860. loops = PHY_BUSY_LOOPS;
  861. while (loops != 0) {
  862. udelay(10);
  863. frame_val = tr32(MAC_MI_COM);
  864. if ((frame_val & MI_COM_BUSY) == 0) {
  865. udelay(5);
  866. frame_val = tr32(MAC_MI_COM);
  867. break;
  868. }
  869. loops -= 1;
  870. }
  871. ret = -EBUSY;
  872. if (loops != 0)
  873. ret = 0;
  874. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  875. tw32_f(MAC_MI_MODE, tp->mi_mode);
  876. udelay(80);
  877. }
  878. return ret;
  879. }
  880. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  881. {
  882. int err;
  883. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  884. if (err)
  885. goto done;
  886. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  887. if (err)
  888. goto done;
  889. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  890. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  891. if (err)
  892. goto done;
  893. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  894. done:
  895. return err;
  896. }
  897. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  898. {
  899. int err;
  900. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  901. if (err)
  902. goto done;
  903. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  904. if (err)
  905. goto done;
  906. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  907. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  908. if (err)
  909. goto done;
  910. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  911. done:
  912. return err;
  913. }
  914. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  915. {
  916. int err;
  917. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  918. if (!err)
  919. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  920. return err;
  921. }
  922. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  923. {
  924. int err;
  925. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  926. if (!err)
  927. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  928. return err;
  929. }
  930. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  931. {
  932. int err;
  933. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  934. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  935. MII_TG3_AUXCTL_SHDWSEL_MISC);
  936. if (!err)
  937. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  938. return err;
  939. }
  940. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  941. {
  942. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  943. set |= MII_TG3_AUXCTL_MISC_WREN;
  944. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  945. }
  946. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  947. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  948. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  949. MII_TG3_AUXCTL_ACTL_TX_6DB)
  950. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  951. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  952. MII_TG3_AUXCTL_ACTL_TX_6DB);
  953. static int tg3_bmcr_reset(struct tg3 *tp)
  954. {
  955. u32 phy_control;
  956. int limit, err;
  957. /* OK, reset it, and poll the BMCR_RESET bit until it
  958. * clears or we time out.
  959. */
  960. phy_control = BMCR_RESET;
  961. err = tg3_writephy(tp, MII_BMCR, phy_control);
  962. if (err != 0)
  963. return -EBUSY;
  964. limit = 5000;
  965. while (limit--) {
  966. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  967. if (err != 0)
  968. return -EBUSY;
  969. if ((phy_control & BMCR_RESET) == 0) {
  970. udelay(40);
  971. break;
  972. }
  973. udelay(10);
  974. }
  975. if (limit < 0)
  976. return -EBUSY;
  977. return 0;
  978. }
  979. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  980. {
  981. struct tg3 *tp = bp->priv;
  982. u32 val;
  983. spin_lock_bh(&tp->lock);
  984. if (tg3_readphy(tp, reg, &val))
  985. val = -EIO;
  986. spin_unlock_bh(&tp->lock);
  987. return val;
  988. }
  989. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  990. {
  991. struct tg3 *tp = bp->priv;
  992. u32 ret = 0;
  993. spin_lock_bh(&tp->lock);
  994. if (tg3_writephy(tp, reg, val))
  995. ret = -EIO;
  996. spin_unlock_bh(&tp->lock);
  997. return ret;
  998. }
  999. static int tg3_mdio_reset(struct mii_bus *bp)
  1000. {
  1001. return 0;
  1002. }
  1003. static void tg3_mdio_config_5785(struct tg3 *tp)
  1004. {
  1005. u32 val;
  1006. struct phy_device *phydev;
  1007. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1008. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1009. case PHY_ID_BCM50610:
  1010. case PHY_ID_BCM50610M:
  1011. val = MAC_PHYCFG2_50610_LED_MODES;
  1012. break;
  1013. case PHY_ID_BCMAC131:
  1014. val = MAC_PHYCFG2_AC131_LED_MODES;
  1015. break;
  1016. case PHY_ID_RTL8211C:
  1017. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1018. break;
  1019. case PHY_ID_RTL8201E:
  1020. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1021. break;
  1022. default:
  1023. return;
  1024. }
  1025. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1026. tw32(MAC_PHYCFG2, val);
  1027. val = tr32(MAC_PHYCFG1);
  1028. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1029. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1030. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1031. tw32(MAC_PHYCFG1, val);
  1032. return;
  1033. }
  1034. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1035. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1036. MAC_PHYCFG2_FMODE_MASK_MASK |
  1037. MAC_PHYCFG2_GMODE_MASK_MASK |
  1038. MAC_PHYCFG2_ACT_MASK_MASK |
  1039. MAC_PHYCFG2_QUAL_MASK_MASK |
  1040. MAC_PHYCFG2_INBAND_ENABLE;
  1041. tw32(MAC_PHYCFG2, val);
  1042. val = tr32(MAC_PHYCFG1);
  1043. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1044. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1045. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1046. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1047. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1048. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1049. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1050. }
  1051. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1052. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1053. tw32(MAC_PHYCFG1, val);
  1054. val = tr32(MAC_EXT_RGMII_MODE);
  1055. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1056. MAC_RGMII_MODE_RX_QUALITY |
  1057. MAC_RGMII_MODE_RX_ACTIVITY |
  1058. MAC_RGMII_MODE_RX_ENG_DET |
  1059. MAC_RGMII_MODE_TX_ENABLE |
  1060. MAC_RGMII_MODE_TX_LOWPWR |
  1061. MAC_RGMII_MODE_TX_RESET);
  1062. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1063. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1064. val |= MAC_RGMII_MODE_RX_INT_B |
  1065. MAC_RGMII_MODE_RX_QUALITY |
  1066. MAC_RGMII_MODE_RX_ACTIVITY |
  1067. MAC_RGMII_MODE_RX_ENG_DET;
  1068. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1069. val |= MAC_RGMII_MODE_TX_ENABLE |
  1070. MAC_RGMII_MODE_TX_LOWPWR |
  1071. MAC_RGMII_MODE_TX_RESET;
  1072. }
  1073. tw32(MAC_EXT_RGMII_MODE, val);
  1074. }
  1075. static void tg3_mdio_start(struct tg3 *tp)
  1076. {
  1077. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1078. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1079. udelay(80);
  1080. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1081. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1082. tg3_mdio_config_5785(tp);
  1083. }
  1084. static int tg3_mdio_init(struct tg3 *tp)
  1085. {
  1086. int i;
  1087. u32 reg;
  1088. struct phy_device *phydev;
  1089. if (tg3_flag(tp, 5717_PLUS)) {
  1090. u32 is_serdes;
  1091. tp->phy_addr = tp->pci_fn + 1;
  1092. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1093. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1094. else
  1095. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1096. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1097. if (is_serdes)
  1098. tp->phy_addr += 7;
  1099. } else
  1100. tp->phy_addr = TG3_PHY_MII_ADDR;
  1101. tg3_mdio_start(tp);
  1102. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1103. return 0;
  1104. tp->mdio_bus = mdiobus_alloc();
  1105. if (tp->mdio_bus == NULL)
  1106. return -ENOMEM;
  1107. tp->mdio_bus->name = "tg3 mdio bus";
  1108. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1109. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1110. tp->mdio_bus->priv = tp;
  1111. tp->mdio_bus->parent = &tp->pdev->dev;
  1112. tp->mdio_bus->read = &tg3_mdio_read;
  1113. tp->mdio_bus->write = &tg3_mdio_write;
  1114. tp->mdio_bus->reset = &tg3_mdio_reset;
  1115. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1116. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1117. for (i = 0; i < PHY_MAX_ADDR; i++)
  1118. tp->mdio_bus->irq[i] = PHY_POLL;
  1119. /* The bus registration will look for all the PHYs on the mdio bus.
  1120. * Unfortunately, it does not ensure the PHY is powered up before
  1121. * accessing the PHY ID registers. A chip reset is the
  1122. * quickest way to bring the device back to an operational state..
  1123. */
  1124. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1125. tg3_bmcr_reset(tp);
  1126. i = mdiobus_register(tp->mdio_bus);
  1127. if (i) {
  1128. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1129. mdiobus_free(tp->mdio_bus);
  1130. return i;
  1131. }
  1132. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1133. if (!phydev || !phydev->drv) {
  1134. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1135. mdiobus_unregister(tp->mdio_bus);
  1136. mdiobus_free(tp->mdio_bus);
  1137. return -ENODEV;
  1138. }
  1139. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1140. case PHY_ID_BCM57780:
  1141. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1142. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1143. break;
  1144. case PHY_ID_BCM50610:
  1145. case PHY_ID_BCM50610M:
  1146. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1147. PHY_BRCM_RX_REFCLK_UNUSED |
  1148. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1149. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1150. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1151. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1152. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1153. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1154. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1155. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1156. /* fallthru */
  1157. case PHY_ID_RTL8211C:
  1158. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1159. break;
  1160. case PHY_ID_RTL8201E:
  1161. case PHY_ID_BCMAC131:
  1162. phydev->interface = PHY_INTERFACE_MODE_MII;
  1163. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1164. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1165. break;
  1166. }
  1167. tg3_flag_set(tp, MDIOBUS_INITED);
  1168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1169. tg3_mdio_config_5785(tp);
  1170. return 0;
  1171. }
  1172. static void tg3_mdio_fini(struct tg3 *tp)
  1173. {
  1174. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1175. tg3_flag_clear(tp, MDIOBUS_INITED);
  1176. mdiobus_unregister(tp->mdio_bus);
  1177. mdiobus_free(tp->mdio_bus);
  1178. }
  1179. }
  1180. /* tp->lock is held. */
  1181. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1182. {
  1183. u32 val;
  1184. val = tr32(GRC_RX_CPU_EVENT);
  1185. val |= GRC_RX_CPU_DRIVER_EVENT;
  1186. tw32_f(GRC_RX_CPU_EVENT, val);
  1187. tp->last_event_jiffies = jiffies;
  1188. }
  1189. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1190. /* tp->lock is held. */
  1191. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1192. {
  1193. int i;
  1194. unsigned int delay_cnt;
  1195. long time_remain;
  1196. /* If enough time has passed, no wait is necessary. */
  1197. time_remain = (long)(tp->last_event_jiffies + 1 +
  1198. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1199. (long)jiffies;
  1200. if (time_remain < 0)
  1201. return;
  1202. /* Check if we can shorten the wait time. */
  1203. delay_cnt = jiffies_to_usecs(time_remain);
  1204. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1205. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1206. delay_cnt = (delay_cnt >> 3) + 1;
  1207. for (i = 0; i < delay_cnt; i++) {
  1208. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1209. break;
  1210. udelay(8);
  1211. }
  1212. }
  1213. /* tp->lock is held. */
  1214. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1215. {
  1216. u32 reg, val;
  1217. val = 0;
  1218. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1219. val = reg << 16;
  1220. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1221. val |= (reg & 0xffff);
  1222. *data++ = val;
  1223. val = 0;
  1224. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1225. val = reg << 16;
  1226. if (!tg3_readphy(tp, MII_LPA, &reg))
  1227. val |= (reg & 0xffff);
  1228. *data++ = val;
  1229. val = 0;
  1230. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1231. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1232. val = reg << 16;
  1233. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1234. val |= (reg & 0xffff);
  1235. }
  1236. *data++ = val;
  1237. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1238. val = reg << 16;
  1239. else
  1240. val = 0;
  1241. *data++ = val;
  1242. }
  1243. /* tp->lock is held. */
  1244. static void tg3_ump_link_report(struct tg3 *tp)
  1245. {
  1246. u32 data[4];
  1247. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1248. return;
  1249. tg3_phy_gather_ump_data(tp, data);
  1250. tg3_wait_for_event_ack(tp);
  1251. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1252. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1253. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1254. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1255. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1256. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1257. tg3_generate_fw_event(tp);
  1258. }
  1259. /* tp->lock is held. */
  1260. static void tg3_stop_fw(struct tg3 *tp)
  1261. {
  1262. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1263. /* Wait for RX cpu to ACK the previous event. */
  1264. tg3_wait_for_event_ack(tp);
  1265. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1266. tg3_generate_fw_event(tp);
  1267. /* Wait for RX cpu to ACK this event. */
  1268. tg3_wait_for_event_ack(tp);
  1269. }
  1270. }
  1271. /* tp->lock is held. */
  1272. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1273. {
  1274. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1275. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1276. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1277. switch (kind) {
  1278. case RESET_KIND_INIT:
  1279. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1280. DRV_STATE_START);
  1281. break;
  1282. case RESET_KIND_SHUTDOWN:
  1283. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1284. DRV_STATE_UNLOAD);
  1285. break;
  1286. case RESET_KIND_SUSPEND:
  1287. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1288. DRV_STATE_SUSPEND);
  1289. break;
  1290. default:
  1291. break;
  1292. }
  1293. }
  1294. if (kind == RESET_KIND_INIT ||
  1295. kind == RESET_KIND_SUSPEND)
  1296. tg3_ape_driver_state_change(tp, kind);
  1297. }
  1298. /* tp->lock is held. */
  1299. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1300. {
  1301. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1302. switch (kind) {
  1303. case RESET_KIND_INIT:
  1304. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1305. DRV_STATE_START_DONE);
  1306. break;
  1307. case RESET_KIND_SHUTDOWN:
  1308. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1309. DRV_STATE_UNLOAD_DONE);
  1310. break;
  1311. default:
  1312. break;
  1313. }
  1314. }
  1315. if (kind == RESET_KIND_SHUTDOWN)
  1316. tg3_ape_driver_state_change(tp, kind);
  1317. }
  1318. /* tp->lock is held. */
  1319. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1320. {
  1321. if (tg3_flag(tp, ENABLE_ASF)) {
  1322. switch (kind) {
  1323. case RESET_KIND_INIT:
  1324. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1325. DRV_STATE_START);
  1326. break;
  1327. case RESET_KIND_SHUTDOWN:
  1328. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1329. DRV_STATE_UNLOAD);
  1330. break;
  1331. case RESET_KIND_SUSPEND:
  1332. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1333. DRV_STATE_SUSPEND);
  1334. break;
  1335. default:
  1336. break;
  1337. }
  1338. }
  1339. }
  1340. static int tg3_poll_fw(struct tg3 *tp)
  1341. {
  1342. int i;
  1343. u32 val;
  1344. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1345. /* Wait up to 20ms for init done. */
  1346. for (i = 0; i < 200; i++) {
  1347. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1348. return 0;
  1349. udelay(100);
  1350. }
  1351. return -ENODEV;
  1352. }
  1353. /* Wait for firmware initialization to complete. */
  1354. for (i = 0; i < 100000; i++) {
  1355. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1356. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1357. break;
  1358. udelay(10);
  1359. }
  1360. /* Chip might not be fitted with firmware. Some Sun onboard
  1361. * parts are configured like that. So don't signal the timeout
  1362. * of the above loop as an error, but do report the lack of
  1363. * running firmware once.
  1364. */
  1365. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1366. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1367. netdev_info(tp->dev, "No firmware running\n");
  1368. }
  1369. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1370. /* The 57765 A0 needs a little more
  1371. * time to do some important work.
  1372. */
  1373. mdelay(10);
  1374. }
  1375. return 0;
  1376. }
  1377. static void tg3_link_report(struct tg3 *tp)
  1378. {
  1379. if (!netif_carrier_ok(tp->dev)) {
  1380. netif_info(tp, link, tp->dev, "Link is down\n");
  1381. tg3_ump_link_report(tp);
  1382. } else if (netif_msg_link(tp)) {
  1383. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1384. (tp->link_config.active_speed == SPEED_1000 ?
  1385. 1000 :
  1386. (tp->link_config.active_speed == SPEED_100 ?
  1387. 100 : 10)),
  1388. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1389. "full" : "half"));
  1390. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1391. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1392. "on" : "off",
  1393. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1394. "on" : "off");
  1395. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1396. netdev_info(tp->dev, "EEE is %s\n",
  1397. tp->setlpicnt ? "enabled" : "disabled");
  1398. tg3_ump_link_report(tp);
  1399. }
  1400. }
  1401. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1402. {
  1403. u16 miireg;
  1404. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1405. miireg = ADVERTISE_1000XPAUSE;
  1406. else if (flow_ctrl & FLOW_CTRL_TX)
  1407. miireg = ADVERTISE_1000XPSE_ASYM;
  1408. else if (flow_ctrl & FLOW_CTRL_RX)
  1409. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1410. else
  1411. miireg = 0;
  1412. return miireg;
  1413. }
  1414. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1415. {
  1416. u8 cap = 0;
  1417. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1418. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1419. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1420. if (lcladv & ADVERTISE_1000XPAUSE)
  1421. cap = FLOW_CTRL_RX;
  1422. if (rmtadv & ADVERTISE_1000XPAUSE)
  1423. cap = FLOW_CTRL_TX;
  1424. }
  1425. return cap;
  1426. }
  1427. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1428. {
  1429. u8 autoneg;
  1430. u8 flowctrl = 0;
  1431. u32 old_rx_mode = tp->rx_mode;
  1432. u32 old_tx_mode = tp->tx_mode;
  1433. if (tg3_flag(tp, USE_PHYLIB))
  1434. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1435. else
  1436. autoneg = tp->link_config.autoneg;
  1437. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1438. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1439. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1440. else
  1441. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1442. } else
  1443. flowctrl = tp->link_config.flowctrl;
  1444. tp->link_config.active_flowctrl = flowctrl;
  1445. if (flowctrl & FLOW_CTRL_RX)
  1446. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1447. else
  1448. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1449. if (old_rx_mode != tp->rx_mode)
  1450. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1451. if (flowctrl & FLOW_CTRL_TX)
  1452. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1453. else
  1454. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1455. if (old_tx_mode != tp->tx_mode)
  1456. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1457. }
  1458. static void tg3_adjust_link(struct net_device *dev)
  1459. {
  1460. u8 oldflowctrl, linkmesg = 0;
  1461. u32 mac_mode, lcl_adv, rmt_adv;
  1462. struct tg3 *tp = netdev_priv(dev);
  1463. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1464. spin_lock_bh(&tp->lock);
  1465. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1466. MAC_MODE_HALF_DUPLEX);
  1467. oldflowctrl = tp->link_config.active_flowctrl;
  1468. if (phydev->link) {
  1469. lcl_adv = 0;
  1470. rmt_adv = 0;
  1471. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1472. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1473. else if (phydev->speed == SPEED_1000 ||
  1474. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1475. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1476. else
  1477. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1478. if (phydev->duplex == DUPLEX_HALF)
  1479. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1480. else {
  1481. lcl_adv = mii_advertise_flowctrl(
  1482. tp->link_config.flowctrl);
  1483. if (phydev->pause)
  1484. rmt_adv = LPA_PAUSE_CAP;
  1485. if (phydev->asym_pause)
  1486. rmt_adv |= LPA_PAUSE_ASYM;
  1487. }
  1488. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1489. } else
  1490. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1491. if (mac_mode != tp->mac_mode) {
  1492. tp->mac_mode = mac_mode;
  1493. tw32_f(MAC_MODE, tp->mac_mode);
  1494. udelay(40);
  1495. }
  1496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1497. if (phydev->speed == SPEED_10)
  1498. tw32(MAC_MI_STAT,
  1499. MAC_MI_STAT_10MBPS_MODE |
  1500. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1501. else
  1502. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1503. }
  1504. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1505. tw32(MAC_TX_LENGTHS,
  1506. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1507. (6 << TX_LENGTHS_IPG_SHIFT) |
  1508. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1509. else
  1510. tw32(MAC_TX_LENGTHS,
  1511. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1512. (6 << TX_LENGTHS_IPG_SHIFT) |
  1513. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1514. if (phydev->link != tp->old_link ||
  1515. phydev->speed != tp->link_config.active_speed ||
  1516. phydev->duplex != tp->link_config.active_duplex ||
  1517. oldflowctrl != tp->link_config.active_flowctrl)
  1518. linkmesg = 1;
  1519. tp->old_link = phydev->link;
  1520. tp->link_config.active_speed = phydev->speed;
  1521. tp->link_config.active_duplex = phydev->duplex;
  1522. spin_unlock_bh(&tp->lock);
  1523. if (linkmesg)
  1524. tg3_link_report(tp);
  1525. }
  1526. static int tg3_phy_init(struct tg3 *tp)
  1527. {
  1528. struct phy_device *phydev;
  1529. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1530. return 0;
  1531. /* Bring the PHY back to a known state. */
  1532. tg3_bmcr_reset(tp);
  1533. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1534. /* Attach the MAC to the PHY. */
  1535. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1536. phydev->dev_flags, phydev->interface);
  1537. if (IS_ERR(phydev)) {
  1538. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1539. return PTR_ERR(phydev);
  1540. }
  1541. /* Mask with MAC supported features. */
  1542. switch (phydev->interface) {
  1543. case PHY_INTERFACE_MODE_GMII:
  1544. case PHY_INTERFACE_MODE_RGMII:
  1545. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1546. phydev->supported &= (PHY_GBIT_FEATURES |
  1547. SUPPORTED_Pause |
  1548. SUPPORTED_Asym_Pause);
  1549. break;
  1550. }
  1551. /* fallthru */
  1552. case PHY_INTERFACE_MODE_MII:
  1553. phydev->supported &= (PHY_BASIC_FEATURES |
  1554. SUPPORTED_Pause |
  1555. SUPPORTED_Asym_Pause);
  1556. break;
  1557. default:
  1558. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1559. return -EINVAL;
  1560. }
  1561. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1562. phydev->advertising = phydev->supported;
  1563. return 0;
  1564. }
  1565. static void tg3_phy_start(struct tg3 *tp)
  1566. {
  1567. struct phy_device *phydev;
  1568. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1569. return;
  1570. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1571. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1572. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1573. phydev->speed = tp->link_config.speed;
  1574. phydev->duplex = tp->link_config.duplex;
  1575. phydev->autoneg = tp->link_config.autoneg;
  1576. phydev->advertising = tp->link_config.advertising;
  1577. }
  1578. phy_start(phydev);
  1579. phy_start_aneg(phydev);
  1580. }
  1581. static void tg3_phy_stop(struct tg3 *tp)
  1582. {
  1583. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1584. return;
  1585. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1586. }
  1587. static void tg3_phy_fini(struct tg3 *tp)
  1588. {
  1589. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1590. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1591. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1592. }
  1593. }
  1594. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1595. {
  1596. int err;
  1597. u32 val;
  1598. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1599. return 0;
  1600. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1601. /* Cannot do read-modify-write on 5401 */
  1602. err = tg3_phy_auxctl_write(tp,
  1603. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1604. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1605. 0x4c20);
  1606. goto done;
  1607. }
  1608. err = tg3_phy_auxctl_read(tp,
  1609. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1610. if (err)
  1611. return err;
  1612. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1613. err = tg3_phy_auxctl_write(tp,
  1614. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1615. done:
  1616. return err;
  1617. }
  1618. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1619. {
  1620. u32 phytest;
  1621. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1622. u32 phy;
  1623. tg3_writephy(tp, MII_TG3_FET_TEST,
  1624. phytest | MII_TG3_FET_SHADOW_EN);
  1625. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1626. if (enable)
  1627. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1628. else
  1629. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1630. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1631. }
  1632. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1633. }
  1634. }
  1635. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1636. {
  1637. u32 reg;
  1638. if (!tg3_flag(tp, 5705_PLUS) ||
  1639. (tg3_flag(tp, 5717_PLUS) &&
  1640. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1641. return;
  1642. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1643. tg3_phy_fet_toggle_apd(tp, enable);
  1644. return;
  1645. }
  1646. reg = MII_TG3_MISC_SHDW_WREN |
  1647. MII_TG3_MISC_SHDW_SCR5_SEL |
  1648. MII_TG3_MISC_SHDW_SCR5_LPED |
  1649. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1650. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1651. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1652. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1653. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1654. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1655. reg = MII_TG3_MISC_SHDW_WREN |
  1656. MII_TG3_MISC_SHDW_APD_SEL |
  1657. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1658. if (enable)
  1659. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1660. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1661. }
  1662. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1663. {
  1664. u32 phy;
  1665. if (!tg3_flag(tp, 5705_PLUS) ||
  1666. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1667. return;
  1668. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1669. u32 ephy;
  1670. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1671. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1672. tg3_writephy(tp, MII_TG3_FET_TEST,
  1673. ephy | MII_TG3_FET_SHADOW_EN);
  1674. if (!tg3_readphy(tp, reg, &phy)) {
  1675. if (enable)
  1676. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1677. else
  1678. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1679. tg3_writephy(tp, reg, phy);
  1680. }
  1681. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1682. }
  1683. } else {
  1684. int ret;
  1685. ret = tg3_phy_auxctl_read(tp,
  1686. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1687. if (!ret) {
  1688. if (enable)
  1689. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1690. else
  1691. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1692. tg3_phy_auxctl_write(tp,
  1693. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1694. }
  1695. }
  1696. }
  1697. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1698. {
  1699. int ret;
  1700. u32 val;
  1701. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1702. return;
  1703. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1704. if (!ret)
  1705. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1706. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1707. }
  1708. static void tg3_phy_apply_otp(struct tg3 *tp)
  1709. {
  1710. u32 otp, phy;
  1711. if (!tp->phy_otp)
  1712. return;
  1713. otp = tp->phy_otp;
  1714. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1715. return;
  1716. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1717. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1718. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1719. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1720. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1721. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1722. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1723. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1724. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1725. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1726. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1727. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1728. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1729. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1730. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1731. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1732. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1733. }
  1734. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1735. {
  1736. u32 val;
  1737. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1738. return;
  1739. tp->setlpicnt = 0;
  1740. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1741. current_link_up == 1 &&
  1742. tp->link_config.active_duplex == DUPLEX_FULL &&
  1743. (tp->link_config.active_speed == SPEED_100 ||
  1744. tp->link_config.active_speed == SPEED_1000)) {
  1745. u32 eeectl;
  1746. if (tp->link_config.active_speed == SPEED_1000)
  1747. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1748. else
  1749. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1750. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1751. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1752. TG3_CL45_D7_EEERES_STAT, &val);
  1753. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1754. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1755. tp->setlpicnt = 2;
  1756. }
  1757. if (!tp->setlpicnt) {
  1758. if (current_link_up == 1 &&
  1759. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1760. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1761. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1762. }
  1763. val = tr32(TG3_CPMU_EEE_MODE);
  1764. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1765. }
  1766. }
  1767. static void tg3_phy_eee_enable(struct tg3 *tp)
  1768. {
  1769. u32 val;
  1770. if (tp->link_config.active_speed == SPEED_1000 &&
  1771. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1772. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1773. tg3_flag(tp, 57765_CLASS)) &&
  1774. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1775. val = MII_TG3_DSP_TAP26_ALNOKO |
  1776. MII_TG3_DSP_TAP26_RMRXSTO;
  1777. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1778. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1779. }
  1780. val = tr32(TG3_CPMU_EEE_MODE);
  1781. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1782. }
  1783. static int tg3_wait_macro_done(struct tg3 *tp)
  1784. {
  1785. int limit = 100;
  1786. while (limit--) {
  1787. u32 tmp32;
  1788. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1789. if ((tmp32 & 0x1000) == 0)
  1790. break;
  1791. }
  1792. }
  1793. if (limit < 0)
  1794. return -EBUSY;
  1795. return 0;
  1796. }
  1797. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1798. {
  1799. static const u32 test_pat[4][6] = {
  1800. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1801. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1802. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1803. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1804. };
  1805. int chan;
  1806. for (chan = 0; chan < 4; chan++) {
  1807. int i;
  1808. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1809. (chan * 0x2000) | 0x0200);
  1810. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1811. for (i = 0; i < 6; i++)
  1812. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1813. test_pat[chan][i]);
  1814. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1815. if (tg3_wait_macro_done(tp)) {
  1816. *resetp = 1;
  1817. return -EBUSY;
  1818. }
  1819. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1820. (chan * 0x2000) | 0x0200);
  1821. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1822. if (tg3_wait_macro_done(tp)) {
  1823. *resetp = 1;
  1824. return -EBUSY;
  1825. }
  1826. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1827. if (tg3_wait_macro_done(tp)) {
  1828. *resetp = 1;
  1829. return -EBUSY;
  1830. }
  1831. for (i = 0; i < 6; i += 2) {
  1832. u32 low, high;
  1833. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1834. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1835. tg3_wait_macro_done(tp)) {
  1836. *resetp = 1;
  1837. return -EBUSY;
  1838. }
  1839. low &= 0x7fff;
  1840. high &= 0x000f;
  1841. if (low != test_pat[chan][i] ||
  1842. high != test_pat[chan][i+1]) {
  1843. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1844. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1845. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1846. return -EBUSY;
  1847. }
  1848. }
  1849. }
  1850. return 0;
  1851. }
  1852. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1853. {
  1854. int chan;
  1855. for (chan = 0; chan < 4; chan++) {
  1856. int i;
  1857. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1858. (chan * 0x2000) | 0x0200);
  1859. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1860. for (i = 0; i < 6; i++)
  1861. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1862. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1863. if (tg3_wait_macro_done(tp))
  1864. return -EBUSY;
  1865. }
  1866. return 0;
  1867. }
  1868. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1869. {
  1870. u32 reg32, phy9_orig;
  1871. int retries, do_phy_reset, err;
  1872. retries = 10;
  1873. do_phy_reset = 1;
  1874. do {
  1875. if (do_phy_reset) {
  1876. err = tg3_bmcr_reset(tp);
  1877. if (err)
  1878. return err;
  1879. do_phy_reset = 0;
  1880. }
  1881. /* Disable transmitter and interrupt. */
  1882. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1883. continue;
  1884. reg32 |= 0x3000;
  1885. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1886. /* Set full-duplex, 1000 mbps. */
  1887. tg3_writephy(tp, MII_BMCR,
  1888. BMCR_FULLDPLX | BMCR_SPEED1000);
  1889. /* Set to master mode. */
  1890. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1891. continue;
  1892. tg3_writephy(tp, MII_CTRL1000,
  1893. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1894. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1895. if (err)
  1896. return err;
  1897. /* Block the PHY control access. */
  1898. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1899. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1900. if (!err)
  1901. break;
  1902. } while (--retries);
  1903. err = tg3_phy_reset_chanpat(tp);
  1904. if (err)
  1905. return err;
  1906. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1907. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1908. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1909. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1910. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1911. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1912. reg32 &= ~0x3000;
  1913. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1914. } else if (!err)
  1915. err = -EBUSY;
  1916. return err;
  1917. }
  1918. /* This will reset the tigon3 PHY if there is no valid
  1919. * link unless the FORCE argument is non-zero.
  1920. */
  1921. static int tg3_phy_reset(struct tg3 *tp)
  1922. {
  1923. u32 val, cpmuctrl;
  1924. int err;
  1925. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1926. val = tr32(GRC_MISC_CFG);
  1927. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1928. udelay(40);
  1929. }
  1930. err = tg3_readphy(tp, MII_BMSR, &val);
  1931. err |= tg3_readphy(tp, MII_BMSR, &val);
  1932. if (err != 0)
  1933. return -EBUSY;
  1934. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1935. netif_carrier_off(tp->dev);
  1936. tg3_link_report(tp);
  1937. }
  1938. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1939. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1940. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1941. err = tg3_phy_reset_5703_4_5(tp);
  1942. if (err)
  1943. return err;
  1944. goto out;
  1945. }
  1946. cpmuctrl = 0;
  1947. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1948. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1949. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1950. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1951. tw32(TG3_CPMU_CTRL,
  1952. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1953. }
  1954. err = tg3_bmcr_reset(tp);
  1955. if (err)
  1956. return err;
  1957. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1958. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1959. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1960. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1961. }
  1962. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1963. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1964. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1965. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1966. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1967. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1968. udelay(40);
  1969. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1970. }
  1971. }
  1972. if (tg3_flag(tp, 5717_PLUS) &&
  1973. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1974. return 0;
  1975. tg3_phy_apply_otp(tp);
  1976. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1977. tg3_phy_toggle_apd(tp, true);
  1978. else
  1979. tg3_phy_toggle_apd(tp, false);
  1980. out:
  1981. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1982. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1983. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1984. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1985. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1986. }
  1987. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1988. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1989. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1990. }
  1991. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1992. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1993. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1994. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1995. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1996. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1997. }
  1998. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1999. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2000. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2001. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2002. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2003. tg3_writephy(tp, MII_TG3_TEST1,
  2004. MII_TG3_TEST1_TRIM_EN | 0x4);
  2005. } else
  2006. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2007. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2008. }
  2009. }
  2010. /* Set Extended packet length bit (bit 14) on all chips that */
  2011. /* support jumbo frames */
  2012. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2013. /* Cannot do read-modify-write on 5401 */
  2014. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2015. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2016. /* Set bit 14 with read-modify-write to preserve other bits */
  2017. err = tg3_phy_auxctl_read(tp,
  2018. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2019. if (!err)
  2020. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2021. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2022. }
  2023. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2024. * jumbo frames transmission.
  2025. */
  2026. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2027. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2028. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2029. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2030. }
  2031. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2032. /* adjust output voltage */
  2033. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2034. }
  2035. tg3_phy_toggle_automdix(tp, 1);
  2036. tg3_phy_set_wirespeed(tp);
  2037. return 0;
  2038. }
  2039. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2040. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2041. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2042. TG3_GPIO_MSG_NEED_VAUX)
  2043. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2044. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2045. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2046. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2047. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2048. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2049. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2050. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2051. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2052. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2053. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2054. {
  2055. u32 status, shift;
  2056. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2057. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2058. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2059. else
  2060. status = tr32(TG3_CPMU_DRV_STATUS);
  2061. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2062. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2063. status |= (newstat << shift);
  2064. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2065. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2066. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2067. else
  2068. tw32(TG3_CPMU_DRV_STATUS, status);
  2069. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2070. }
  2071. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2072. {
  2073. if (!tg3_flag(tp, IS_NIC))
  2074. return 0;
  2075. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2076. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2077. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2078. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2079. return -EIO;
  2080. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2081. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2082. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2083. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2084. } else {
  2085. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2086. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2087. }
  2088. return 0;
  2089. }
  2090. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2091. {
  2092. u32 grc_local_ctrl;
  2093. if (!tg3_flag(tp, IS_NIC) ||
  2094. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2095. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2096. return;
  2097. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2098. tw32_wait_f(GRC_LOCAL_CTRL,
  2099. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2100. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2101. tw32_wait_f(GRC_LOCAL_CTRL,
  2102. grc_local_ctrl,
  2103. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2104. tw32_wait_f(GRC_LOCAL_CTRL,
  2105. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2106. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2107. }
  2108. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2109. {
  2110. if (!tg3_flag(tp, IS_NIC))
  2111. return;
  2112. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2113. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2114. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2115. (GRC_LCLCTRL_GPIO_OE0 |
  2116. GRC_LCLCTRL_GPIO_OE1 |
  2117. GRC_LCLCTRL_GPIO_OE2 |
  2118. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2119. GRC_LCLCTRL_GPIO_OUTPUT1),
  2120. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2121. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2122. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2123. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2124. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2125. GRC_LCLCTRL_GPIO_OE1 |
  2126. GRC_LCLCTRL_GPIO_OE2 |
  2127. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2128. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2129. tp->grc_local_ctrl;
  2130. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2131. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2132. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2133. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2134. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2135. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2136. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2137. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2138. } else {
  2139. u32 no_gpio2;
  2140. u32 grc_local_ctrl = 0;
  2141. /* Workaround to prevent overdrawing Amps. */
  2142. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2143. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2144. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2145. grc_local_ctrl,
  2146. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2147. }
  2148. /* On 5753 and variants, GPIO2 cannot be used. */
  2149. no_gpio2 = tp->nic_sram_data_cfg &
  2150. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2151. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2152. GRC_LCLCTRL_GPIO_OE1 |
  2153. GRC_LCLCTRL_GPIO_OE2 |
  2154. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2155. GRC_LCLCTRL_GPIO_OUTPUT2;
  2156. if (no_gpio2) {
  2157. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2158. GRC_LCLCTRL_GPIO_OUTPUT2);
  2159. }
  2160. tw32_wait_f(GRC_LOCAL_CTRL,
  2161. tp->grc_local_ctrl | grc_local_ctrl,
  2162. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2163. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2164. tw32_wait_f(GRC_LOCAL_CTRL,
  2165. tp->grc_local_ctrl | grc_local_ctrl,
  2166. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2167. if (!no_gpio2) {
  2168. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2169. tw32_wait_f(GRC_LOCAL_CTRL,
  2170. tp->grc_local_ctrl | grc_local_ctrl,
  2171. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2172. }
  2173. }
  2174. }
  2175. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2176. {
  2177. u32 msg = 0;
  2178. /* Serialize power state transitions */
  2179. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2180. return;
  2181. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2182. msg = TG3_GPIO_MSG_NEED_VAUX;
  2183. msg = tg3_set_function_status(tp, msg);
  2184. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2185. goto done;
  2186. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2187. tg3_pwrsrc_switch_to_vaux(tp);
  2188. else
  2189. tg3_pwrsrc_die_with_vmain(tp);
  2190. done:
  2191. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2192. }
  2193. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2194. {
  2195. bool need_vaux = false;
  2196. /* The GPIOs do something completely different on 57765. */
  2197. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2198. return;
  2199. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2200. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2201. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2202. tg3_frob_aux_power_5717(tp, include_wol ?
  2203. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2204. return;
  2205. }
  2206. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2207. struct net_device *dev_peer;
  2208. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2209. /* remove_one() may have been run on the peer. */
  2210. if (dev_peer) {
  2211. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2212. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2213. return;
  2214. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2215. tg3_flag(tp_peer, ENABLE_ASF))
  2216. need_vaux = true;
  2217. }
  2218. }
  2219. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2220. tg3_flag(tp, ENABLE_ASF))
  2221. need_vaux = true;
  2222. if (need_vaux)
  2223. tg3_pwrsrc_switch_to_vaux(tp);
  2224. else
  2225. tg3_pwrsrc_die_with_vmain(tp);
  2226. }
  2227. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2228. {
  2229. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2230. return 1;
  2231. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2232. if (speed != SPEED_10)
  2233. return 1;
  2234. } else if (speed == SPEED_10)
  2235. return 1;
  2236. return 0;
  2237. }
  2238. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2239. {
  2240. u32 val;
  2241. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2242. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2243. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2244. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2245. sg_dig_ctrl |=
  2246. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2247. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2248. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2249. }
  2250. return;
  2251. }
  2252. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2253. tg3_bmcr_reset(tp);
  2254. val = tr32(GRC_MISC_CFG);
  2255. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2256. udelay(40);
  2257. return;
  2258. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2259. u32 phytest;
  2260. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2261. u32 phy;
  2262. tg3_writephy(tp, MII_ADVERTISE, 0);
  2263. tg3_writephy(tp, MII_BMCR,
  2264. BMCR_ANENABLE | BMCR_ANRESTART);
  2265. tg3_writephy(tp, MII_TG3_FET_TEST,
  2266. phytest | MII_TG3_FET_SHADOW_EN);
  2267. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2268. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2269. tg3_writephy(tp,
  2270. MII_TG3_FET_SHDW_AUXMODE4,
  2271. phy);
  2272. }
  2273. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2274. }
  2275. return;
  2276. } else if (do_low_power) {
  2277. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2278. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2279. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2280. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2281. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2282. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2283. }
  2284. /* The PHY should not be powered down on some chips because
  2285. * of bugs.
  2286. */
  2287. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2288. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2289. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2290. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2291. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  2292. !tp->pci_fn))
  2293. return;
  2294. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2295. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2296. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2297. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2298. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2299. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2300. }
  2301. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2302. }
  2303. /* tp->lock is held. */
  2304. static int tg3_nvram_lock(struct tg3 *tp)
  2305. {
  2306. if (tg3_flag(tp, NVRAM)) {
  2307. int i;
  2308. if (tp->nvram_lock_cnt == 0) {
  2309. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2310. for (i = 0; i < 8000; i++) {
  2311. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2312. break;
  2313. udelay(20);
  2314. }
  2315. if (i == 8000) {
  2316. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2317. return -ENODEV;
  2318. }
  2319. }
  2320. tp->nvram_lock_cnt++;
  2321. }
  2322. return 0;
  2323. }
  2324. /* tp->lock is held. */
  2325. static void tg3_nvram_unlock(struct tg3 *tp)
  2326. {
  2327. if (tg3_flag(tp, NVRAM)) {
  2328. if (tp->nvram_lock_cnt > 0)
  2329. tp->nvram_lock_cnt--;
  2330. if (tp->nvram_lock_cnt == 0)
  2331. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2332. }
  2333. }
  2334. /* tp->lock is held. */
  2335. static void tg3_enable_nvram_access(struct tg3 *tp)
  2336. {
  2337. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2338. u32 nvaccess = tr32(NVRAM_ACCESS);
  2339. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2340. }
  2341. }
  2342. /* tp->lock is held. */
  2343. static void tg3_disable_nvram_access(struct tg3 *tp)
  2344. {
  2345. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2346. u32 nvaccess = tr32(NVRAM_ACCESS);
  2347. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2348. }
  2349. }
  2350. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2351. u32 offset, u32 *val)
  2352. {
  2353. u32 tmp;
  2354. int i;
  2355. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2356. return -EINVAL;
  2357. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2358. EEPROM_ADDR_DEVID_MASK |
  2359. EEPROM_ADDR_READ);
  2360. tw32(GRC_EEPROM_ADDR,
  2361. tmp |
  2362. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2363. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2364. EEPROM_ADDR_ADDR_MASK) |
  2365. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2366. for (i = 0; i < 1000; i++) {
  2367. tmp = tr32(GRC_EEPROM_ADDR);
  2368. if (tmp & EEPROM_ADDR_COMPLETE)
  2369. break;
  2370. msleep(1);
  2371. }
  2372. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2373. return -EBUSY;
  2374. tmp = tr32(GRC_EEPROM_DATA);
  2375. /*
  2376. * The data will always be opposite the native endian
  2377. * format. Perform a blind byteswap to compensate.
  2378. */
  2379. *val = swab32(tmp);
  2380. return 0;
  2381. }
  2382. #define NVRAM_CMD_TIMEOUT 10000
  2383. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2384. {
  2385. int i;
  2386. tw32(NVRAM_CMD, nvram_cmd);
  2387. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2388. udelay(10);
  2389. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2390. udelay(10);
  2391. break;
  2392. }
  2393. }
  2394. if (i == NVRAM_CMD_TIMEOUT)
  2395. return -EBUSY;
  2396. return 0;
  2397. }
  2398. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2399. {
  2400. if (tg3_flag(tp, NVRAM) &&
  2401. tg3_flag(tp, NVRAM_BUFFERED) &&
  2402. tg3_flag(tp, FLASH) &&
  2403. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2404. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2405. addr = ((addr / tp->nvram_pagesize) <<
  2406. ATMEL_AT45DB0X1B_PAGE_POS) +
  2407. (addr % tp->nvram_pagesize);
  2408. return addr;
  2409. }
  2410. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2411. {
  2412. if (tg3_flag(tp, NVRAM) &&
  2413. tg3_flag(tp, NVRAM_BUFFERED) &&
  2414. tg3_flag(tp, FLASH) &&
  2415. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2416. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2417. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2418. tp->nvram_pagesize) +
  2419. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2420. return addr;
  2421. }
  2422. /* NOTE: Data read in from NVRAM is byteswapped according to
  2423. * the byteswapping settings for all other register accesses.
  2424. * tg3 devices are BE devices, so on a BE machine, the data
  2425. * returned will be exactly as it is seen in NVRAM. On a LE
  2426. * machine, the 32-bit value will be byteswapped.
  2427. */
  2428. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2429. {
  2430. int ret;
  2431. if (!tg3_flag(tp, NVRAM))
  2432. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2433. offset = tg3_nvram_phys_addr(tp, offset);
  2434. if (offset > NVRAM_ADDR_MSK)
  2435. return -EINVAL;
  2436. ret = tg3_nvram_lock(tp);
  2437. if (ret)
  2438. return ret;
  2439. tg3_enable_nvram_access(tp);
  2440. tw32(NVRAM_ADDR, offset);
  2441. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2442. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2443. if (ret == 0)
  2444. *val = tr32(NVRAM_RDDATA);
  2445. tg3_disable_nvram_access(tp);
  2446. tg3_nvram_unlock(tp);
  2447. return ret;
  2448. }
  2449. /* Ensures NVRAM data is in bytestream format. */
  2450. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2451. {
  2452. u32 v;
  2453. int res = tg3_nvram_read(tp, offset, &v);
  2454. if (!res)
  2455. *val = cpu_to_be32(v);
  2456. return res;
  2457. }
  2458. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2459. u32 offset, u32 len, u8 *buf)
  2460. {
  2461. int i, j, rc = 0;
  2462. u32 val;
  2463. for (i = 0; i < len; i += 4) {
  2464. u32 addr;
  2465. __be32 data;
  2466. addr = offset + i;
  2467. memcpy(&data, buf + i, 4);
  2468. /*
  2469. * The SEEPROM interface expects the data to always be opposite
  2470. * the native endian format. We accomplish this by reversing
  2471. * all the operations that would have been performed on the
  2472. * data from a call to tg3_nvram_read_be32().
  2473. */
  2474. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2475. val = tr32(GRC_EEPROM_ADDR);
  2476. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2477. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2478. EEPROM_ADDR_READ);
  2479. tw32(GRC_EEPROM_ADDR, val |
  2480. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2481. (addr & EEPROM_ADDR_ADDR_MASK) |
  2482. EEPROM_ADDR_START |
  2483. EEPROM_ADDR_WRITE);
  2484. for (j = 0; j < 1000; j++) {
  2485. val = tr32(GRC_EEPROM_ADDR);
  2486. if (val & EEPROM_ADDR_COMPLETE)
  2487. break;
  2488. msleep(1);
  2489. }
  2490. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2491. rc = -EBUSY;
  2492. break;
  2493. }
  2494. }
  2495. return rc;
  2496. }
  2497. /* offset and length are dword aligned */
  2498. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2499. u8 *buf)
  2500. {
  2501. int ret = 0;
  2502. u32 pagesize = tp->nvram_pagesize;
  2503. u32 pagemask = pagesize - 1;
  2504. u32 nvram_cmd;
  2505. u8 *tmp;
  2506. tmp = kmalloc(pagesize, GFP_KERNEL);
  2507. if (tmp == NULL)
  2508. return -ENOMEM;
  2509. while (len) {
  2510. int j;
  2511. u32 phy_addr, page_off, size;
  2512. phy_addr = offset & ~pagemask;
  2513. for (j = 0; j < pagesize; j += 4) {
  2514. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2515. (__be32 *) (tmp + j));
  2516. if (ret)
  2517. break;
  2518. }
  2519. if (ret)
  2520. break;
  2521. page_off = offset & pagemask;
  2522. size = pagesize;
  2523. if (len < size)
  2524. size = len;
  2525. len -= size;
  2526. memcpy(tmp + page_off, buf, size);
  2527. offset = offset + (pagesize - page_off);
  2528. tg3_enable_nvram_access(tp);
  2529. /*
  2530. * Before we can erase the flash page, we need
  2531. * to issue a special "write enable" command.
  2532. */
  2533. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2534. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2535. break;
  2536. /* Erase the target page */
  2537. tw32(NVRAM_ADDR, phy_addr);
  2538. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2539. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2540. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2541. break;
  2542. /* Issue another write enable to start the write. */
  2543. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2544. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2545. break;
  2546. for (j = 0; j < pagesize; j += 4) {
  2547. __be32 data;
  2548. data = *((__be32 *) (tmp + j));
  2549. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2550. tw32(NVRAM_ADDR, phy_addr + j);
  2551. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2552. NVRAM_CMD_WR;
  2553. if (j == 0)
  2554. nvram_cmd |= NVRAM_CMD_FIRST;
  2555. else if (j == (pagesize - 4))
  2556. nvram_cmd |= NVRAM_CMD_LAST;
  2557. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2558. if (ret)
  2559. break;
  2560. }
  2561. if (ret)
  2562. break;
  2563. }
  2564. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2565. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2566. kfree(tmp);
  2567. return ret;
  2568. }
  2569. /* offset and length are dword aligned */
  2570. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2571. u8 *buf)
  2572. {
  2573. int i, ret = 0;
  2574. for (i = 0; i < len; i += 4, offset += 4) {
  2575. u32 page_off, phy_addr, nvram_cmd;
  2576. __be32 data;
  2577. memcpy(&data, buf + i, 4);
  2578. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2579. page_off = offset % tp->nvram_pagesize;
  2580. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2581. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2582. if (page_off == 0 || i == 0)
  2583. nvram_cmd |= NVRAM_CMD_FIRST;
  2584. if (page_off == (tp->nvram_pagesize - 4))
  2585. nvram_cmd |= NVRAM_CMD_LAST;
  2586. if (i == (len - 4))
  2587. nvram_cmd |= NVRAM_CMD_LAST;
  2588. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2589. !tg3_flag(tp, FLASH) ||
  2590. !tg3_flag(tp, 57765_PLUS))
  2591. tw32(NVRAM_ADDR, phy_addr);
  2592. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2593. !tg3_flag(tp, 5755_PLUS) &&
  2594. (tp->nvram_jedecnum == JEDEC_ST) &&
  2595. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2596. u32 cmd;
  2597. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2598. ret = tg3_nvram_exec_cmd(tp, cmd);
  2599. if (ret)
  2600. break;
  2601. }
  2602. if (!tg3_flag(tp, FLASH)) {
  2603. /* We always do complete word writes to eeprom. */
  2604. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2605. }
  2606. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2607. if (ret)
  2608. break;
  2609. }
  2610. return ret;
  2611. }
  2612. /* offset and length are dword aligned */
  2613. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2614. {
  2615. int ret;
  2616. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2617. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2618. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2619. udelay(40);
  2620. }
  2621. if (!tg3_flag(tp, NVRAM)) {
  2622. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2623. } else {
  2624. u32 grc_mode;
  2625. ret = tg3_nvram_lock(tp);
  2626. if (ret)
  2627. return ret;
  2628. tg3_enable_nvram_access(tp);
  2629. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2630. tw32(NVRAM_WRITE1, 0x406);
  2631. grc_mode = tr32(GRC_MODE);
  2632. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2633. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2634. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2635. buf);
  2636. } else {
  2637. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2638. buf);
  2639. }
  2640. grc_mode = tr32(GRC_MODE);
  2641. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2642. tg3_disable_nvram_access(tp);
  2643. tg3_nvram_unlock(tp);
  2644. }
  2645. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2646. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2647. udelay(40);
  2648. }
  2649. return ret;
  2650. }
  2651. #define RX_CPU_SCRATCH_BASE 0x30000
  2652. #define RX_CPU_SCRATCH_SIZE 0x04000
  2653. #define TX_CPU_SCRATCH_BASE 0x34000
  2654. #define TX_CPU_SCRATCH_SIZE 0x04000
  2655. /* tp->lock is held. */
  2656. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2657. {
  2658. int i;
  2659. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2660. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2661. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2662. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2663. return 0;
  2664. }
  2665. if (offset == RX_CPU_BASE) {
  2666. for (i = 0; i < 10000; i++) {
  2667. tw32(offset + CPU_STATE, 0xffffffff);
  2668. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2669. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2670. break;
  2671. }
  2672. tw32(offset + CPU_STATE, 0xffffffff);
  2673. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2674. udelay(10);
  2675. } else {
  2676. for (i = 0; i < 10000; i++) {
  2677. tw32(offset + CPU_STATE, 0xffffffff);
  2678. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2679. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2680. break;
  2681. }
  2682. }
  2683. if (i >= 10000) {
  2684. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2685. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2686. return -ENODEV;
  2687. }
  2688. /* Clear firmware's nvram arbitration. */
  2689. if (tg3_flag(tp, NVRAM))
  2690. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2691. return 0;
  2692. }
  2693. struct fw_info {
  2694. unsigned int fw_base;
  2695. unsigned int fw_len;
  2696. const __be32 *fw_data;
  2697. };
  2698. /* tp->lock is held. */
  2699. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2700. u32 cpu_scratch_base, int cpu_scratch_size,
  2701. struct fw_info *info)
  2702. {
  2703. int err, lock_err, i;
  2704. void (*write_op)(struct tg3 *, u32, u32);
  2705. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2706. netdev_err(tp->dev,
  2707. "%s: Trying to load TX cpu firmware which is 5705\n",
  2708. __func__);
  2709. return -EINVAL;
  2710. }
  2711. if (tg3_flag(tp, 5705_PLUS))
  2712. write_op = tg3_write_mem;
  2713. else
  2714. write_op = tg3_write_indirect_reg32;
  2715. /* It is possible that bootcode is still loading at this point.
  2716. * Get the nvram lock first before halting the cpu.
  2717. */
  2718. lock_err = tg3_nvram_lock(tp);
  2719. err = tg3_halt_cpu(tp, cpu_base);
  2720. if (!lock_err)
  2721. tg3_nvram_unlock(tp);
  2722. if (err)
  2723. goto out;
  2724. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2725. write_op(tp, cpu_scratch_base + i, 0);
  2726. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2727. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2728. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2729. write_op(tp, (cpu_scratch_base +
  2730. (info->fw_base & 0xffff) +
  2731. (i * sizeof(u32))),
  2732. be32_to_cpu(info->fw_data[i]));
  2733. err = 0;
  2734. out:
  2735. return err;
  2736. }
  2737. /* tp->lock is held. */
  2738. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2739. {
  2740. struct fw_info info;
  2741. const __be32 *fw_data;
  2742. int err, i;
  2743. fw_data = (void *)tp->fw->data;
  2744. /* Firmware blob starts with version numbers, followed by
  2745. start address and length. We are setting complete length.
  2746. length = end_address_of_bss - start_address_of_text.
  2747. Remainder is the blob to be loaded contiguously
  2748. from start address. */
  2749. info.fw_base = be32_to_cpu(fw_data[1]);
  2750. info.fw_len = tp->fw->size - 12;
  2751. info.fw_data = &fw_data[3];
  2752. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2753. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2754. &info);
  2755. if (err)
  2756. return err;
  2757. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2758. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2759. &info);
  2760. if (err)
  2761. return err;
  2762. /* Now startup only the RX cpu. */
  2763. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2764. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2765. for (i = 0; i < 5; i++) {
  2766. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2767. break;
  2768. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2769. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2770. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2771. udelay(1000);
  2772. }
  2773. if (i >= 5) {
  2774. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2775. "should be %08x\n", __func__,
  2776. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2777. return -ENODEV;
  2778. }
  2779. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2780. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2781. return 0;
  2782. }
  2783. /* tp->lock is held. */
  2784. static int tg3_load_tso_firmware(struct tg3 *tp)
  2785. {
  2786. struct fw_info info;
  2787. const __be32 *fw_data;
  2788. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2789. int err, i;
  2790. if (tg3_flag(tp, HW_TSO_1) ||
  2791. tg3_flag(tp, HW_TSO_2) ||
  2792. tg3_flag(tp, HW_TSO_3))
  2793. return 0;
  2794. fw_data = (void *)tp->fw->data;
  2795. /* Firmware blob starts with version numbers, followed by
  2796. start address and length. We are setting complete length.
  2797. length = end_address_of_bss - start_address_of_text.
  2798. Remainder is the blob to be loaded contiguously
  2799. from start address. */
  2800. info.fw_base = be32_to_cpu(fw_data[1]);
  2801. cpu_scratch_size = tp->fw_len;
  2802. info.fw_len = tp->fw->size - 12;
  2803. info.fw_data = &fw_data[3];
  2804. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2805. cpu_base = RX_CPU_BASE;
  2806. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2807. } else {
  2808. cpu_base = TX_CPU_BASE;
  2809. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2810. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2811. }
  2812. err = tg3_load_firmware_cpu(tp, cpu_base,
  2813. cpu_scratch_base, cpu_scratch_size,
  2814. &info);
  2815. if (err)
  2816. return err;
  2817. /* Now startup the cpu. */
  2818. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2819. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2820. for (i = 0; i < 5; i++) {
  2821. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2822. break;
  2823. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2824. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2825. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2826. udelay(1000);
  2827. }
  2828. if (i >= 5) {
  2829. netdev_err(tp->dev,
  2830. "%s fails to set CPU PC, is %08x should be %08x\n",
  2831. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2832. return -ENODEV;
  2833. }
  2834. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2835. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2836. return 0;
  2837. }
  2838. /* tp->lock is held. */
  2839. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2840. {
  2841. u32 addr_high, addr_low;
  2842. int i;
  2843. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2844. tp->dev->dev_addr[1]);
  2845. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2846. (tp->dev->dev_addr[3] << 16) |
  2847. (tp->dev->dev_addr[4] << 8) |
  2848. (tp->dev->dev_addr[5] << 0));
  2849. for (i = 0; i < 4; i++) {
  2850. if (i == 1 && skip_mac_1)
  2851. continue;
  2852. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2853. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2854. }
  2855. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2856. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2857. for (i = 0; i < 12; i++) {
  2858. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2859. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2860. }
  2861. }
  2862. addr_high = (tp->dev->dev_addr[0] +
  2863. tp->dev->dev_addr[1] +
  2864. tp->dev->dev_addr[2] +
  2865. tp->dev->dev_addr[3] +
  2866. tp->dev->dev_addr[4] +
  2867. tp->dev->dev_addr[5]) &
  2868. TX_BACKOFF_SEED_MASK;
  2869. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2870. }
  2871. static void tg3_enable_register_access(struct tg3 *tp)
  2872. {
  2873. /*
  2874. * Make sure register accesses (indirect or otherwise) will function
  2875. * correctly.
  2876. */
  2877. pci_write_config_dword(tp->pdev,
  2878. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2879. }
  2880. static int tg3_power_up(struct tg3 *tp)
  2881. {
  2882. int err;
  2883. tg3_enable_register_access(tp);
  2884. err = pci_set_power_state(tp->pdev, PCI_D0);
  2885. if (!err) {
  2886. /* Switch out of Vaux if it is a NIC */
  2887. tg3_pwrsrc_switch_to_vmain(tp);
  2888. } else {
  2889. netdev_err(tp->dev, "Transition to D0 failed\n");
  2890. }
  2891. return err;
  2892. }
  2893. static int tg3_setup_phy(struct tg3 *, int);
  2894. static int tg3_power_down_prepare(struct tg3 *tp)
  2895. {
  2896. u32 misc_host_ctrl;
  2897. bool device_should_wake, do_low_power;
  2898. tg3_enable_register_access(tp);
  2899. /* Restore the CLKREQ setting. */
  2900. if (tg3_flag(tp, CLKREQ_BUG)) {
  2901. u16 lnkctl;
  2902. pci_read_config_word(tp->pdev,
  2903. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2904. &lnkctl);
  2905. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2906. pci_write_config_word(tp->pdev,
  2907. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2908. lnkctl);
  2909. }
  2910. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2911. tw32(TG3PCI_MISC_HOST_CTRL,
  2912. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2913. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2914. tg3_flag(tp, WOL_ENABLE);
  2915. if (tg3_flag(tp, USE_PHYLIB)) {
  2916. do_low_power = false;
  2917. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2918. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2919. struct phy_device *phydev;
  2920. u32 phyid, advertising;
  2921. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2922. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2923. tp->link_config.speed = phydev->speed;
  2924. tp->link_config.duplex = phydev->duplex;
  2925. tp->link_config.autoneg = phydev->autoneg;
  2926. tp->link_config.advertising = phydev->advertising;
  2927. advertising = ADVERTISED_TP |
  2928. ADVERTISED_Pause |
  2929. ADVERTISED_Autoneg |
  2930. ADVERTISED_10baseT_Half;
  2931. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2932. if (tg3_flag(tp, WOL_SPEED_100MB))
  2933. advertising |=
  2934. ADVERTISED_100baseT_Half |
  2935. ADVERTISED_100baseT_Full |
  2936. ADVERTISED_10baseT_Full;
  2937. else
  2938. advertising |= ADVERTISED_10baseT_Full;
  2939. }
  2940. phydev->advertising = advertising;
  2941. phy_start_aneg(phydev);
  2942. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2943. if (phyid != PHY_ID_BCMAC131) {
  2944. phyid &= PHY_BCM_OUI_MASK;
  2945. if (phyid == PHY_BCM_OUI_1 ||
  2946. phyid == PHY_BCM_OUI_2 ||
  2947. phyid == PHY_BCM_OUI_3)
  2948. do_low_power = true;
  2949. }
  2950. }
  2951. } else {
  2952. do_low_power = true;
  2953. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  2954. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2955. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  2956. tg3_setup_phy(tp, 0);
  2957. }
  2958. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2959. u32 val;
  2960. val = tr32(GRC_VCPU_EXT_CTRL);
  2961. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2962. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2963. int i;
  2964. u32 val;
  2965. for (i = 0; i < 200; i++) {
  2966. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2967. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2968. break;
  2969. msleep(1);
  2970. }
  2971. }
  2972. if (tg3_flag(tp, WOL_CAP))
  2973. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2974. WOL_DRV_STATE_SHUTDOWN |
  2975. WOL_DRV_WOL |
  2976. WOL_SET_MAGIC_PKT);
  2977. if (device_should_wake) {
  2978. u32 mac_mode;
  2979. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2980. if (do_low_power &&
  2981. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2982. tg3_phy_auxctl_write(tp,
  2983. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2984. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2985. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2986. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2987. udelay(40);
  2988. }
  2989. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2990. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2991. else
  2992. mac_mode = MAC_MODE_PORT_MODE_MII;
  2993. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2994. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2995. ASIC_REV_5700) {
  2996. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2997. SPEED_100 : SPEED_10;
  2998. if (tg3_5700_link_polarity(tp, speed))
  2999. mac_mode |= MAC_MODE_LINK_POLARITY;
  3000. else
  3001. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3002. }
  3003. } else {
  3004. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3005. }
  3006. if (!tg3_flag(tp, 5750_PLUS))
  3007. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3008. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3009. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3010. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3011. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3012. if (tg3_flag(tp, ENABLE_APE))
  3013. mac_mode |= MAC_MODE_APE_TX_EN |
  3014. MAC_MODE_APE_RX_EN |
  3015. MAC_MODE_TDE_ENABLE;
  3016. tw32_f(MAC_MODE, mac_mode);
  3017. udelay(100);
  3018. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3019. udelay(10);
  3020. }
  3021. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3022. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3023. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3024. u32 base_val;
  3025. base_val = tp->pci_clock_ctrl;
  3026. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3027. CLOCK_CTRL_TXCLK_DISABLE);
  3028. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3029. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3030. } else if (tg3_flag(tp, 5780_CLASS) ||
  3031. tg3_flag(tp, CPMU_PRESENT) ||
  3032. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3033. /* do nothing */
  3034. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3035. u32 newbits1, newbits2;
  3036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3037. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3038. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3039. CLOCK_CTRL_TXCLK_DISABLE |
  3040. CLOCK_CTRL_ALTCLK);
  3041. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3042. } else if (tg3_flag(tp, 5705_PLUS)) {
  3043. newbits1 = CLOCK_CTRL_625_CORE;
  3044. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3045. } else {
  3046. newbits1 = CLOCK_CTRL_ALTCLK;
  3047. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3048. }
  3049. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3050. 40);
  3051. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3052. 40);
  3053. if (!tg3_flag(tp, 5705_PLUS)) {
  3054. u32 newbits3;
  3055. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3056. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3057. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3058. CLOCK_CTRL_TXCLK_DISABLE |
  3059. CLOCK_CTRL_44MHZ_CORE);
  3060. } else {
  3061. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3062. }
  3063. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3064. tp->pci_clock_ctrl | newbits3, 40);
  3065. }
  3066. }
  3067. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3068. tg3_power_down_phy(tp, do_low_power);
  3069. tg3_frob_aux_power(tp, true);
  3070. /* Workaround for unstable PLL clock */
  3071. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3072. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3073. u32 val = tr32(0x7d00);
  3074. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3075. tw32(0x7d00, val);
  3076. if (!tg3_flag(tp, ENABLE_ASF)) {
  3077. int err;
  3078. err = tg3_nvram_lock(tp);
  3079. tg3_halt_cpu(tp, RX_CPU_BASE);
  3080. if (!err)
  3081. tg3_nvram_unlock(tp);
  3082. }
  3083. }
  3084. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3085. return 0;
  3086. }
  3087. static void tg3_power_down(struct tg3 *tp)
  3088. {
  3089. tg3_power_down_prepare(tp);
  3090. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3091. pci_set_power_state(tp->pdev, PCI_D3hot);
  3092. }
  3093. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3094. {
  3095. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3096. case MII_TG3_AUX_STAT_10HALF:
  3097. *speed = SPEED_10;
  3098. *duplex = DUPLEX_HALF;
  3099. break;
  3100. case MII_TG3_AUX_STAT_10FULL:
  3101. *speed = SPEED_10;
  3102. *duplex = DUPLEX_FULL;
  3103. break;
  3104. case MII_TG3_AUX_STAT_100HALF:
  3105. *speed = SPEED_100;
  3106. *duplex = DUPLEX_HALF;
  3107. break;
  3108. case MII_TG3_AUX_STAT_100FULL:
  3109. *speed = SPEED_100;
  3110. *duplex = DUPLEX_FULL;
  3111. break;
  3112. case MII_TG3_AUX_STAT_1000HALF:
  3113. *speed = SPEED_1000;
  3114. *duplex = DUPLEX_HALF;
  3115. break;
  3116. case MII_TG3_AUX_STAT_1000FULL:
  3117. *speed = SPEED_1000;
  3118. *duplex = DUPLEX_FULL;
  3119. break;
  3120. default:
  3121. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3122. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3123. SPEED_10;
  3124. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3125. DUPLEX_HALF;
  3126. break;
  3127. }
  3128. *speed = SPEED_UNKNOWN;
  3129. *duplex = DUPLEX_UNKNOWN;
  3130. break;
  3131. }
  3132. }
  3133. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3134. {
  3135. int err = 0;
  3136. u32 val, new_adv;
  3137. new_adv = ADVERTISE_CSMA;
  3138. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3139. new_adv |= mii_advertise_flowctrl(flowctrl);
  3140. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3141. if (err)
  3142. goto done;
  3143. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3144. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3145. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3146. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3147. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3148. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3149. if (err)
  3150. goto done;
  3151. }
  3152. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3153. goto done;
  3154. tw32(TG3_CPMU_EEE_MODE,
  3155. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3156. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3157. if (!err) {
  3158. u32 err2;
  3159. val = 0;
  3160. /* Advertise 100-BaseTX EEE ability */
  3161. if (advertise & ADVERTISED_100baseT_Full)
  3162. val |= MDIO_AN_EEE_ADV_100TX;
  3163. /* Advertise 1000-BaseT EEE ability */
  3164. if (advertise & ADVERTISED_1000baseT_Full)
  3165. val |= MDIO_AN_EEE_ADV_1000T;
  3166. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3167. if (err)
  3168. val = 0;
  3169. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3170. case ASIC_REV_5717:
  3171. case ASIC_REV_57765:
  3172. case ASIC_REV_57766:
  3173. case ASIC_REV_5719:
  3174. /* If we advertised any eee advertisements above... */
  3175. if (val)
  3176. val = MII_TG3_DSP_TAP26_ALNOKO |
  3177. MII_TG3_DSP_TAP26_RMRXSTO |
  3178. MII_TG3_DSP_TAP26_OPCSINPT;
  3179. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3180. /* Fall through */
  3181. case ASIC_REV_5720:
  3182. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3183. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3184. MII_TG3_DSP_CH34TP2_HIBW01);
  3185. }
  3186. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3187. if (!err)
  3188. err = err2;
  3189. }
  3190. done:
  3191. return err;
  3192. }
  3193. static void tg3_phy_copper_begin(struct tg3 *tp)
  3194. {
  3195. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3196. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3197. u32 adv, fc;
  3198. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3199. adv = ADVERTISED_10baseT_Half |
  3200. ADVERTISED_10baseT_Full;
  3201. if (tg3_flag(tp, WOL_SPEED_100MB))
  3202. adv |= ADVERTISED_100baseT_Half |
  3203. ADVERTISED_100baseT_Full;
  3204. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3205. } else {
  3206. adv = tp->link_config.advertising;
  3207. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3208. adv &= ~(ADVERTISED_1000baseT_Half |
  3209. ADVERTISED_1000baseT_Full);
  3210. fc = tp->link_config.flowctrl;
  3211. }
  3212. tg3_phy_autoneg_cfg(tp, adv, fc);
  3213. tg3_writephy(tp, MII_BMCR,
  3214. BMCR_ANENABLE | BMCR_ANRESTART);
  3215. } else {
  3216. int i;
  3217. u32 bmcr, orig_bmcr;
  3218. tp->link_config.active_speed = tp->link_config.speed;
  3219. tp->link_config.active_duplex = tp->link_config.duplex;
  3220. bmcr = 0;
  3221. switch (tp->link_config.speed) {
  3222. default:
  3223. case SPEED_10:
  3224. break;
  3225. case SPEED_100:
  3226. bmcr |= BMCR_SPEED100;
  3227. break;
  3228. case SPEED_1000:
  3229. bmcr |= BMCR_SPEED1000;
  3230. break;
  3231. }
  3232. if (tp->link_config.duplex == DUPLEX_FULL)
  3233. bmcr |= BMCR_FULLDPLX;
  3234. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3235. (bmcr != orig_bmcr)) {
  3236. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3237. for (i = 0; i < 1500; i++) {
  3238. u32 tmp;
  3239. udelay(10);
  3240. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3241. tg3_readphy(tp, MII_BMSR, &tmp))
  3242. continue;
  3243. if (!(tmp & BMSR_LSTATUS)) {
  3244. udelay(40);
  3245. break;
  3246. }
  3247. }
  3248. tg3_writephy(tp, MII_BMCR, bmcr);
  3249. udelay(40);
  3250. }
  3251. }
  3252. }
  3253. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3254. {
  3255. int err;
  3256. /* Turn off tap power management. */
  3257. /* Set Extended packet length bit */
  3258. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3259. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3260. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3261. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3262. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3263. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3264. udelay(40);
  3265. return err;
  3266. }
  3267. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3268. {
  3269. u32 advmsk, tgtadv, advertising;
  3270. advertising = tp->link_config.advertising;
  3271. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3272. advmsk = ADVERTISE_ALL;
  3273. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3274. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3275. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3276. }
  3277. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3278. return false;
  3279. if ((*lcladv & advmsk) != tgtadv)
  3280. return false;
  3281. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3282. u32 tg3_ctrl;
  3283. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3284. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3285. return false;
  3286. if (tgtadv &&
  3287. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3288. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3289. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3290. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3291. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3292. } else {
  3293. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3294. }
  3295. if (tg3_ctrl != tgtadv)
  3296. return false;
  3297. }
  3298. return true;
  3299. }
  3300. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3301. {
  3302. u32 lpeth = 0;
  3303. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3304. u32 val;
  3305. if (tg3_readphy(tp, MII_STAT1000, &val))
  3306. return false;
  3307. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3308. }
  3309. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3310. return false;
  3311. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3312. tp->link_config.rmt_adv = lpeth;
  3313. return true;
  3314. }
  3315. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3316. {
  3317. int current_link_up;
  3318. u32 bmsr, val;
  3319. u32 lcl_adv, rmt_adv;
  3320. u16 current_speed;
  3321. u8 current_duplex;
  3322. int i, err;
  3323. tw32(MAC_EVENT, 0);
  3324. tw32_f(MAC_STATUS,
  3325. (MAC_STATUS_SYNC_CHANGED |
  3326. MAC_STATUS_CFG_CHANGED |
  3327. MAC_STATUS_MI_COMPLETION |
  3328. MAC_STATUS_LNKSTATE_CHANGED));
  3329. udelay(40);
  3330. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3331. tw32_f(MAC_MI_MODE,
  3332. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3333. udelay(80);
  3334. }
  3335. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3336. /* Some third-party PHYs need to be reset on link going
  3337. * down.
  3338. */
  3339. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3340. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3341. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3342. netif_carrier_ok(tp->dev)) {
  3343. tg3_readphy(tp, MII_BMSR, &bmsr);
  3344. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3345. !(bmsr & BMSR_LSTATUS))
  3346. force_reset = 1;
  3347. }
  3348. if (force_reset)
  3349. tg3_phy_reset(tp);
  3350. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3351. tg3_readphy(tp, MII_BMSR, &bmsr);
  3352. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3353. !tg3_flag(tp, INIT_COMPLETE))
  3354. bmsr = 0;
  3355. if (!(bmsr & BMSR_LSTATUS)) {
  3356. err = tg3_init_5401phy_dsp(tp);
  3357. if (err)
  3358. return err;
  3359. tg3_readphy(tp, MII_BMSR, &bmsr);
  3360. for (i = 0; i < 1000; i++) {
  3361. udelay(10);
  3362. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3363. (bmsr & BMSR_LSTATUS)) {
  3364. udelay(40);
  3365. break;
  3366. }
  3367. }
  3368. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3369. TG3_PHY_REV_BCM5401_B0 &&
  3370. !(bmsr & BMSR_LSTATUS) &&
  3371. tp->link_config.active_speed == SPEED_1000) {
  3372. err = tg3_phy_reset(tp);
  3373. if (!err)
  3374. err = tg3_init_5401phy_dsp(tp);
  3375. if (err)
  3376. return err;
  3377. }
  3378. }
  3379. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3380. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3381. /* 5701 {A0,B0} CRC bug workaround */
  3382. tg3_writephy(tp, 0x15, 0x0a75);
  3383. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3384. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3385. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3386. }
  3387. /* Clear pending interrupts... */
  3388. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3389. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3390. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3391. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3392. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3393. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3394. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3395. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3396. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3397. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3398. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3399. else
  3400. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3401. }
  3402. current_link_up = 0;
  3403. current_speed = SPEED_UNKNOWN;
  3404. current_duplex = DUPLEX_UNKNOWN;
  3405. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3406. tp->link_config.rmt_adv = 0;
  3407. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3408. err = tg3_phy_auxctl_read(tp,
  3409. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3410. &val);
  3411. if (!err && !(val & (1 << 10))) {
  3412. tg3_phy_auxctl_write(tp,
  3413. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3414. val | (1 << 10));
  3415. goto relink;
  3416. }
  3417. }
  3418. bmsr = 0;
  3419. for (i = 0; i < 100; i++) {
  3420. tg3_readphy(tp, MII_BMSR, &bmsr);
  3421. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3422. (bmsr & BMSR_LSTATUS))
  3423. break;
  3424. udelay(40);
  3425. }
  3426. if (bmsr & BMSR_LSTATUS) {
  3427. u32 aux_stat, bmcr;
  3428. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3429. for (i = 0; i < 2000; i++) {
  3430. udelay(10);
  3431. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3432. aux_stat)
  3433. break;
  3434. }
  3435. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3436. &current_speed,
  3437. &current_duplex);
  3438. bmcr = 0;
  3439. for (i = 0; i < 200; i++) {
  3440. tg3_readphy(tp, MII_BMCR, &bmcr);
  3441. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3442. continue;
  3443. if (bmcr && bmcr != 0x7fff)
  3444. break;
  3445. udelay(10);
  3446. }
  3447. lcl_adv = 0;
  3448. rmt_adv = 0;
  3449. tp->link_config.active_speed = current_speed;
  3450. tp->link_config.active_duplex = current_duplex;
  3451. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3452. if ((bmcr & BMCR_ANENABLE) &&
  3453. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3454. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3455. current_link_up = 1;
  3456. } else {
  3457. if (!(bmcr & BMCR_ANENABLE) &&
  3458. tp->link_config.speed == current_speed &&
  3459. tp->link_config.duplex == current_duplex &&
  3460. tp->link_config.flowctrl ==
  3461. tp->link_config.active_flowctrl) {
  3462. current_link_up = 1;
  3463. }
  3464. }
  3465. if (current_link_up == 1 &&
  3466. tp->link_config.active_duplex == DUPLEX_FULL) {
  3467. u32 reg, bit;
  3468. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3469. reg = MII_TG3_FET_GEN_STAT;
  3470. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3471. } else {
  3472. reg = MII_TG3_EXT_STAT;
  3473. bit = MII_TG3_EXT_STAT_MDIX;
  3474. }
  3475. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3476. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3477. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3478. }
  3479. }
  3480. relink:
  3481. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3482. tg3_phy_copper_begin(tp);
  3483. tg3_readphy(tp, MII_BMSR, &bmsr);
  3484. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3485. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3486. current_link_up = 1;
  3487. }
  3488. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3489. if (current_link_up == 1) {
  3490. if (tp->link_config.active_speed == SPEED_100 ||
  3491. tp->link_config.active_speed == SPEED_10)
  3492. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3493. else
  3494. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3495. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3496. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3497. else
  3498. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3499. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3500. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3501. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3502. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3503. if (current_link_up == 1 &&
  3504. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3505. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3506. else
  3507. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3508. }
  3509. /* ??? Without this setting Netgear GA302T PHY does not
  3510. * ??? send/receive packets...
  3511. */
  3512. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3513. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3514. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3515. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3516. udelay(80);
  3517. }
  3518. tw32_f(MAC_MODE, tp->mac_mode);
  3519. udelay(40);
  3520. tg3_phy_eee_adjust(tp, current_link_up);
  3521. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3522. /* Polled via timer. */
  3523. tw32_f(MAC_EVENT, 0);
  3524. } else {
  3525. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3526. }
  3527. udelay(40);
  3528. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3529. current_link_up == 1 &&
  3530. tp->link_config.active_speed == SPEED_1000 &&
  3531. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3532. udelay(120);
  3533. tw32_f(MAC_STATUS,
  3534. (MAC_STATUS_SYNC_CHANGED |
  3535. MAC_STATUS_CFG_CHANGED));
  3536. udelay(40);
  3537. tg3_write_mem(tp,
  3538. NIC_SRAM_FIRMWARE_MBOX,
  3539. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3540. }
  3541. /* Prevent send BD corruption. */
  3542. if (tg3_flag(tp, CLKREQ_BUG)) {
  3543. u16 oldlnkctl, newlnkctl;
  3544. pci_read_config_word(tp->pdev,
  3545. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  3546. &oldlnkctl);
  3547. if (tp->link_config.active_speed == SPEED_100 ||
  3548. tp->link_config.active_speed == SPEED_10)
  3549. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  3550. else
  3551. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  3552. if (newlnkctl != oldlnkctl)
  3553. pci_write_config_word(tp->pdev,
  3554. pci_pcie_cap(tp->pdev) +
  3555. PCI_EXP_LNKCTL, newlnkctl);
  3556. }
  3557. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3558. if (current_link_up)
  3559. netif_carrier_on(tp->dev);
  3560. else
  3561. netif_carrier_off(tp->dev);
  3562. tg3_link_report(tp);
  3563. }
  3564. return 0;
  3565. }
  3566. struct tg3_fiber_aneginfo {
  3567. int state;
  3568. #define ANEG_STATE_UNKNOWN 0
  3569. #define ANEG_STATE_AN_ENABLE 1
  3570. #define ANEG_STATE_RESTART_INIT 2
  3571. #define ANEG_STATE_RESTART 3
  3572. #define ANEG_STATE_DISABLE_LINK_OK 4
  3573. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3574. #define ANEG_STATE_ABILITY_DETECT 6
  3575. #define ANEG_STATE_ACK_DETECT_INIT 7
  3576. #define ANEG_STATE_ACK_DETECT 8
  3577. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3578. #define ANEG_STATE_COMPLETE_ACK 10
  3579. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3580. #define ANEG_STATE_IDLE_DETECT 12
  3581. #define ANEG_STATE_LINK_OK 13
  3582. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3583. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3584. u32 flags;
  3585. #define MR_AN_ENABLE 0x00000001
  3586. #define MR_RESTART_AN 0x00000002
  3587. #define MR_AN_COMPLETE 0x00000004
  3588. #define MR_PAGE_RX 0x00000008
  3589. #define MR_NP_LOADED 0x00000010
  3590. #define MR_TOGGLE_TX 0x00000020
  3591. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3592. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3593. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3594. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3595. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3596. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3597. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3598. #define MR_TOGGLE_RX 0x00002000
  3599. #define MR_NP_RX 0x00004000
  3600. #define MR_LINK_OK 0x80000000
  3601. unsigned long link_time, cur_time;
  3602. u32 ability_match_cfg;
  3603. int ability_match_count;
  3604. char ability_match, idle_match, ack_match;
  3605. u32 txconfig, rxconfig;
  3606. #define ANEG_CFG_NP 0x00000080
  3607. #define ANEG_CFG_ACK 0x00000040
  3608. #define ANEG_CFG_RF2 0x00000020
  3609. #define ANEG_CFG_RF1 0x00000010
  3610. #define ANEG_CFG_PS2 0x00000001
  3611. #define ANEG_CFG_PS1 0x00008000
  3612. #define ANEG_CFG_HD 0x00004000
  3613. #define ANEG_CFG_FD 0x00002000
  3614. #define ANEG_CFG_INVAL 0x00001f06
  3615. };
  3616. #define ANEG_OK 0
  3617. #define ANEG_DONE 1
  3618. #define ANEG_TIMER_ENAB 2
  3619. #define ANEG_FAILED -1
  3620. #define ANEG_STATE_SETTLE_TIME 10000
  3621. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3622. struct tg3_fiber_aneginfo *ap)
  3623. {
  3624. u16 flowctrl;
  3625. unsigned long delta;
  3626. u32 rx_cfg_reg;
  3627. int ret;
  3628. if (ap->state == ANEG_STATE_UNKNOWN) {
  3629. ap->rxconfig = 0;
  3630. ap->link_time = 0;
  3631. ap->cur_time = 0;
  3632. ap->ability_match_cfg = 0;
  3633. ap->ability_match_count = 0;
  3634. ap->ability_match = 0;
  3635. ap->idle_match = 0;
  3636. ap->ack_match = 0;
  3637. }
  3638. ap->cur_time++;
  3639. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3640. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3641. if (rx_cfg_reg != ap->ability_match_cfg) {
  3642. ap->ability_match_cfg = rx_cfg_reg;
  3643. ap->ability_match = 0;
  3644. ap->ability_match_count = 0;
  3645. } else {
  3646. if (++ap->ability_match_count > 1) {
  3647. ap->ability_match = 1;
  3648. ap->ability_match_cfg = rx_cfg_reg;
  3649. }
  3650. }
  3651. if (rx_cfg_reg & ANEG_CFG_ACK)
  3652. ap->ack_match = 1;
  3653. else
  3654. ap->ack_match = 0;
  3655. ap->idle_match = 0;
  3656. } else {
  3657. ap->idle_match = 1;
  3658. ap->ability_match_cfg = 0;
  3659. ap->ability_match_count = 0;
  3660. ap->ability_match = 0;
  3661. ap->ack_match = 0;
  3662. rx_cfg_reg = 0;
  3663. }
  3664. ap->rxconfig = rx_cfg_reg;
  3665. ret = ANEG_OK;
  3666. switch (ap->state) {
  3667. case ANEG_STATE_UNKNOWN:
  3668. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3669. ap->state = ANEG_STATE_AN_ENABLE;
  3670. /* fallthru */
  3671. case ANEG_STATE_AN_ENABLE:
  3672. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3673. if (ap->flags & MR_AN_ENABLE) {
  3674. ap->link_time = 0;
  3675. ap->cur_time = 0;
  3676. ap->ability_match_cfg = 0;
  3677. ap->ability_match_count = 0;
  3678. ap->ability_match = 0;
  3679. ap->idle_match = 0;
  3680. ap->ack_match = 0;
  3681. ap->state = ANEG_STATE_RESTART_INIT;
  3682. } else {
  3683. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3684. }
  3685. break;
  3686. case ANEG_STATE_RESTART_INIT:
  3687. ap->link_time = ap->cur_time;
  3688. ap->flags &= ~(MR_NP_LOADED);
  3689. ap->txconfig = 0;
  3690. tw32(MAC_TX_AUTO_NEG, 0);
  3691. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3692. tw32_f(MAC_MODE, tp->mac_mode);
  3693. udelay(40);
  3694. ret = ANEG_TIMER_ENAB;
  3695. ap->state = ANEG_STATE_RESTART;
  3696. /* fallthru */
  3697. case ANEG_STATE_RESTART:
  3698. delta = ap->cur_time - ap->link_time;
  3699. if (delta > ANEG_STATE_SETTLE_TIME)
  3700. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3701. else
  3702. ret = ANEG_TIMER_ENAB;
  3703. break;
  3704. case ANEG_STATE_DISABLE_LINK_OK:
  3705. ret = ANEG_DONE;
  3706. break;
  3707. case ANEG_STATE_ABILITY_DETECT_INIT:
  3708. ap->flags &= ~(MR_TOGGLE_TX);
  3709. ap->txconfig = ANEG_CFG_FD;
  3710. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3711. if (flowctrl & ADVERTISE_1000XPAUSE)
  3712. ap->txconfig |= ANEG_CFG_PS1;
  3713. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3714. ap->txconfig |= ANEG_CFG_PS2;
  3715. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3716. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3717. tw32_f(MAC_MODE, tp->mac_mode);
  3718. udelay(40);
  3719. ap->state = ANEG_STATE_ABILITY_DETECT;
  3720. break;
  3721. case ANEG_STATE_ABILITY_DETECT:
  3722. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3723. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3724. break;
  3725. case ANEG_STATE_ACK_DETECT_INIT:
  3726. ap->txconfig |= ANEG_CFG_ACK;
  3727. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3728. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3729. tw32_f(MAC_MODE, tp->mac_mode);
  3730. udelay(40);
  3731. ap->state = ANEG_STATE_ACK_DETECT;
  3732. /* fallthru */
  3733. case ANEG_STATE_ACK_DETECT:
  3734. if (ap->ack_match != 0) {
  3735. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3736. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3737. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3738. } else {
  3739. ap->state = ANEG_STATE_AN_ENABLE;
  3740. }
  3741. } else if (ap->ability_match != 0 &&
  3742. ap->rxconfig == 0) {
  3743. ap->state = ANEG_STATE_AN_ENABLE;
  3744. }
  3745. break;
  3746. case ANEG_STATE_COMPLETE_ACK_INIT:
  3747. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3748. ret = ANEG_FAILED;
  3749. break;
  3750. }
  3751. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3752. MR_LP_ADV_HALF_DUPLEX |
  3753. MR_LP_ADV_SYM_PAUSE |
  3754. MR_LP_ADV_ASYM_PAUSE |
  3755. MR_LP_ADV_REMOTE_FAULT1 |
  3756. MR_LP_ADV_REMOTE_FAULT2 |
  3757. MR_LP_ADV_NEXT_PAGE |
  3758. MR_TOGGLE_RX |
  3759. MR_NP_RX);
  3760. if (ap->rxconfig & ANEG_CFG_FD)
  3761. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3762. if (ap->rxconfig & ANEG_CFG_HD)
  3763. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3764. if (ap->rxconfig & ANEG_CFG_PS1)
  3765. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3766. if (ap->rxconfig & ANEG_CFG_PS2)
  3767. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3768. if (ap->rxconfig & ANEG_CFG_RF1)
  3769. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3770. if (ap->rxconfig & ANEG_CFG_RF2)
  3771. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3772. if (ap->rxconfig & ANEG_CFG_NP)
  3773. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3774. ap->link_time = ap->cur_time;
  3775. ap->flags ^= (MR_TOGGLE_TX);
  3776. if (ap->rxconfig & 0x0008)
  3777. ap->flags |= MR_TOGGLE_RX;
  3778. if (ap->rxconfig & ANEG_CFG_NP)
  3779. ap->flags |= MR_NP_RX;
  3780. ap->flags |= MR_PAGE_RX;
  3781. ap->state = ANEG_STATE_COMPLETE_ACK;
  3782. ret = ANEG_TIMER_ENAB;
  3783. break;
  3784. case ANEG_STATE_COMPLETE_ACK:
  3785. if (ap->ability_match != 0 &&
  3786. ap->rxconfig == 0) {
  3787. ap->state = ANEG_STATE_AN_ENABLE;
  3788. break;
  3789. }
  3790. delta = ap->cur_time - ap->link_time;
  3791. if (delta > ANEG_STATE_SETTLE_TIME) {
  3792. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3793. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3794. } else {
  3795. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3796. !(ap->flags & MR_NP_RX)) {
  3797. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3798. } else {
  3799. ret = ANEG_FAILED;
  3800. }
  3801. }
  3802. }
  3803. break;
  3804. case ANEG_STATE_IDLE_DETECT_INIT:
  3805. ap->link_time = ap->cur_time;
  3806. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3807. tw32_f(MAC_MODE, tp->mac_mode);
  3808. udelay(40);
  3809. ap->state = ANEG_STATE_IDLE_DETECT;
  3810. ret = ANEG_TIMER_ENAB;
  3811. break;
  3812. case ANEG_STATE_IDLE_DETECT:
  3813. if (ap->ability_match != 0 &&
  3814. ap->rxconfig == 0) {
  3815. ap->state = ANEG_STATE_AN_ENABLE;
  3816. break;
  3817. }
  3818. delta = ap->cur_time - ap->link_time;
  3819. if (delta > ANEG_STATE_SETTLE_TIME) {
  3820. /* XXX another gem from the Broadcom driver :( */
  3821. ap->state = ANEG_STATE_LINK_OK;
  3822. }
  3823. break;
  3824. case ANEG_STATE_LINK_OK:
  3825. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3826. ret = ANEG_DONE;
  3827. break;
  3828. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3829. /* ??? unimplemented */
  3830. break;
  3831. case ANEG_STATE_NEXT_PAGE_WAIT:
  3832. /* ??? unimplemented */
  3833. break;
  3834. default:
  3835. ret = ANEG_FAILED;
  3836. break;
  3837. }
  3838. return ret;
  3839. }
  3840. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3841. {
  3842. int res = 0;
  3843. struct tg3_fiber_aneginfo aninfo;
  3844. int status = ANEG_FAILED;
  3845. unsigned int tick;
  3846. u32 tmp;
  3847. tw32_f(MAC_TX_AUTO_NEG, 0);
  3848. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3849. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3850. udelay(40);
  3851. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3852. udelay(40);
  3853. memset(&aninfo, 0, sizeof(aninfo));
  3854. aninfo.flags |= MR_AN_ENABLE;
  3855. aninfo.state = ANEG_STATE_UNKNOWN;
  3856. aninfo.cur_time = 0;
  3857. tick = 0;
  3858. while (++tick < 195000) {
  3859. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3860. if (status == ANEG_DONE || status == ANEG_FAILED)
  3861. break;
  3862. udelay(1);
  3863. }
  3864. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3865. tw32_f(MAC_MODE, tp->mac_mode);
  3866. udelay(40);
  3867. *txflags = aninfo.txconfig;
  3868. *rxflags = aninfo.flags;
  3869. if (status == ANEG_DONE &&
  3870. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3871. MR_LP_ADV_FULL_DUPLEX)))
  3872. res = 1;
  3873. return res;
  3874. }
  3875. static void tg3_init_bcm8002(struct tg3 *tp)
  3876. {
  3877. u32 mac_status = tr32(MAC_STATUS);
  3878. int i;
  3879. /* Reset when initting first time or we have a link. */
  3880. if (tg3_flag(tp, INIT_COMPLETE) &&
  3881. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3882. return;
  3883. /* Set PLL lock range. */
  3884. tg3_writephy(tp, 0x16, 0x8007);
  3885. /* SW reset */
  3886. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3887. /* Wait for reset to complete. */
  3888. /* XXX schedule_timeout() ... */
  3889. for (i = 0; i < 500; i++)
  3890. udelay(10);
  3891. /* Config mode; select PMA/Ch 1 regs. */
  3892. tg3_writephy(tp, 0x10, 0x8411);
  3893. /* Enable auto-lock and comdet, select txclk for tx. */
  3894. tg3_writephy(tp, 0x11, 0x0a10);
  3895. tg3_writephy(tp, 0x18, 0x00a0);
  3896. tg3_writephy(tp, 0x16, 0x41ff);
  3897. /* Assert and deassert POR. */
  3898. tg3_writephy(tp, 0x13, 0x0400);
  3899. udelay(40);
  3900. tg3_writephy(tp, 0x13, 0x0000);
  3901. tg3_writephy(tp, 0x11, 0x0a50);
  3902. udelay(40);
  3903. tg3_writephy(tp, 0x11, 0x0a10);
  3904. /* Wait for signal to stabilize */
  3905. /* XXX schedule_timeout() ... */
  3906. for (i = 0; i < 15000; i++)
  3907. udelay(10);
  3908. /* Deselect the channel register so we can read the PHYID
  3909. * later.
  3910. */
  3911. tg3_writephy(tp, 0x10, 0x8011);
  3912. }
  3913. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3914. {
  3915. u16 flowctrl;
  3916. u32 sg_dig_ctrl, sg_dig_status;
  3917. u32 serdes_cfg, expected_sg_dig_ctrl;
  3918. int workaround, port_a;
  3919. int current_link_up;
  3920. serdes_cfg = 0;
  3921. expected_sg_dig_ctrl = 0;
  3922. workaround = 0;
  3923. port_a = 1;
  3924. current_link_up = 0;
  3925. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3926. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3927. workaround = 1;
  3928. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3929. port_a = 0;
  3930. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3931. /* preserve bits 20-23 for voltage regulator */
  3932. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3933. }
  3934. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3935. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3936. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3937. if (workaround) {
  3938. u32 val = serdes_cfg;
  3939. if (port_a)
  3940. val |= 0xc010000;
  3941. else
  3942. val |= 0x4010000;
  3943. tw32_f(MAC_SERDES_CFG, val);
  3944. }
  3945. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3946. }
  3947. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3948. tg3_setup_flow_control(tp, 0, 0);
  3949. current_link_up = 1;
  3950. }
  3951. goto out;
  3952. }
  3953. /* Want auto-negotiation. */
  3954. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3955. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3956. if (flowctrl & ADVERTISE_1000XPAUSE)
  3957. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3958. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3959. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3960. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3961. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3962. tp->serdes_counter &&
  3963. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3964. MAC_STATUS_RCVD_CFG)) ==
  3965. MAC_STATUS_PCS_SYNCED)) {
  3966. tp->serdes_counter--;
  3967. current_link_up = 1;
  3968. goto out;
  3969. }
  3970. restart_autoneg:
  3971. if (workaround)
  3972. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3973. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3974. udelay(5);
  3975. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3976. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3977. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3978. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3979. MAC_STATUS_SIGNAL_DET)) {
  3980. sg_dig_status = tr32(SG_DIG_STATUS);
  3981. mac_status = tr32(MAC_STATUS);
  3982. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3983. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3984. u32 local_adv = 0, remote_adv = 0;
  3985. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3986. local_adv |= ADVERTISE_1000XPAUSE;
  3987. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3988. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3989. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3990. remote_adv |= LPA_1000XPAUSE;
  3991. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3992. remote_adv |= LPA_1000XPAUSE_ASYM;
  3993. tp->link_config.rmt_adv =
  3994. mii_adv_to_ethtool_adv_x(remote_adv);
  3995. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3996. current_link_up = 1;
  3997. tp->serdes_counter = 0;
  3998. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3999. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4000. if (tp->serdes_counter)
  4001. tp->serdes_counter--;
  4002. else {
  4003. if (workaround) {
  4004. u32 val = serdes_cfg;
  4005. if (port_a)
  4006. val |= 0xc010000;
  4007. else
  4008. val |= 0x4010000;
  4009. tw32_f(MAC_SERDES_CFG, val);
  4010. }
  4011. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4012. udelay(40);
  4013. /* Link parallel detection - link is up */
  4014. /* only if we have PCS_SYNC and not */
  4015. /* receiving config code words */
  4016. mac_status = tr32(MAC_STATUS);
  4017. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4018. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4019. tg3_setup_flow_control(tp, 0, 0);
  4020. current_link_up = 1;
  4021. tp->phy_flags |=
  4022. TG3_PHYFLG_PARALLEL_DETECT;
  4023. tp->serdes_counter =
  4024. SERDES_PARALLEL_DET_TIMEOUT;
  4025. } else
  4026. goto restart_autoneg;
  4027. }
  4028. }
  4029. } else {
  4030. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4031. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4032. }
  4033. out:
  4034. return current_link_up;
  4035. }
  4036. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4037. {
  4038. int current_link_up = 0;
  4039. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4040. goto out;
  4041. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4042. u32 txflags, rxflags;
  4043. int i;
  4044. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4045. u32 local_adv = 0, remote_adv = 0;
  4046. if (txflags & ANEG_CFG_PS1)
  4047. local_adv |= ADVERTISE_1000XPAUSE;
  4048. if (txflags & ANEG_CFG_PS2)
  4049. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4050. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4051. remote_adv |= LPA_1000XPAUSE;
  4052. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4053. remote_adv |= LPA_1000XPAUSE_ASYM;
  4054. tp->link_config.rmt_adv =
  4055. mii_adv_to_ethtool_adv_x(remote_adv);
  4056. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4057. current_link_up = 1;
  4058. }
  4059. for (i = 0; i < 30; i++) {
  4060. udelay(20);
  4061. tw32_f(MAC_STATUS,
  4062. (MAC_STATUS_SYNC_CHANGED |
  4063. MAC_STATUS_CFG_CHANGED));
  4064. udelay(40);
  4065. if ((tr32(MAC_STATUS) &
  4066. (MAC_STATUS_SYNC_CHANGED |
  4067. MAC_STATUS_CFG_CHANGED)) == 0)
  4068. break;
  4069. }
  4070. mac_status = tr32(MAC_STATUS);
  4071. if (current_link_up == 0 &&
  4072. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4073. !(mac_status & MAC_STATUS_RCVD_CFG))
  4074. current_link_up = 1;
  4075. } else {
  4076. tg3_setup_flow_control(tp, 0, 0);
  4077. /* Forcing 1000FD link up. */
  4078. current_link_up = 1;
  4079. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4080. udelay(40);
  4081. tw32_f(MAC_MODE, tp->mac_mode);
  4082. udelay(40);
  4083. }
  4084. out:
  4085. return current_link_up;
  4086. }
  4087. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4088. {
  4089. u32 orig_pause_cfg;
  4090. u16 orig_active_speed;
  4091. u8 orig_active_duplex;
  4092. u32 mac_status;
  4093. int current_link_up;
  4094. int i;
  4095. orig_pause_cfg = tp->link_config.active_flowctrl;
  4096. orig_active_speed = tp->link_config.active_speed;
  4097. orig_active_duplex = tp->link_config.active_duplex;
  4098. if (!tg3_flag(tp, HW_AUTONEG) &&
  4099. netif_carrier_ok(tp->dev) &&
  4100. tg3_flag(tp, INIT_COMPLETE)) {
  4101. mac_status = tr32(MAC_STATUS);
  4102. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4103. MAC_STATUS_SIGNAL_DET |
  4104. MAC_STATUS_CFG_CHANGED |
  4105. MAC_STATUS_RCVD_CFG);
  4106. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4107. MAC_STATUS_SIGNAL_DET)) {
  4108. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4109. MAC_STATUS_CFG_CHANGED));
  4110. return 0;
  4111. }
  4112. }
  4113. tw32_f(MAC_TX_AUTO_NEG, 0);
  4114. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4115. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4116. tw32_f(MAC_MODE, tp->mac_mode);
  4117. udelay(40);
  4118. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4119. tg3_init_bcm8002(tp);
  4120. /* Enable link change event even when serdes polling. */
  4121. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4122. udelay(40);
  4123. current_link_up = 0;
  4124. tp->link_config.rmt_adv = 0;
  4125. mac_status = tr32(MAC_STATUS);
  4126. if (tg3_flag(tp, HW_AUTONEG))
  4127. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4128. else
  4129. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4130. tp->napi[0].hw_status->status =
  4131. (SD_STATUS_UPDATED |
  4132. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4133. for (i = 0; i < 100; i++) {
  4134. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4135. MAC_STATUS_CFG_CHANGED));
  4136. udelay(5);
  4137. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4138. MAC_STATUS_CFG_CHANGED |
  4139. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4140. break;
  4141. }
  4142. mac_status = tr32(MAC_STATUS);
  4143. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4144. current_link_up = 0;
  4145. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4146. tp->serdes_counter == 0) {
  4147. tw32_f(MAC_MODE, (tp->mac_mode |
  4148. MAC_MODE_SEND_CONFIGS));
  4149. udelay(1);
  4150. tw32_f(MAC_MODE, tp->mac_mode);
  4151. }
  4152. }
  4153. if (current_link_up == 1) {
  4154. tp->link_config.active_speed = SPEED_1000;
  4155. tp->link_config.active_duplex = DUPLEX_FULL;
  4156. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4157. LED_CTRL_LNKLED_OVERRIDE |
  4158. LED_CTRL_1000MBPS_ON));
  4159. } else {
  4160. tp->link_config.active_speed = SPEED_UNKNOWN;
  4161. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4162. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4163. LED_CTRL_LNKLED_OVERRIDE |
  4164. LED_CTRL_TRAFFIC_OVERRIDE));
  4165. }
  4166. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4167. if (current_link_up)
  4168. netif_carrier_on(tp->dev);
  4169. else
  4170. netif_carrier_off(tp->dev);
  4171. tg3_link_report(tp);
  4172. } else {
  4173. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4174. if (orig_pause_cfg != now_pause_cfg ||
  4175. orig_active_speed != tp->link_config.active_speed ||
  4176. orig_active_duplex != tp->link_config.active_duplex)
  4177. tg3_link_report(tp);
  4178. }
  4179. return 0;
  4180. }
  4181. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4182. {
  4183. int current_link_up, err = 0;
  4184. u32 bmsr, bmcr;
  4185. u16 current_speed;
  4186. u8 current_duplex;
  4187. u32 local_adv, remote_adv;
  4188. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4189. tw32_f(MAC_MODE, tp->mac_mode);
  4190. udelay(40);
  4191. tw32(MAC_EVENT, 0);
  4192. tw32_f(MAC_STATUS,
  4193. (MAC_STATUS_SYNC_CHANGED |
  4194. MAC_STATUS_CFG_CHANGED |
  4195. MAC_STATUS_MI_COMPLETION |
  4196. MAC_STATUS_LNKSTATE_CHANGED));
  4197. udelay(40);
  4198. if (force_reset)
  4199. tg3_phy_reset(tp);
  4200. current_link_up = 0;
  4201. current_speed = SPEED_UNKNOWN;
  4202. current_duplex = DUPLEX_UNKNOWN;
  4203. tp->link_config.rmt_adv = 0;
  4204. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4205. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4206. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4207. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4208. bmsr |= BMSR_LSTATUS;
  4209. else
  4210. bmsr &= ~BMSR_LSTATUS;
  4211. }
  4212. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4213. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4214. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4215. /* do nothing, just check for link up at the end */
  4216. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4217. u32 adv, newadv;
  4218. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4219. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4220. ADVERTISE_1000XPAUSE |
  4221. ADVERTISE_1000XPSE_ASYM |
  4222. ADVERTISE_SLCT);
  4223. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4224. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4225. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4226. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4227. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4228. tg3_writephy(tp, MII_BMCR, bmcr);
  4229. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4230. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4231. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4232. return err;
  4233. }
  4234. } else {
  4235. u32 new_bmcr;
  4236. bmcr &= ~BMCR_SPEED1000;
  4237. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4238. if (tp->link_config.duplex == DUPLEX_FULL)
  4239. new_bmcr |= BMCR_FULLDPLX;
  4240. if (new_bmcr != bmcr) {
  4241. /* BMCR_SPEED1000 is a reserved bit that needs
  4242. * to be set on write.
  4243. */
  4244. new_bmcr |= BMCR_SPEED1000;
  4245. /* Force a linkdown */
  4246. if (netif_carrier_ok(tp->dev)) {
  4247. u32 adv;
  4248. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4249. adv &= ~(ADVERTISE_1000XFULL |
  4250. ADVERTISE_1000XHALF |
  4251. ADVERTISE_SLCT);
  4252. tg3_writephy(tp, MII_ADVERTISE, adv);
  4253. tg3_writephy(tp, MII_BMCR, bmcr |
  4254. BMCR_ANRESTART |
  4255. BMCR_ANENABLE);
  4256. udelay(10);
  4257. netif_carrier_off(tp->dev);
  4258. }
  4259. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4260. bmcr = new_bmcr;
  4261. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4262. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4263. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4264. ASIC_REV_5714) {
  4265. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4266. bmsr |= BMSR_LSTATUS;
  4267. else
  4268. bmsr &= ~BMSR_LSTATUS;
  4269. }
  4270. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4271. }
  4272. }
  4273. if (bmsr & BMSR_LSTATUS) {
  4274. current_speed = SPEED_1000;
  4275. current_link_up = 1;
  4276. if (bmcr & BMCR_FULLDPLX)
  4277. current_duplex = DUPLEX_FULL;
  4278. else
  4279. current_duplex = DUPLEX_HALF;
  4280. local_adv = 0;
  4281. remote_adv = 0;
  4282. if (bmcr & BMCR_ANENABLE) {
  4283. u32 common;
  4284. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4285. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4286. common = local_adv & remote_adv;
  4287. if (common & (ADVERTISE_1000XHALF |
  4288. ADVERTISE_1000XFULL)) {
  4289. if (common & ADVERTISE_1000XFULL)
  4290. current_duplex = DUPLEX_FULL;
  4291. else
  4292. current_duplex = DUPLEX_HALF;
  4293. tp->link_config.rmt_adv =
  4294. mii_adv_to_ethtool_adv_x(remote_adv);
  4295. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4296. /* Link is up via parallel detect */
  4297. } else {
  4298. current_link_up = 0;
  4299. }
  4300. }
  4301. }
  4302. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4303. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4304. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4305. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4306. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4307. tw32_f(MAC_MODE, tp->mac_mode);
  4308. udelay(40);
  4309. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4310. tp->link_config.active_speed = current_speed;
  4311. tp->link_config.active_duplex = current_duplex;
  4312. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4313. if (current_link_up)
  4314. netif_carrier_on(tp->dev);
  4315. else {
  4316. netif_carrier_off(tp->dev);
  4317. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4318. }
  4319. tg3_link_report(tp);
  4320. }
  4321. return err;
  4322. }
  4323. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4324. {
  4325. if (tp->serdes_counter) {
  4326. /* Give autoneg time to complete. */
  4327. tp->serdes_counter--;
  4328. return;
  4329. }
  4330. if (!netif_carrier_ok(tp->dev) &&
  4331. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4332. u32 bmcr;
  4333. tg3_readphy(tp, MII_BMCR, &bmcr);
  4334. if (bmcr & BMCR_ANENABLE) {
  4335. u32 phy1, phy2;
  4336. /* Select shadow register 0x1f */
  4337. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4338. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4339. /* Select expansion interrupt status register */
  4340. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4341. MII_TG3_DSP_EXP1_INT_STAT);
  4342. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4343. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4344. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4345. /* We have signal detect and not receiving
  4346. * config code words, link is up by parallel
  4347. * detection.
  4348. */
  4349. bmcr &= ~BMCR_ANENABLE;
  4350. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4351. tg3_writephy(tp, MII_BMCR, bmcr);
  4352. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4353. }
  4354. }
  4355. } else if (netif_carrier_ok(tp->dev) &&
  4356. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4357. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4358. u32 phy2;
  4359. /* Select expansion interrupt status register */
  4360. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4361. MII_TG3_DSP_EXP1_INT_STAT);
  4362. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4363. if (phy2 & 0x20) {
  4364. u32 bmcr;
  4365. /* Config code words received, turn on autoneg. */
  4366. tg3_readphy(tp, MII_BMCR, &bmcr);
  4367. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4368. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4369. }
  4370. }
  4371. }
  4372. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4373. {
  4374. u32 val;
  4375. int err;
  4376. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4377. err = tg3_setup_fiber_phy(tp, force_reset);
  4378. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4379. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4380. else
  4381. err = tg3_setup_copper_phy(tp, force_reset);
  4382. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4383. u32 scale;
  4384. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4385. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4386. scale = 65;
  4387. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4388. scale = 6;
  4389. else
  4390. scale = 12;
  4391. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4392. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4393. tw32(GRC_MISC_CFG, val);
  4394. }
  4395. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4396. (6 << TX_LENGTHS_IPG_SHIFT);
  4397. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4398. val |= tr32(MAC_TX_LENGTHS) &
  4399. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4400. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4401. if (tp->link_config.active_speed == SPEED_1000 &&
  4402. tp->link_config.active_duplex == DUPLEX_HALF)
  4403. tw32(MAC_TX_LENGTHS, val |
  4404. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4405. else
  4406. tw32(MAC_TX_LENGTHS, val |
  4407. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4408. if (!tg3_flag(tp, 5705_PLUS)) {
  4409. if (netif_carrier_ok(tp->dev)) {
  4410. tw32(HOSTCC_STAT_COAL_TICKS,
  4411. tp->coal.stats_block_coalesce_usecs);
  4412. } else {
  4413. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4414. }
  4415. }
  4416. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4417. val = tr32(PCIE_PWR_MGMT_THRESH);
  4418. if (!netif_carrier_ok(tp->dev))
  4419. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4420. tp->pwrmgmt_thresh;
  4421. else
  4422. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4423. tw32(PCIE_PWR_MGMT_THRESH, val);
  4424. }
  4425. return err;
  4426. }
  4427. static inline int tg3_irq_sync(struct tg3 *tp)
  4428. {
  4429. return tp->irq_sync;
  4430. }
  4431. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4432. {
  4433. int i;
  4434. dst = (u32 *)((u8 *)dst + off);
  4435. for (i = 0; i < len; i += sizeof(u32))
  4436. *dst++ = tr32(off + i);
  4437. }
  4438. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4439. {
  4440. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4441. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4442. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4443. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4444. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4445. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4446. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4447. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4448. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4449. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4450. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4451. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4452. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4453. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4454. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4455. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4456. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4457. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4458. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4459. if (tg3_flag(tp, SUPPORT_MSIX))
  4460. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4461. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4462. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4463. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4464. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4465. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4466. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4467. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4468. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4469. if (!tg3_flag(tp, 5705_PLUS)) {
  4470. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4471. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4472. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4473. }
  4474. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4475. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4476. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4477. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4478. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4479. if (tg3_flag(tp, NVRAM))
  4480. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4481. }
  4482. static void tg3_dump_state(struct tg3 *tp)
  4483. {
  4484. int i;
  4485. u32 *regs;
  4486. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4487. if (!regs) {
  4488. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4489. return;
  4490. }
  4491. if (tg3_flag(tp, PCI_EXPRESS)) {
  4492. /* Read up to but not including private PCI registers */
  4493. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4494. regs[i / sizeof(u32)] = tr32(i);
  4495. } else
  4496. tg3_dump_legacy_regs(tp, regs);
  4497. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4498. if (!regs[i + 0] && !regs[i + 1] &&
  4499. !regs[i + 2] && !regs[i + 3])
  4500. continue;
  4501. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4502. i * 4,
  4503. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4504. }
  4505. kfree(regs);
  4506. for (i = 0; i < tp->irq_cnt; i++) {
  4507. struct tg3_napi *tnapi = &tp->napi[i];
  4508. /* SW status block */
  4509. netdev_err(tp->dev,
  4510. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4511. i,
  4512. tnapi->hw_status->status,
  4513. tnapi->hw_status->status_tag,
  4514. tnapi->hw_status->rx_jumbo_consumer,
  4515. tnapi->hw_status->rx_consumer,
  4516. tnapi->hw_status->rx_mini_consumer,
  4517. tnapi->hw_status->idx[0].rx_producer,
  4518. tnapi->hw_status->idx[0].tx_consumer);
  4519. netdev_err(tp->dev,
  4520. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4521. i,
  4522. tnapi->last_tag, tnapi->last_irq_tag,
  4523. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4524. tnapi->rx_rcb_ptr,
  4525. tnapi->prodring.rx_std_prod_idx,
  4526. tnapi->prodring.rx_std_cons_idx,
  4527. tnapi->prodring.rx_jmb_prod_idx,
  4528. tnapi->prodring.rx_jmb_cons_idx);
  4529. }
  4530. }
  4531. /* This is called whenever we suspect that the system chipset is re-
  4532. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4533. * is bogus tx completions. We try to recover by setting the
  4534. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4535. * in the workqueue.
  4536. */
  4537. static void tg3_tx_recover(struct tg3 *tp)
  4538. {
  4539. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4540. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4541. netdev_warn(tp->dev,
  4542. "The system may be re-ordering memory-mapped I/O "
  4543. "cycles to the network device, attempting to recover. "
  4544. "Please report the problem to the driver maintainer "
  4545. "and include system chipset information.\n");
  4546. spin_lock(&tp->lock);
  4547. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4548. spin_unlock(&tp->lock);
  4549. }
  4550. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4551. {
  4552. /* Tell compiler to fetch tx indices from memory. */
  4553. barrier();
  4554. return tnapi->tx_pending -
  4555. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4556. }
  4557. /* Tigon3 never reports partial packet sends. So we do not
  4558. * need special logic to handle SKBs that have not had all
  4559. * of their frags sent yet, like SunGEM does.
  4560. */
  4561. static void tg3_tx(struct tg3_napi *tnapi)
  4562. {
  4563. struct tg3 *tp = tnapi->tp;
  4564. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4565. u32 sw_idx = tnapi->tx_cons;
  4566. struct netdev_queue *txq;
  4567. int index = tnapi - tp->napi;
  4568. unsigned int pkts_compl = 0, bytes_compl = 0;
  4569. if (tg3_flag(tp, ENABLE_TSS))
  4570. index--;
  4571. txq = netdev_get_tx_queue(tp->dev, index);
  4572. while (sw_idx != hw_idx) {
  4573. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4574. struct sk_buff *skb = ri->skb;
  4575. int i, tx_bug = 0;
  4576. if (unlikely(skb == NULL)) {
  4577. tg3_tx_recover(tp);
  4578. return;
  4579. }
  4580. pci_unmap_single(tp->pdev,
  4581. dma_unmap_addr(ri, mapping),
  4582. skb_headlen(skb),
  4583. PCI_DMA_TODEVICE);
  4584. ri->skb = NULL;
  4585. while (ri->fragmented) {
  4586. ri->fragmented = false;
  4587. sw_idx = NEXT_TX(sw_idx);
  4588. ri = &tnapi->tx_buffers[sw_idx];
  4589. }
  4590. sw_idx = NEXT_TX(sw_idx);
  4591. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4592. ri = &tnapi->tx_buffers[sw_idx];
  4593. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4594. tx_bug = 1;
  4595. pci_unmap_page(tp->pdev,
  4596. dma_unmap_addr(ri, mapping),
  4597. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4598. PCI_DMA_TODEVICE);
  4599. while (ri->fragmented) {
  4600. ri->fragmented = false;
  4601. sw_idx = NEXT_TX(sw_idx);
  4602. ri = &tnapi->tx_buffers[sw_idx];
  4603. }
  4604. sw_idx = NEXT_TX(sw_idx);
  4605. }
  4606. pkts_compl++;
  4607. bytes_compl += skb->len;
  4608. dev_kfree_skb(skb);
  4609. if (unlikely(tx_bug)) {
  4610. tg3_tx_recover(tp);
  4611. return;
  4612. }
  4613. }
  4614. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4615. tnapi->tx_cons = sw_idx;
  4616. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4617. * before checking for netif_queue_stopped(). Without the
  4618. * memory barrier, there is a small possibility that tg3_start_xmit()
  4619. * will miss it and cause the queue to be stopped forever.
  4620. */
  4621. smp_mb();
  4622. if (unlikely(netif_tx_queue_stopped(txq) &&
  4623. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4624. __netif_tx_lock(txq, smp_processor_id());
  4625. if (netif_tx_queue_stopped(txq) &&
  4626. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4627. netif_tx_wake_queue(txq);
  4628. __netif_tx_unlock(txq);
  4629. }
  4630. }
  4631. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4632. {
  4633. if (!ri->data)
  4634. return;
  4635. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4636. map_sz, PCI_DMA_FROMDEVICE);
  4637. kfree(ri->data);
  4638. ri->data = NULL;
  4639. }
  4640. /* Returns size of skb allocated or < 0 on error.
  4641. *
  4642. * We only need to fill in the address because the other members
  4643. * of the RX descriptor are invariant, see tg3_init_rings.
  4644. *
  4645. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4646. * posting buffers we only dirty the first cache line of the RX
  4647. * descriptor (containing the address). Whereas for the RX status
  4648. * buffers the cpu only reads the last cacheline of the RX descriptor
  4649. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4650. */
  4651. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4652. u32 opaque_key, u32 dest_idx_unmasked)
  4653. {
  4654. struct tg3_rx_buffer_desc *desc;
  4655. struct ring_info *map;
  4656. u8 *data;
  4657. dma_addr_t mapping;
  4658. int skb_size, data_size, dest_idx;
  4659. switch (opaque_key) {
  4660. case RXD_OPAQUE_RING_STD:
  4661. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4662. desc = &tpr->rx_std[dest_idx];
  4663. map = &tpr->rx_std_buffers[dest_idx];
  4664. data_size = tp->rx_pkt_map_sz;
  4665. break;
  4666. case RXD_OPAQUE_RING_JUMBO:
  4667. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4668. desc = &tpr->rx_jmb[dest_idx].std;
  4669. map = &tpr->rx_jmb_buffers[dest_idx];
  4670. data_size = TG3_RX_JMB_MAP_SZ;
  4671. break;
  4672. default:
  4673. return -EINVAL;
  4674. }
  4675. /* Do not overwrite any of the map or rp information
  4676. * until we are sure we can commit to a new buffer.
  4677. *
  4678. * Callers depend upon this behavior and assume that
  4679. * we leave everything unchanged if we fail.
  4680. */
  4681. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4682. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4683. data = kmalloc(skb_size, GFP_ATOMIC);
  4684. if (!data)
  4685. return -ENOMEM;
  4686. mapping = pci_map_single(tp->pdev,
  4687. data + TG3_RX_OFFSET(tp),
  4688. data_size,
  4689. PCI_DMA_FROMDEVICE);
  4690. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4691. kfree(data);
  4692. return -EIO;
  4693. }
  4694. map->data = data;
  4695. dma_unmap_addr_set(map, mapping, mapping);
  4696. desc->addr_hi = ((u64)mapping >> 32);
  4697. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4698. return data_size;
  4699. }
  4700. /* We only need to move over in the address because the other
  4701. * members of the RX descriptor are invariant. See notes above
  4702. * tg3_alloc_rx_data for full details.
  4703. */
  4704. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4705. struct tg3_rx_prodring_set *dpr,
  4706. u32 opaque_key, int src_idx,
  4707. u32 dest_idx_unmasked)
  4708. {
  4709. struct tg3 *tp = tnapi->tp;
  4710. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4711. struct ring_info *src_map, *dest_map;
  4712. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4713. int dest_idx;
  4714. switch (opaque_key) {
  4715. case RXD_OPAQUE_RING_STD:
  4716. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4717. dest_desc = &dpr->rx_std[dest_idx];
  4718. dest_map = &dpr->rx_std_buffers[dest_idx];
  4719. src_desc = &spr->rx_std[src_idx];
  4720. src_map = &spr->rx_std_buffers[src_idx];
  4721. break;
  4722. case RXD_OPAQUE_RING_JUMBO:
  4723. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4724. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4725. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4726. src_desc = &spr->rx_jmb[src_idx].std;
  4727. src_map = &spr->rx_jmb_buffers[src_idx];
  4728. break;
  4729. default:
  4730. return;
  4731. }
  4732. dest_map->data = src_map->data;
  4733. dma_unmap_addr_set(dest_map, mapping,
  4734. dma_unmap_addr(src_map, mapping));
  4735. dest_desc->addr_hi = src_desc->addr_hi;
  4736. dest_desc->addr_lo = src_desc->addr_lo;
  4737. /* Ensure that the update to the skb happens after the physical
  4738. * addresses have been transferred to the new BD location.
  4739. */
  4740. smp_wmb();
  4741. src_map->data = NULL;
  4742. }
  4743. /* The RX ring scheme is composed of multiple rings which post fresh
  4744. * buffers to the chip, and one special ring the chip uses to report
  4745. * status back to the host.
  4746. *
  4747. * The special ring reports the status of received packets to the
  4748. * host. The chip does not write into the original descriptor the
  4749. * RX buffer was obtained from. The chip simply takes the original
  4750. * descriptor as provided by the host, updates the status and length
  4751. * field, then writes this into the next status ring entry.
  4752. *
  4753. * Each ring the host uses to post buffers to the chip is described
  4754. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4755. * it is first placed into the on-chip ram. When the packet's length
  4756. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4757. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4758. * which is within the range of the new packet's length is chosen.
  4759. *
  4760. * The "separate ring for rx status" scheme may sound queer, but it makes
  4761. * sense from a cache coherency perspective. If only the host writes
  4762. * to the buffer post rings, and only the chip writes to the rx status
  4763. * rings, then cache lines never move beyond shared-modified state.
  4764. * If both the host and chip were to write into the same ring, cache line
  4765. * eviction could occur since both entities want it in an exclusive state.
  4766. */
  4767. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4768. {
  4769. struct tg3 *tp = tnapi->tp;
  4770. u32 work_mask, rx_std_posted = 0;
  4771. u32 std_prod_idx, jmb_prod_idx;
  4772. u32 sw_idx = tnapi->rx_rcb_ptr;
  4773. u16 hw_idx;
  4774. int received;
  4775. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4776. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4777. /*
  4778. * We need to order the read of hw_idx and the read of
  4779. * the opaque cookie.
  4780. */
  4781. rmb();
  4782. work_mask = 0;
  4783. received = 0;
  4784. std_prod_idx = tpr->rx_std_prod_idx;
  4785. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4786. while (sw_idx != hw_idx && budget > 0) {
  4787. struct ring_info *ri;
  4788. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4789. unsigned int len;
  4790. struct sk_buff *skb;
  4791. dma_addr_t dma_addr;
  4792. u32 opaque_key, desc_idx, *post_ptr;
  4793. u8 *data;
  4794. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4795. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4796. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4797. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4798. dma_addr = dma_unmap_addr(ri, mapping);
  4799. data = ri->data;
  4800. post_ptr = &std_prod_idx;
  4801. rx_std_posted++;
  4802. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4803. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4804. dma_addr = dma_unmap_addr(ri, mapping);
  4805. data = ri->data;
  4806. post_ptr = &jmb_prod_idx;
  4807. } else
  4808. goto next_pkt_nopost;
  4809. work_mask |= opaque_key;
  4810. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4811. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4812. drop_it:
  4813. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4814. desc_idx, *post_ptr);
  4815. drop_it_no_recycle:
  4816. /* Other statistics kept track of by card. */
  4817. tp->rx_dropped++;
  4818. goto next_pkt;
  4819. }
  4820. prefetch(data + TG3_RX_OFFSET(tp));
  4821. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4822. ETH_FCS_LEN;
  4823. if (len > TG3_RX_COPY_THRESH(tp)) {
  4824. int skb_size;
  4825. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  4826. *post_ptr);
  4827. if (skb_size < 0)
  4828. goto drop_it;
  4829. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4830. PCI_DMA_FROMDEVICE);
  4831. skb = build_skb(data);
  4832. if (!skb) {
  4833. kfree(data);
  4834. goto drop_it_no_recycle;
  4835. }
  4836. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4837. /* Ensure that the update to the data happens
  4838. * after the usage of the old DMA mapping.
  4839. */
  4840. smp_wmb();
  4841. ri->data = NULL;
  4842. } else {
  4843. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4844. desc_idx, *post_ptr);
  4845. skb = netdev_alloc_skb(tp->dev,
  4846. len + TG3_RAW_IP_ALIGN);
  4847. if (skb == NULL)
  4848. goto drop_it_no_recycle;
  4849. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  4850. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4851. memcpy(skb->data,
  4852. data + TG3_RX_OFFSET(tp),
  4853. len);
  4854. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4855. }
  4856. skb_put(skb, len);
  4857. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4858. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4859. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4860. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4861. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4862. else
  4863. skb_checksum_none_assert(skb);
  4864. skb->protocol = eth_type_trans(skb, tp->dev);
  4865. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4866. skb->protocol != htons(ETH_P_8021Q)) {
  4867. dev_kfree_skb(skb);
  4868. goto drop_it_no_recycle;
  4869. }
  4870. if (desc->type_flags & RXD_FLAG_VLAN &&
  4871. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4872. __vlan_hwaccel_put_tag(skb,
  4873. desc->err_vlan & RXD_VLAN_MASK);
  4874. napi_gro_receive(&tnapi->napi, skb);
  4875. received++;
  4876. budget--;
  4877. next_pkt:
  4878. (*post_ptr)++;
  4879. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4880. tpr->rx_std_prod_idx = std_prod_idx &
  4881. tp->rx_std_ring_mask;
  4882. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4883. tpr->rx_std_prod_idx);
  4884. work_mask &= ~RXD_OPAQUE_RING_STD;
  4885. rx_std_posted = 0;
  4886. }
  4887. next_pkt_nopost:
  4888. sw_idx++;
  4889. sw_idx &= tp->rx_ret_ring_mask;
  4890. /* Refresh hw_idx to see if there is new work */
  4891. if (sw_idx == hw_idx) {
  4892. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4893. rmb();
  4894. }
  4895. }
  4896. /* ACK the status ring. */
  4897. tnapi->rx_rcb_ptr = sw_idx;
  4898. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4899. /* Refill RX ring(s). */
  4900. if (!tg3_flag(tp, ENABLE_RSS)) {
  4901. /* Sync BD data before updating mailbox */
  4902. wmb();
  4903. if (work_mask & RXD_OPAQUE_RING_STD) {
  4904. tpr->rx_std_prod_idx = std_prod_idx &
  4905. tp->rx_std_ring_mask;
  4906. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4907. tpr->rx_std_prod_idx);
  4908. }
  4909. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4910. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4911. tp->rx_jmb_ring_mask;
  4912. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4913. tpr->rx_jmb_prod_idx);
  4914. }
  4915. mmiowb();
  4916. } else if (work_mask) {
  4917. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4918. * updated before the producer indices can be updated.
  4919. */
  4920. smp_wmb();
  4921. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4922. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4923. if (tnapi != &tp->napi[1]) {
  4924. tp->rx_refill = true;
  4925. napi_schedule(&tp->napi[1].napi);
  4926. }
  4927. }
  4928. return received;
  4929. }
  4930. static void tg3_poll_link(struct tg3 *tp)
  4931. {
  4932. /* handle link change and other phy events */
  4933. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4934. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4935. if (sblk->status & SD_STATUS_LINK_CHG) {
  4936. sblk->status = SD_STATUS_UPDATED |
  4937. (sblk->status & ~SD_STATUS_LINK_CHG);
  4938. spin_lock(&tp->lock);
  4939. if (tg3_flag(tp, USE_PHYLIB)) {
  4940. tw32_f(MAC_STATUS,
  4941. (MAC_STATUS_SYNC_CHANGED |
  4942. MAC_STATUS_CFG_CHANGED |
  4943. MAC_STATUS_MI_COMPLETION |
  4944. MAC_STATUS_LNKSTATE_CHANGED));
  4945. udelay(40);
  4946. } else
  4947. tg3_setup_phy(tp, 0);
  4948. spin_unlock(&tp->lock);
  4949. }
  4950. }
  4951. }
  4952. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4953. struct tg3_rx_prodring_set *dpr,
  4954. struct tg3_rx_prodring_set *spr)
  4955. {
  4956. u32 si, di, cpycnt, src_prod_idx;
  4957. int i, err = 0;
  4958. while (1) {
  4959. src_prod_idx = spr->rx_std_prod_idx;
  4960. /* Make sure updates to the rx_std_buffers[] entries and the
  4961. * standard producer index are seen in the correct order.
  4962. */
  4963. smp_rmb();
  4964. if (spr->rx_std_cons_idx == src_prod_idx)
  4965. break;
  4966. if (spr->rx_std_cons_idx < src_prod_idx)
  4967. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4968. else
  4969. cpycnt = tp->rx_std_ring_mask + 1 -
  4970. spr->rx_std_cons_idx;
  4971. cpycnt = min(cpycnt,
  4972. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4973. si = spr->rx_std_cons_idx;
  4974. di = dpr->rx_std_prod_idx;
  4975. for (i = di; i < di + cpycnt; i++) {
  4976. if (dpr->rx_std_buffers[i].data) {
  4977. cpycnt = i - di;
  4978. err = -ENOSPC;
  4979. break;
  4980. }
  4981. }
  4982. if (!cpycnt)
  4983. break;
  4984. /* Ensure that updates to the rx_std_buffers ring and the
  4985. * shadowed hardware producer ring from tg3_recycle_skb() are
  4986. * ordered correctly WRT the skb check above.
  4987. */
  4988. smp_rmb();
  4989. memcpy(&dpr->rx_std_buffers[di],
  4990. &spr->rx_std_buffers[si],
  4991. cpycnt * sizeof(struct ring_info));
  4992. for (i = 0; i < cpycnt; i++, di++, si++) {
  4993. struct tg3_rx_buffer_desc *sbd, *dbd;
  4994. sbd = &spr->rx_std[si];
  4995. dbd = &dpr->rx_std[di];
  4996. dbd->addr_hi = sbd->addr_hi;
  4997. dbd->addr_lo = sbd->addr_lo;
  4998. }
  4999. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5000. tp->rx_std_ring_mask;
  5001. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5002. tp->rx_std_ring_mask;
  5003. }
  5004. while (1) {
  5005. src_prod_idx = spr->rx_jmb_prod_idx;
  5006. /* Make sure updates to the rx_jmb_buffers[] entries and
  5007. * the jumbo producer index are seen in the correct order.
  5008. */
  5009. smp_rmb();
  5010. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5011. break;
  5012. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5013. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5014. else
  5015. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5016. spr->rx_jmb_cons_idx;
  5017. cpycnt = min(cpycnt,
  5018. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5019. si = spr->rx_jmb_cons_idx;
  5020. di = dpr->rx_jmb_prod_idx;
  5021. for (i = di; i < di + cpycnt; i++) {
  5022. if (dpr->rx_jmb_buffers[i].data) {
  5023. cpycnt = i - di;
  5024. err = -ENOSPC;
  5025. break;
  5026. }
  5027. }
  5028. if (!cpycnt)
  5029. break;
  5030. /* Ensure that updates to the rx_jmb_buffers ring and the
  5031. * shadowed hardware producer ring from tg3_recycle_skb() are
  5032. * ordered correctly WRT the skb check above.
  5033. */
  5034. smp_rmb();
  5035. memcpy(&dpr->rx_jmb_buffers[di],
  5036. &spr->rx_jmb_buffers[si],
  5037. cpycnt * sizeof(struct ring_info));
  5038. for (i = 0; i < cpycnt; i++, di++, si++) {
  5039. struct tg3_rx_buffer_desc *sbd, *dbd;
  5040. sbd = &spr->rx_jmb[si].std;
  5041. dbd = &dpr->rx_jmb[di].std;
  5042. dbd->addr_hi = sbd->addr_hi;
  5043. dbd->addr_lo = sbd->addr_lo;
  5044. }
  5045. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5046. tp->rx_jmb_ring_mask;
  5047. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5048. tp->rx_jmb_ring_mask;
  5049. }
  5050. return err;
  5051. }
  5052. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5053. {
  5054. struct tg3 *tp = tnapi->tp;
  5055. /* run TX completion thread */
  5056. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5057. tg3_tx(tnapi);
  5058. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5059. return work_done;
  5060. }
  5061. /* run RX thread, within the bounds set by NAPI.
  5062. * All RX "locking" is done by ensuring outside
  5063. * code synchronizes with tg3->napi.poll()
  5064. */
  5065. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5066. work_done += tg3_rx(tnapi, budget - work_done);
  5067. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5068. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5069. int i, err = 0;
  5070. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5071. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5072. tp->rx_refill = false;
  5073. for (i = 1; i < tp->irq_cnt; i++)
  5074. err |= tg3_rx_prodring_xfer(tp, dpr,
  5075. &tp->napi[i].prodring);
  5076. wmb();
  5077. if (std_prod_idx != dpr->rx_std_prod_idx)
  5078. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5079. dpr->rx_std_prod_idx);
  5080. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5081. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5082. dpr->rx_jmb_prod_idx);
  5083. mmiowb();
  5084. if (err)
  5085. tw32_f(HOSTCC_MODE, tp->coal_now);
  5086. }
  5087. return work_done;
  5088. }
  5089. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5090. {
  5091. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5092. schedule_work(&tp->reset_task);
  5093. }
  5094. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5095. {
  5096. cancel_work_sync(&tp->reset_task);
  5097. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5098. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5099. }
  5100. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5101. {
  5102. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5103. struct tg3 *tp = tnapi->tp;
  5104. int work_done = 0;
  5105. struct tg3_hw_status *sblk = tnapi->hw_status;
  5106. while (1) {
  5107. work_done = tg3_poll_work(tnapi, work_done, budget);
  5108. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5109. goto tx_recovery;
  5110. if (unlikely(work_done >= budget))
  5111. break;
  5112. /* tp->last_tag is used in tg3_int_reenable() below
  5113. * to tell the hw how much work has been processed,
  5114. * so we must read it before checking for more work.
  5115. */
  5116. tnapi->last_tag = sblk->status_tag;
  5117. tnapi->last_irq_tag = tnapi->last_tag;
  5118. rmb();
  5119. /* check for RX/TX work to do */
  5120. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5121. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5122. /* This test here is not race free, but will reduce
  5123. * the number of interrupts by looping again.
  5124. */
  5125. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5126. continue;
  5127. napi_complete(napi);
  5128. /* Reenable interrupts. */
  5129. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5130. /* This test here is synchronized by napi_schedule()
  5131. * and napi_complete() to close the race condition.
  5132. */
  5133. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5134. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5135. HOSTCC_MODE_ENABLE |
  5136. tnapi->coal_now);
  5137. }
  5138. mmiowb();
  5139. break;
  5140. }
  5141. }
  5142. return work_done;
  5143. tx_recovery:
  5144. /* work_done is guaranteed to be less than budget. */
  5145. napi_complete(napi);
  5146. tg3_reset_task_schedule(tp);
  5147. return work_done;
  5148. }
  5149. static void tg3_process_error(struct tg3 *tp)
  5150. {
  5151. u32 val;
  5152. bool real_error = false;
  5153. if (tg3_flag(tp, ERROR_PROCESSED))
  5154. return;
  5155. /* Check Flow Attention register */
  5156. val = tr32(HOSTCC_FLOW_ATTN);
  5157. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5158. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5159. real_error = true;
  5160. }
  5161. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5162. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5163. real_error = true;
  5164. }
  5165. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5166. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5167. real_error = true;
  5168. }
  5169. if (!real_error)
  5170. return;
  5171. tg3_dump_state(tp);
  5172. tg3_flag_set(tp, ERROR_PROCESSED);
  5173. tg3_reset_task_schedule(tp);
  5174. }
  5175. static int tg3_poll(struct napi_struct *napi, int budget)
  5176. {
  5177. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5178. struct tg3 *tp = tnapi->tp;
  5179. int work_done = 0;
  5180. struct tg3_hw_status *sblk = tnapi->hw_status;
  5181. while (1) {
  5182. if (sblk->status & SD_STATUS_ERROR)
  5183. tg3_process_error(tp);
  5184. tg3_poll_link(tp);
  5185. work_done = tg3_poll_work(tnapi, work_done, budget);
  5186. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5187. goto tx_recovery;
  5188. if (unlikely(work_done >= budget))
  5189. break;
  5190. if (tg3_flag(tp, TAGGED_STATUS)) {
  5191. /* tp->last_tag is used in tg3_int_reenable() below
  5192. * to tell the hw how much work has been processed,
  5193. * so we must read it before checking for more work.
  5194. */
  5195. tnapi->last_tag = sblk->status_tag;
  5196. tnapi->last_irq_tag = tnapi->last_tag;
  5197. rmb();
  5198. } else
  5199. sblk->status &= ~SD_STATUS_UPDATED;
  5200. if (likely(!tg3_has_work(tnapi))) {
  5201. napi_complete(napi);
  5202. tg3_int_reenable(tnapi);
  5203. break;
  5204. }
  5205. }
  5206. return work_done;
  5207. tx_recovery:
  5208. /* work_done is guaranteed to be less than budget. */
  5209. napi_complete(napi);
  5210. tg3_reset_task_schedule(tp);
  5211. return work_done;
  5212. }
  5213. static void tg3_napi_disable(struct tg3 *tp)
  5214. {
  5215. int i;
  5216. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5217. napi_disable(&tp->napi[i].napi);
  5218. }
  5219. static void tg3_napi_enable(struct tg3 *tp)
  5220. {
  5221. int i;
  5222. for (i = 0; i < tp->irq_cnt; i++)
  5223. napi_enable(&tp->napi[i].napi);
  5224. }
  5225. static void tg3_napi_init(struct tg3 *tp)
  5226. {
  5227. int i;
  5228. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5229. for (i = 1; i < tp->irq_cnt; i++)
  5230. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5231. }
  5232. static void tg3_napi_fini(struct tg3 *tp)
  5233. {
  5234. int i;
  5235. for (i = 0; i < tp->irq_cnt; i++)
  5236. netif_napi_del(&tp->napi[i].napi);
  5237. }
  5238. static inline void tg3_netif_stop(struct tg3 *tp)
  5239. {
  5240. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5241. tg3_napi_disable(tp);
  5242. netif_tx_disable(tp->dev);
  5243. }
  5244. static inline void tg3_netif_start(struct tg3 *tp)
  5245. {
  5246. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5247. * appropriate so long as all callers are assured to
  5248. * have free tx slots (such as after tg3_init_hw)
  5249. */
  5250. netif_tx_wake_all_queues(tp->dev);
  5251. tg3_napi_enable(tp);
  5252. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5253. tg3_enable_ints(tp);
  5254. }
  5255. static void tg3_irq_quiesce(struct tg3 *tp)
  5256. {
  5257. int i;
  5258. BUG_ON(tp->irq_sync);
  5259. tp->irq_sync = 1;
  5260. smp_mb();
  5261. for (i = 0; i < tp->irq_cnt; i++)
  5262. synchronize_irq(tp->napi[i].irq_vec);
  5263. }
  5264. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5265. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5266. * with as well. Most of the time, this is not necessary except when
  5267. * shutting down the device.
  5268. */
  5269. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5270. {
  5271. spin_lock_bh(&tp->lock);
  5272. if (irq_sync)
  5273. tg3_irq_quiesce(tp);
  5274. }
  5275. static inline void tg3_full_unlock(struct tg3 *tp)
  5276. {
  5277. spin_unlock_bh(&tp->lock);
  5278. }
  5279. /* One-shot MSI handler - Chip automatically disables interrupt
  5280. * after sending MSI so driver doesn't have to do it.
  5281. */
  5282. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5283. {
  5284. struct tg3_napi *tnapi = dev_id;
  5285. struct tg3 *tp = tnapi->tp;
  5286. prefetch(tnapi->hw_status);
  5287. if (tnapi->rx_rcb)
  5288. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5289. if (likely(!tg3_irq_sync(tp)))
  5290. napi_schedule(&tnapi->napi);
  5291. return IRQ_HANDLED;
  5292. }
  5293. /* MSI ISR - No need to check for interrupt sharing and no need to
  5294. * flush status block and interrupt mailbox. PCI ordering rules
  5295. * guarantee that MSI will arrive after the status block.
  5296. */
  5297. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5298. {
  5299. struct tg3_napi *tnapi = dev_id;
  5300. struct tg3 *tp = tnapi->tp;
  5301. prefetch(tnapi->hw_status);
  5302. if (tnapi->rx_rcb)
  5303. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5304. /*
  5305. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5306. * chip-internal interrupt pending events.
  5307. * Writing non-zero to intr-mbox-0 additional tells the
  5308. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5309. * event coalescing.
  5310. */
  5311. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5312. if (likely(!tg3_irq_sync(tp)))
  5313. napi_schedule(&tnapi->napi);
  5314. return IRQ_RETVAL(1);
  5315. }
  5316. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5317. {
  5318. struct tg3_napi *tnapi = dev_id;
  5319. struct tg3 *tp = tnapi->tp;
  5320. struct tg3_hw_status *sblk = tnapi->hw_status;
  5321. unsigned int handled = 1;
  5322. /* In INTx mode, it is possible for the interrupt to arrive at
  5323. * the CPU before the status block posted prior to the interrupt.
  5324. * Reading the PCI State register will confirm whether the
  5325. * interrupt is ours and will flush the status block.
  5326. */
  5327. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5328. if (tg3_flag(tp, CHIP_RESETTING) ||
  5329. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5330. handled = 0;
  5331. goto out;
  5332. }
  5333. }
  5334. /*
  5335. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5336. * chip-internal interrupt pending events.
  5337. * Writing non-zero to intr-mbox-0 additional tells the
  5338. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5339. * event coalescing.
  5340. *
  5341. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5342. * spurious interrupts. The flush impacts performance but
  5343. * excessive spurious interrupts can be worse in some cases.
  5344. */
  5345. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5346. if (tg3_irq_sync(tp))
  5347. goto out;
  5348. sblk->status &= ~SD_STATUS_UPDATED;
  5349. if (likely(tg3_has_work(tnapi))) {
  5350. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5351. napi_schedule(&tnapi->napi);
  5352. } else {
  5353. /* No work, shared interrupt perhaps? re-enable
  5354. * interrupts, and flush that PCI write
  5355. */
  5356. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5357. 0x00000000);
  5358. }
  5359. out:
  5360. return IRQ_RETVAL(handled);
  5361. }
  5362. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5363. {
  5364. struct tg3_napi *tnapi = dev_id;
  5365. struct tg3 *tp = tnapi->tp;
  5366. struct tg3_hw_status *sblk = tnapi->hw_status;
  5367. unsigned int handled = 1;
  5368. /* In INTx mode, it is possible for the interrupt to arrive at
  5369. * the CPU before the status block posted prior to the interrupt.
  5370. * Reading the PCI State register will confirm whether the
  5371. * interrupt is ours and will flush the status block.
  5372. */
  5373. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5374. if (tg3_flag(tp, CHIP_RESETTING) ||
  5375. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5376. handled = 0;
  5377. goto out;
  5378. }
  5379. }
  5380. /*
  5381. * writing any value to intr-mbox-0 clears PCI INTA# and
  5382. * chip-internal interrupt pending events.
  5383. * writing non-zero to intr-mbox-0 additional tells the
  5384. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5385. * event coalescing.
  5386. *
  5387. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5388. * spurious interrupts. The flush impacts performance but
  5389. * excessive spurious interrupts can be worse in some cases.
  5390. */
  5391. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5392. /*
  5393. * In a shared interrupt configuration, sometimes other devices'
  5394. * interrupts will scream. We record the current status tag here
  5395. * so that the above check can report that the screaming interrupts
  5396. * are unhandled. Eventually they will be silenced.
  5397. */
  5398. tnapi->last_irq_tag = sblk->status_tag;
  5399. if (tg3_irq_sync(tp))
  5400. goto out;
  5401. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5402. napi_schedule(&tnapi->napi);
  5403. out:
  5404. return IRQ_RETVAL(handled);
  5405. }
  5406. /* ISR for interrupt test */
  5407. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5408. {
  5409. struct tg3_napi *tnapi = dev_id;
  5410. struct tg3 *tp = tnapi->tp;
  5411. struct tg3_hw_status *sblk = tnapi->hw_status;
  5412. if ((sblk->status & SD_STATUS_UPDATED) ||
  5413. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5414. tg3_disable_ints(tp);
  5415. return IRQ_RETVAL(1);
  5416. }
  5417. return IRQ_RETVAL(0);
  5418. }
  5419. #ifdef CONFIG_NET_POLL_CONTROLLER
  5420. static void tg3_poll_controller(struct net_device *dev)
  5421. {
  5422. int i;
  5423. struct tg3 *tp = netdev_priv(dev);
  5424. for (i = 0; i < tp->irq_cnt; i++)
  5425. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5426. }
  5427. #endif
  5428. static void tg3_tx_timeout(struct net_device *dev)
  5429. {
  5430. struct tg3 *tp = netdev_priv(dev);
  5431. if (netif_msg_tx_err(tp)) {
  5432. netdev_err(dev, "transmit timed out, resetting\n");
  5433. tg3_dump_state(tp);
  5434. }
  5435. tg3_reset_task_schedule(tp);
  5436. }
  5437. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5438. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5439. {
  5440. u32 base = (u32) mapping & 0xffffffff;
  5441. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5442. }
  5443. /* Test for DMA addresses > 40-bit */
  5444. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5445. int len)
  5446. {
  5447. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5448. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5449. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5450. return 0;
  5451. #else
  5452. return 0;
  5453. #endif
  5454. }
  5455. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5456. dma_addr_t mapping, u32 len, u32 flags,
  5457. u32 mss, u32 vlan)
  5458. {
  5459. txbd->addr_hi = ((u64) mapping >> 32);
  5460. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5461. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5462. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5463. }
  5464. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5465. dma_addr_t map, u32 len, u32 flags,
  5466. u32 mss, u32 vlan)
  5467. {
  5468. struct tg3 *tp = tnapi->tp;
  5469. bool hwbug = false;
  5470. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5471. hwbug = true;
  5472. if (tg3_4g_overflow_test(map, len))
  5473. hwbug = true;
  5474. if (tg3_40bit_overflow_test(tp, map, len))
  5475. hwbug = true;
  5476. if (tp->dma_limit) {
  5477. u32 prvidx = *entry;
  5478. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5479. while (len > tp->dma_limit && *budget) {
  5480. u32 frag_len = tp->dma_limit;
  5481. len -= tp->dma_limit;
  5482. /* Avoid the 8byte DMA problem */
  5483. if (len <= 8) {
  5484. len += tp->dma_limit / 2;
  5485. frag_len = tp->dma_limit / 2;
  5486. }
  5487. tnapi->tx_buffers[*entry].fragmented = true;
  5488. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5489. frag_len, tmp_flag, mss, vlan);
  5490. *budget -= 1;
  5491. prvidx = *entry;
  5492. *entry = NEXT_TX(*entry);
  5493. map += frag_len;
  5494. }
  5495. if (len) {
  5496. if (*budget) {
  5497. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5498. len, flags, mss, vlan);
  5499. *budget -= 1;
  5500. *entry = NEXT_TX(*entry);
  5501. } else {
  5502. hwbug = true;
  5503. tnapi->tx_buffers[prvidx].fragmented = false;
  5504. }
  5505. }
  5506. } else {
  5507. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5508. len, flags, mss, vlan);
  5509. *entry = NEXT_TX(*entry);
  5510. }
  5511. return hwbug;
  5512. }
  5513. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5514. {
  5515. int i;
  5516. struct sk_buff *skb;
  5517. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5518. skb = txb->skb;
  5519. txb->skb = NULL;
  5520. pci_unmap_single(tnapi->tp->pdev,
  5521. dma_unmap_addr(txb, mapping),
  5522. skb_headlen(skb),
  5523. PCI_DMA_TODEVICE);
  5524. while (txb->fragmented) {
  5525. txb->fragmented = false;
  5526. entry = NEXT_TX(entry);
  5527. txb = &tnapi->tx_buffers[entry];
  5528. }
  5529. for (i = 0; i <= last; i++) {
  5530. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5531. entry = NEXT_TX(entry);
  5532. txb = &tnapi->tx_buffers[entry];
  5533. pci_unmap_page(tnapi->tp->pdev,
  5534. dma_unmap_addr(txb, mapping),
  5535. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5536. while (txb->fragmented) {
  5537. txb->fragmented = false;
  5538. entry = NEXT_TX(entry);
  5539. txb = &tnapi->tx_buffers[entry];
  5540. }
  5541. }
  5542. }
  5543. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5544. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5545. struct sk_buff **pskb,
  5546. u32 *entry, u32 *budget,
  5547. u32 base_flags, u32 mss, u32 vlan)
  5548. {
  5549. struct tg3 *tp = tnapi->tp;
  5550. struct sk_buff *new_skb, *skb = *pskb;
  5551. dma_addr_t new_addr = 0;
  5552. int ret = 0;
  5553. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5554. new_skb = skb_copy(skb, GFP_ATOMIC);
  5555. else {
  5556. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5557. new_skb = skb_copy_expand(skb,
  5558. skb_headroom(skb) + more_headroom,
  5559. skb_tailroom(skb), GFP_ATOMIC);
  5560. }
  5561. if (!new_skb) {
  5562. ret = -1;
  5563. } else {
  5564. /* New SKB is guaranteed to be linear. */
  5565. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5566. PCI_DMA_TODEVICE);
  5567. /* Make sure the mapping succeeded */
  5568. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5569. dev_kfree_skb(new_skb);
  5570. ret = -1;
  5571. } else {
  5572. u32 save_entry = *entry;
  5573. base_flags |= TXD_FLAG_END;
  5574. tnapi->tx_buffers[*entry].skb = new_skb;
  5575. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5576. mapping, new_addr);
  5577. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5578. new_skb->len, base_flags,
  5579. mss, vlan)) {
  5580. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5581. dev_kfree_skb(new_skb);
  5582. ret = -1;
  5583. }
  5584. }
  5585. }
  5586. dev_kfree_skb(skb);
  5587. *pskb = new_skb;
  5588. return ret;
  5589. }
  5590. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5591. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5592. * TSO header is greater than 80 bytes.
  5593. */
  5594. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5595. {
  5596. struct sk_buff *segs, *nskb;
  5597. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5598. /* Estimate the number of fragments in the worst case */
  5599. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5600. netif_stop_queue(tp->dev);
  5601. /* netif_tx_stop_queue() must be done before checking
  5602. * checking tx index in tg3_tx_avail() below, because in
  5603. * tg3_tx(), we update tx index before checking for
  5604. * netif_tx_queue_stopped().
  5605. */
  5606. smp_mb();
  5607. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5608. return NETDEV_TX_BUSY;
  5609. netif_wake_queue(tp->dev);
  5610. }
  5611. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5612. if (IS_ERR(segs))
  5613. goto tg3_tso_bug_end;
  5614. do {
  5615. nskb = segs;
  5616. segs = segs->next;
  5617. nskb->next = NULL;
  5618. tg3_start_xmit(nskb, tp->dev);
  5619. } while (segs);
  5620. tg3_tso_bug_end:
  5621. dev_kfree_skb(skb);
  5622. return NETDEV_TX_OK;
  5623. }
  5624. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5625. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5626. */
  5627. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5628. {
  5629. struct tg3 *tp = netdev_priv(dev);
  5630. u32 len, entry, base_flags, mss, vlan = 0;
  5631. u32 budget;
  5632. int i = -1, would_hit_hwbug;
  5633. dma_addr_t mapping;
  5634. struct tg3_napi *tnapi;
  5635. struct netdev_queue *txq;
  5636. unsigned int last;
  5637. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5638. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5639. if (tg3_flag(tp, ENABLE_TSS))
  5640. tnapi++;
  5641. budget = tg3_tx_avail(tnapi);
  5642. /* We are running in BH disabled context with netif_tx_lock
  5643. * and TX reclaim runs via tp->napi.poll inside of a software
  5644. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5645. * no IRQ context deadlocks to worry about either. Rejoice!
  5646. */
  5647. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5648. if (!netif_tx_queue_stopped(txq)) {
  5649. netif_tx_stop_queue(txq);
  5650. /* This is a hard error, log it. */
  5651. netdev_err(dev,
  5652. "BUG! Tx Ring full when queue awake!\n");
  5653. }
  5654. return NETDEV_TX_BUSY;
  5655. }
  5656. entry = tnapi->tx_prod;
  5657. base_flags = 0;
  5658. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5659. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5660. mss = skb_shinfo(skb)->gso_size;
  5661. if (mss) {
  5662. struct iphdr *iph;
  5663. u32 tcp_opt_len, hdr_len;
  5664. if (skb_header_cloned(skb) &&
  5665. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5666. goto drop;
  5667. iph = ip_hdr(skb);
  5668. tcp_opt_len = tcp_optlen(skb);
  5669. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5670. if (!skb_is_gso_v6(skb)) {
  5671. iph->check = 0;
  5672. iph->tot_len = htons(mss + hdr_len);
  5673. }
  5674. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5675. tg3_flag(tp, TSO_BUG))
  5676. return tg3_tso_bug(tp, skb);
  5677. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5678. TXD_FLAG_CPU_POST_DMA);
  5679. if (tg3_flag(tp, HW_TSO_1) ||
  5680. tg3_flag(tp, HW_TSO_2) ||
  5681. tg3_flag(tp, HW_TSO_3)) {
  5682. tcp_hdr(skb)->check = 0;
  5683. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5684. } else
  5685. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5686. iph->daddr, 0,
  5687. IPPROTO_TCP,
  5688. 0);
  5689. if (tg3_flag(tp, HW_TSO_3)) {
  5690. mss |= (hdr_len & 0xc) << 12;
  5691. if (hdr_len & 0x10)
  5692. base_flags |= 0x00000010;
  5693. base_flags |= (hdr_len & 0x3e0) << 5;
  5694. } else if (tg3_flag(tp, HW_TSO_2))
  5695. mss |= hdr_len << 9;
  5696. else if (tg3_flag(tp, HW_TSO_1) ||
  5697. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5698. if (tcp_opt_len || iph->ihl > 5) {
  5699. int tsflags;
  5700. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5701. mss |= (tsflags << 11);
  5702. }
  5703. } else {
  5704. if (tcp_opt_len || iph->ihl > 5) {
  5705. int tsflags;
  5706. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5707. base_flags |= tsflags << 12;
  5708. }
  5709. }
  5710. }
  5711. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5712. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5713. base_flags |= TXD_FLAG_JMB_PKT;
  5714. if (vlan_tx_tag_present(skb)) {
  5715. base_flags |= TXD_FLAG_VLAN;
  5716. vlan = vlan_tx_tag_get(skb);
  5717. }
  5718. len = skb_headlen(skb);
  5719. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5720. if (pci_dma_mapping_error(tp->pdev, mapping))
  5721. goto drop;
  5722. tnapi->tx_buffers[entry].skb = skb;
  5723. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5724. would_hit_hwbug = 0;
  5725. if (tg3_flag(tp, 5701_DMA_BUG))
  5726. would_hit_hwbug = 1;
  5727. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5728. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5729. mss, vlan)) {
  5730. would_hit_hwbug = 1;
  5731. } else if (skb_shinfo(skb)->nr_frags > 0) {
  5732. u32 tmp_mss = mss;
  5733. if (!tg3_flag(tp, HW_TSO_1) &&
  5734. !tg3_flag(tp, HW_TSO_2) &&
  5735. !tg3_flag(tp, HW_TSO_3))
  5736. tmp_mss = 0;
  5737. /* Now loop through additional data
  5738. * fragments, and queue them.
  5739. */
  5740. last = skb_shinfo(skb)->nr_frags - 1;
  5741. for (i = 0; i <= last; i++) {
  5742. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5743. len = skb_frag_size(frag);
  5744. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5745. len, DMA_TO_DEVICE);
  5746. tnapi->tx_buffers[entry].skb = NULL;
  5747. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5748. mapping);
  5749. if (dma_mapping_error(&tp->pdev->dev, mapping))
  5750. goto dma_error;
  5751. if (!budget ||
  5752. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5753. len, base_flags |
  5754. ((i == last) ? TXD_FLAG_END : 0),
  5755. tmp_mss, vlan)) {
  5756. would_hit_hwbug = 1;
  5757. break;
  5758. }
  5759. }
  5760. }
  5761. if (would_hit_hwbug) {
  5762. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5763. /* If the workaround fails due to memory/mapping
  5764. * failure, silently drop this packet.
  5765. */
  5766. entry = tnapi->tx_prod;
  5767. budget = tg3_tx_avail(tnapi);
  5768. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  5769. base_flags, mss, vlan))
  5770. goto drop_nofree;
  5771. }
  5772. skb_tx_timestamp(skb);
  5773. netdev_tx_sent_queue(txq, skb->len);
  5774. /* Sync BD data before updating mailbox */
  5775. wmb();
  5776. /* Packets are ready, update Tx producer idx local and on card. */
  5777. tw32_tx_mbox(tnapi->prodmbox, entry);
  5778. tnapi->tx_prod = entry;
  5779. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5780. netif_tx_stop_queue(txq);
  5781. /* netif_tx_stop_queue() must be done before checking
  5782. * checking tx index in tg3_tx_avail() below, because in
  5783. * tg3_tx(), we update tx index before checking for
  5784. * netif_tx_queue_stopped().
  5785. */
  5786. smp_mb();
  5787. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5788. netif_tx_wake_queue(txq);
  5789. }
  5790. mmiowb();
  5791. return NETDEV_TX_OK;
  5792. dma_error:
  5793. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  5794. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5795. drop:
  5796. dev_kfree_skb(skb);
  5797. drop_nofree:
  5798. tp->tx_dropped++;
  5799. return NETDEV_TX_OK;
  5800. }
  5801. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5802. {
  5803. if (enable) {
  5804. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5805. MAC_MODE_PORT_MODE_MASK);
  5806. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5807. if (!tg3_flag(tp, 5705_PLUS))
  5808. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5809. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5810. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5811. else
  5812. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5813. } else {
  5814. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5815. if (tg3_flag(tp, 5705_PLUS) ||
  5816. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5817. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5818. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5819. }
  5820. tw32(MAC_MODE, tp->mac_mode);
  5821. udelay(40);
  5822. }
  5823. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5824. {
  5825. u32 val, bmcr, mac_mode, ptest = 0;
  5826. tg3_phy_toggle_apd(tp, false);
  5827. tg3_phy_toggle_automdix(tp, 0);
  5828. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5829. return -EIO;
  5830. bmcr = BMCR_FULLDPLX;
  5831. switch (speed) {
  5832. case SPEED_10:
  5833. break;
  5834. case SPEED_100:
  5835. bmcr |= BMCR_SPEED100;
  5836. break;
  5837. case SPEED_1000:
  5838. default:
  5839. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5840. speed = SPEED_100;
  5841. bmcr |= BMCR_SPEED100;
  5842. } else {
  5843. speed = SPEED_1000;
  5844. bmcr |= BMCR_SPEED1000;
  5845. }
  5846. }
  5847. if (extlpbk) {
  5848. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5849. tg3_readphy(tp, MII_CTRL1000, &val);
  5850. val |= CTL1000_AS_MASTER |
  5851. CTL1000_ENABLE_MASTER;
  5852. tg3_writephy(tp, MII_CTRL1000, val);
  5853. } else {
  5854. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5855. MII_TG3_FET_PTEST_TRIM_2;
  5856. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5857. }
  5858. } else
  5859. bmcr |= BMCR_LOOPBACK;
  5860. tg3_writephy(tp, MII_BMCR, bmcr);
  5861. /* The write needs to be flushed for the FETs */
  5862. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5863. tg3_readphy(tp, MII_BMCR, &bmcr);
  5864. udelay(40);
  5865. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  5866. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  5867. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  5868. MII_TG3_FET_PTEST_FRC_TX_LINK |
  5869. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  5870. /* The write needs to be flushed for the AC131 */
  5871. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  5872. }
  5873. /* Reset to prevent losing 1st rx packet intermittently */
  5874. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  5875. tg3_flag(tp, 5780_CLASS)) {
  5876. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5877. udelay(10);
  5878. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5879. }
  5880. mac_mode = tp->mac_mode &
  5881. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  5882. if (speed == SPEED_1000)
  5883. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5884. else
  5885. mac_mode |= MAC_MODE_PORT_MODE_MII;
  5886. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  5887. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  5888. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  5889. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5890. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  5891. mac_mode |= MAC_MODE_LINK_POLARITY;
  5892. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  5893. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  5894. }
  5895. tw32(MAC_MODE, mac_mode);
  5896. udelay(40);
  5897. return 0;
  5898. }
  5899. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  5900. {
  5901. struct tg3 *tp = netdev_priv(dev);
  5902. if (features & NETIF_F_LOOPBACK) {
  5903. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5904. return;
  5905. spin_lock_bh(&tp->lock);
  5906. tg3_mac_loopback(tp, true);
  5907. netif_carrier_on(tp->dev);
  5908. spin_unlock_bh(&tp->lock);
  5909. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5910. } else {
  5911. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5912. return;
  5913. spin_lock_bh(&tp->lock);
  5914. tg3_mac_loopback(tp, false);
  5915. /* Force link status check */
  5916. tg3_setup_phy(tp, 1);
  5917. spin_unlock_bh(&tp->lock);
  5918. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5919. }
  5920. }
  5921. static netdev_features_t tg3_fix_features(struct net_device *dev,
  5922. netdev_features_t features)
  5923. {
  5924. struct tg3 *tp = netdev_priv(dev);
  5925. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5926. features &= ~NETIF_F_ALL_TSO;
  5927. return features;
  5928. }
  5929. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  5930. {
  5931. netdev_features_t changed = dev->features ^ features;
  5932. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5933. tg3_set_loopback(dev, features);
  5934. return 0;
  5935. }
  5936. static void tg3_rx_prodring_free(struct tg3 *tp,
  5937. struct tg3_rx_prodring_set *tpr)
  5938. {
  5939. int i;
  5940. if (tpr != &tp->napi[0].prodring) {
  5941. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5942. i = (i + 1) & tp->rx_std_ring_mask)
  5943. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  5944. tp->rx_pkt_map_sz);
  5945. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5946. for (i = tpr->rx_jmb_cons_idx;
  5947. i != tpr->rx_jmb_prod_idx;
  5948. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5949. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  5950. TG3_RX_JMB_MAP_SZ);
  5951. }
  5952. }
  5953. return;
  5954. }
  5955. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5956. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  5957. tp->rx_pkt_map_sz);
  5958. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5959. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5960. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  5961. TG3_RX_JMB_MAP_SZ);
  5962. }
  5963. }
  5964. /* Initialize rx rings for packet processing.
  5965. *
  5966. * The chip has been shut down and the driver detached from
  5967. * the networking, so no interrupts or new tx packets will
  5968. * end up in the driver. tp->{tx,}lock are held and thus
  5969. * we may not sleep.
  5970. */
  5971. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5972. struct tg3_rx_prodring_set *tpr)
  5973. {
  5974. u32 i, rx_pkt_dma_sz;
  5975. tpr->rx_std_cons_idx = 0;
  5976. tpr->rx_std_prod_idx = 0;
  5977. tpr->rx_jmb_cons_idx = 0;
  5978. tpr->rx_jmb_prod_idx = 0;
  5979. if (tpr != &tp->napi[0].prodring) {
  5980. memset(&tpr->rx_std_buffers[0], 0,
  5981. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5982. if (tpr->rx_jmb_buffers)
  5983. memset(&tpr->rx_jmb_buffers[0], 0,
  5984. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5985. goto done;
  5986. }
  5987. /* Zero out all descriptors. */
  5988. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5989. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5990. if (tg3_flag(tp, 5780_CLASS) &&
  5991. tp->dev->mtu > ETH_DATA_LEN)
  5992. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5993. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5994. /* Initialize invariants of the rings, we only set this
  5995. * stuff once. This works because the card does not
  5996. * write into the rx buffer posting rings.
  5997. */
  5998. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5999. struct tg3_rx_buffer_desc *rxd;
  6000. rxd = &tpr->rx_std[i];
  6001. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6002. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6003. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6004. (i << RXD_OPAQUE_INDEX_SHIFT));
  6005. }
  6006. /* Now allocate fresh SKBs for each rx ring. */
  6007. for (i = 0; i < tp->rx_pending; i++) {
  6008. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  6009. netdev_warn(tp->dev,
  6010. "Using a smaller RX standard ring. Only "
  6011. "%d out of %d buffers were allocated "
  6012. "successfully\n", i, tp->rx_pending);
  6013. if (i == 0)
  6014. goto initfail;
  6015. tp->rx_pending = i;
  6016. break;
  6017. }
  6018. }
  6019. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6020. goto done;
  6021. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6022. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6023. goto done;
  6024. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6025. struct tg3_rx_buffer_desc *rxd;
  6026. rxd = &tpr->rx_jmb[i].std;
  6027. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6028. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6029. RXD_FLAG_JUMBO;
  6030. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6031. (i << RXD_OPAQUE_INDEX_SHIFT));
  6032. }
  6033. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6034. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  6035. netdev_warn(tp->dev,
  6036. "Using a smaller RX jumbo ring. Only %d "
  6037. "out of %d buffers were allocated "
  6038. "successfully\n", i, tp->rx_jumbo_pending);
  6039. if (i == 0)
  6040. goto initfail;
  6041. tp->rx_jumbo_pending = i;
  6042. break;
  6043. }
  6044. }
  6045. done:
  6046. return 0;
  6047. initfail:
  6048. tg3_rx_prodring_free(tp, tpr);
  6049. return -ENOMEM;
  6050. }
  6051. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6052. struct tg3_rx_prodring_set *tpr)
  6053. {
  6054. kfree(tpr->rx_std_buffers);
  6055. tpr->rx_std_buffers = NULL;
  6056. kfree(tpr->rx_jmb_buffers);
  6057. tpr->rx_jmb_buffers = NULL;
  6058. if (tpr->rx_std) {
  6059. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6060. tpr->rx_std, tpr->rx_std_mapping);
  6061. tpr->rx_std = NULL;
  6062. }
  6063. if (tpr->rx_jmb) {
  6064. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6065. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6066. tpr->rx_jmb = NULL;
  6067. }
  6068. }
  6069. static int tg3_rx_prodring_init(struct tg3 *tp,
  6070. struct tg3_rx_prodring_set *tpr)
  6071. {
  6072. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6073. GFP_KERNEL);
  6074. if (!tpr->rx_std_buffers)
  6075. return -ENOMEM;
  6076. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6077. TG3_RX_STD_RING_BYTES(tp),
  6078. &tpr->rx_std_mapping,
  6079. GFP_KERNEL);
  6080. if (!tpr->rx_std)
  6081. goto err_out;
  6082. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6083. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6084. GFP_KERNEL);
  6085. if (!tpr->rx_jmb_buffers)
  6086. goto err_out;
  6087. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6088. TG3_RX_JMB_RING_BYTES(tp),
  6089. &tpr->rx_jmb_mapping,
  6090. GFP_KERNEL);
  6091. if (!tpr->rx_jmb)
  6092. goto err_out;
  6093. }
  6094. return 0;
  6095. err_out:
  6096. tg3_rx_prodring_fini(tp, tpr);
  6097. return -ENOMEM;
  6098. }
  6099. /* Free up pending packets in all rx/tx rings.
  6100. *
  6101. * The chip has been shut down and the driver detached from
  6102. * the networking, so no interrupts or new tx packets will
  6103. * end up in the driver. tp->{tx,}lock is not held and we are not
  6104. * in an interrupt context and thus may sleep.
  6105. */
  6106. static void tg3_free_rings(struct tg3 *tp)
  6107. {
  6108. int i, j;
  6109. for (j = 0; j < tp->irq_cnt; j++) {
  6110. struct tg3_napi *tnapi = &tp->napi[j];
  6111. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6112. if (!tnapi->tx_buffers)
  6113. continue;
  6114. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6115. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6116. if (!skb)
  6117. continue;
  6118. tg3_tx_skb_unmap(tnapi, i,
  6119. skb_shinfo(skb)->nr_frags - 1);
  6120. dev_kfree_skb_any(skb);
  6121. }
  6122. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6123. }
  6124. }
  6125. /* Initialize tx/rx rings for packet processing.
  6126. *
  6127. * The chip has been shut down and the driver detached from
  6128. * the networking, so no interrupts or new tx packets will
  6129. * end up in the driver. tp->{tx,}lock are held and thus
  6130. * we may not sleep.
  6131. */
  6132. static int tg3_init_rings(struct tg3 *tp)
  6133. {
  6134. int i;
  6135. /* Free up all the SKBs. */
  6136. tg3_free_rings(tp);
  6137. for (i = 0; i < tp->irq_cnt; i++) {
  6138. struct tg3_napi *tnapi = &tp->napi[i];
  6139. tnapi->last_tag = 0;
  6140. tnapi->last_irq_tag = 0;
  6141. tnapi->hw_status->status = 0;
  6142. tnapi->hw_status->status_tag = 0;
  6143. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6144. tnapi->tx_prod = 0;
  6145. tnapi->tx_cons = 0;
  6146. if (tnapi->tx_ring)
  6147. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6148. tnapi->rx_rcb_ptr = 0;
  6149. if (tnapi->rx_rcb)
  6150. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6151. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6152. tg3_free_rings(tp);
  6153. return -ENOMEM;
  6154. }
  6155. }
  6156. return 0;
  6157. }
  6158. /*
  6159. * Must not be invoked with interrupt sources disabled and
  6160. * the hardware shutdown down.
  6161. */
  6162. static void tg3_free_consistent(struct tg3 *tp)
  6163. {
  6164. int i;
  6165. for (i = 0; i < tp->irq_cnt; i++) {
  6166. struct tg3_napi *tnapi = &tp->napi[i];
  6167. if (tnapi->tx_ring) {
  6168. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6169. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6170. tnapi->tx_ring = NULL;
  6171. }
  6172. kfree(tnapi->tx_buffers);
  6173. tnapi->tx_buffers = NULL;
  6174. if (tnapi->rx_rcb) {
  6175. dma_free_coherent(&tp->pdev->dev,
  6176. TG3_RX_RCB_RING_BYTES(tp),
  6177. tnapi->rx_rcb,
  6178. tnapi->rx_rcb_mapping);
  6179. tnapi->rx_rcb = NULL;
  6180. }
  6181. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6182. if (tnapi->hw_status) {
  6183. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6184. tnapi->hw_status,
  6185. tnapi->status_mapping);
  6186. tnapi->hw_status = NULL;
  6187. }
  6188. }
  6189. if (tp->hw_stats) {
  6190. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6191. tp->hw_stats, tp->stats_mapping);
  6192. tp->hw_stats = NULL;
  6193. }
  6194. }
  6195. /*
  6196. * Must not be invoked with interrupt sources disabled and
  6197. * the hardware shutdown down. Can sleep.
  6198. */
  6199. static int tg3_alloc_consistent(struct tg3 *tp)
  6200. {
  6201. int i;
  6202. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6203. sizeof(struct tg3_hw_stats),
  6204. &tp->stats_mapping,
  6205. GFP_KERNEL);
  6206. if (!tp->hw_stats)
  6207. goto err_out;
  6208. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6209. for (i = 0; i < tp->irq_cnt; i++) {
  6210. struct tg3_napi *tnapi = &tp->napi[i];
  6211. struct tg3_hw_status *sblk;
  6212. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6213. TG3_HW_STATUS_SIZE,
  6214. &tnapi->status_mapping,
  6215. GFP_KERNEL);
  6216. if (!tnapi->hw_status)
  6217. goto err_out;
  6218. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6219. sblk = tnapi->hw_status;
  6220. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6221. goto err_out;
  6222. /* If multivector TSS is enabled, vector 0 does not handle
  6223. * tx interrupts. Don't allocate any resources for it.
  6224. */
  6225. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  6226. (i && tg3_flag(tp, ENABLE_TSS))) {
  6227. tnapi->tx_buffers = kzalloc(
  6228. sizeof(struct tg3_tx_ring_info) *
  6229. TG3_TX_RING_SIZE, GFP_KERNEL);
  6230. if (!tnapi->tx_buffers)
  6231. goto err_out;
  6232. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6233. TG3_TX_RING_BYTES,
  6234. &tnapi->tx_desc_mapping,
  6235. GFP_KERNEL);
  6236. if (!tnapi->tx_ring)
  6237. goto err_out;
  6238. }
  6239. /*
  6240. * When RSS is enabled, the status block format changes
  6241. * slightly. The "rx_jumbo_consumer", "reserved",
  6242. * and "rx_mini_consumer" members get mapped to the
  6243. * other three rx return ring producer indexes.
  6244. */
  6245. switch (i) {
  6246. default:
  6247. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6248. break;
  6249. case 2:
  6250. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  6251. break;
  6252. case 3:
  6253. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  6254. break;
  6255. case 4:
  6256. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  6257. break;
  6258. }
  6259. /*
  6260. * If multivector RSS is enabled, vector 0 does not handle
  6261. * rx or tx interrupts. Don't allocate any resources for it.
  6262. */
  6263. if (!i && tg3_flag(tp, ENABLE_RSS))
  6264. continue;
  6265. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6266. TG3_RX_RCB_RING_BYTES(tp),
  6267. &tnapi->rx_rcb_mapping,
  6268. GFP_KERNEL);
  6269. if (!tnapi->rx_rcb)
  6270. goto err_out;
  6271. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6272. }
  6273. return 0;
  6274. err_out:
  6275. tg3_free_consistent(tp);
  6276. return -ENOMEM;
  6277. }
  6278. #define MAX_WAIT_CNT 1000
  6279. /* To stop a block, clear the enable bit and poll till it
  6280. * clears. tp->lock is held.
  6281. */
  6282. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6283. {
  6284. unsigned int i;
  6285. u32 val;
  6286. if (tg3_flag(tp, 5705_PLUS)) {
  6287. switch (ofs) {
  6288. case RCVLSC_MODE:
  6289. case DMAC_MODE:
  6290. case MBFREE_MODE:
  6291. case BUFMGR_MODE:
  6292. case MEMARB_MODE:
  6293. /* We can't enable/disable these bits of the
  6294. * 5705/5750, just say success.
  6295. */
  6296. return 0;
  6297. default:
  6298. break;
  6299. }
  6300. }
  6301. val = tr32(ofs);
  6302. val &= ~enable_bit;
  6303. tw32_f(ofs, val);
  6304. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6305. udelay(100);
  6306. val = tr32(ofs);
  6307. if ((val & enable_bit) == 0)
  6308. break;
  6309. }
  6310. if (i == MAX_WAIT_CNT && !silent) {
  6311. dev_err(&tp->pdev->dev,
  6312. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6313. ofs, enable_bit);
  6314. return -ENODEV;
  6315. }
  6316. return 0;
  6317. }
  6318. /* tp->lock is held. */
  6319. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6320. {
  6321. int i, err;
  6322. tg3_disable_ints(tp);
  6323. tp->rx_mode &= ~RX_MODE_ENABLE;
  6324. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6325. udelay(10);
  6326. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6327. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6328. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6329. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6330. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6331. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6332. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6333. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6334. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6335. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6336. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6337. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6338. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6339. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6340. tw32_f(MAC_MODE, tp->mac_mode);
  6341. udelay(40);
  6342. tp->tx_mode &= ~TX_MODE_ENABLE;
  6343. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6344. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6345. udelay(100);
  6346. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6347. break;
  6348. }
  6349. if (i >= MAX_WAIT_CNT) {
  6350. dev_err(&tp->pdev->dev,
  6351. "%s timed out, TX_MODE_ENABLE will not clear "
  6352. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6353. err |= -ENODEV;
  6354. }
  6355. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6356. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6357. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6358. tw32(FTQ_RESET, 0xffffffff);
  6359. tw32(FTQ_RESET, 0x00000000);
  6360. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6361. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6362. for (i = 0; i < tp->irq_cnt; i++) {
  6363. struct tg3_napi *tnapi = &tp->napi[i];
  6364. if (tnapi->hw_status)
  6365. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6366. }
  6367. return err;
  6368. }
  6369. /* Save PCI command register before chip reset */
  6370. static void tg3_save_pci_state(struct tg3 *tp)
  6371. {
  6372. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6373. }
  6374. /* Restore PCI state after chip reset */
  6375. static void tg3_restore_pci_state(struct tg3 *tp)
  6376. {
  6377. u32 val;
  6378. /* Re-enable indirect register accesses. */
  6379. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6380. tp->misc_host_ctrl);
  6381. /* Set MAX PCI retry to zero. */
  6382. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6383. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6384. tg3_flag(tp, PCIX_MODE))
  6385. val |= PCISTATE_RETRY_SAME_DMA;
  6386. /* Allow reads and writes to the APE register and memory space. */
  6387. if (tg3_flag(tp, ENABLE_APE))
  6388. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6389. PCISTATE_ALLOW_APE_SHMEM_WR |
  6390. PCISTATE_ALLOW_APE_PSPACE_WR;
  6391. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6392. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6393. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6394. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6395. tp->pci_cacheline_sz);
  6396. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6397. tp->pci_lat_timer);
  6398. }
  6399. /* Make sure PCI-X relaxed ordering bit is clear. */
  6400. if (tg3_flag(tp, PCIX_MODE)) {
  6401. u16 pcix_cmd;
  6402. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6403. &pcix_cmd);
  6404. pcix_cmd &= ~PCI_X_CMD_ERO;
  6405. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6406. pcix_cmd);
  6407. }
  6408. if (tg3_flag(tp, 5780_CLASS)) {
  6409. /* Chip reset on 5780 will reset MSI enable bit,
  6410. * so need to restore it.
  6411. */
  6412. if (tg3_flag(tp, USING_MSI)) {
  6413. u16 ctrl;
  6414. pci_read_config_word(tp->pdev,
  6415. tp->msi_cap + PCI_MSI_FLAGS,
  6416. &ctrl);
  6417. pci_write_config_word(tp->pdev,
  6418. tp->msi_cap + PCI_MSI_FLAGS,
  6419. ctrl | PCI_MSI_FLAGS_ENABLE);
  6420. val = tr32(MSGINT_MODE);
  6421. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6422. }
  6423. }
  6424. }
  6425. /* tp->lock is held. */
  6426. static int tg3_chip_reset(struct tg3 *tp)
  6427. {
  6428. u32 val;
  6429. void (*write_op)(struct tg3 *, u32, u32);
  6430. int i, err;
  6431. tg3_nvram_lock(tp);
  6432. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6433. /* No matching tg3_nvram_unlock() after this because
  6434. * chip reset below will undo the nvram lock.
  6435. */
  6436. tp->nvram_lock_cnt = 0;
  6437. /* GRC_MISC_CFG core clock reset will clear the memory
  6438. * enable bit in PCI register 4 and the MSI enable bit
  6439. * on some chips, so we save relevant registers here.
  6440. */
  6441. tg3_save_pci_state(tp);
  6442. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6443. tg3_flag(tp, 5755_PLUS))
  6444. tw32(GRC_FASTBOOT_PC, 0);
  6445. /*
  6446. * We must avoid the readl() that normally takes place.
  6447. * It locks machines, causes machine checks, and other
  6448. * fun things. So, temporarily disable the 5701
  6449. * hardware workaround, while we do the reset.
  6450. */
  6451. write_op = tp->write32;
  6452. if (write_op == tg3_write_flush_reg32)
  6453. tp->write32 = tg3_write32;
  6454. /* Prevent the irq handler from reading or writing PCI registers
  6455. * during chip reset when the memory enable bit in the PCI command
  6456. * register may be cleared. The chip does not generate interrupt
  6457. * at this time, but the irq handler may still be called due to irq
  6458. * sharing or irqpoll.
  6459. */
  6460. tg3_flag_set(tp, CHIP_RESETTING);
  6461. for (i = 0; i < tp->irq_cnt; i++) {
  6462. struct tg3_napi *tnapi = &tp->napi[i];
  6463. if (tnapi->hw_status) {
  6464. tnapi->hw_status->status = 0;
  6465. tnapi->hw_status->status_tag = 0;
  6466. }
  6467. tnapi->last_tag = 0;
  6468. tnapi->last_irq_tag = 0;
  6469. }
  6470. smp_mb();
  6471. for (i = 0; i < tp->irq_cnt; i++)
  6472. synchronize_irq(tp->napi[i].irq_vec);
  6473. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6474. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6475. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6476. }
  6477. /* do the reset */
  6478. val = GRC_MISC_CFG_CORECLK_RESET;
  6479. if (tg3_flag(tp, PCI_EXPRESS)) {
  6480. /* Force PCIe 1.0a mode */
  6481. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6482. !tg3_flag(tp, 57765_PLUS) &&
  6483. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6484. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6485. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6486. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6487. tw32(GRC_MISC_CFG, (1 << 29));
  6488. val |= (1 << 29);
  6489. }
  6490. }
  6491. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6492. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6493. tw32(GRC_VCPU_EXT_CTRL,
  6494. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6495. }
  6496. /* Manage gphy power for all CPMU absent PCIe devices. */
  6497. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6498. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6499. tw32(GRC_MISC_CFG, val);
  6500. /* restore 5701 hardware bug workaround write method */
  6501. tp->write32 = write_op;
  6502. /* Unfortunately, we have to delay before the PCI read back.
  6503. * Some 575X chips even will not respond to a PCI cfg access
  6504. * when the reset command is given to the chip.
  6505. *
  6506. * How do these hardware designers expect things to work
  6507. * properly if the PCI write is posted for a long period
  6508. * of time? It is always necessary to have some method by
  6509. * which a register read back can occur to push the write
  6510. * out which does the reset.
  6511. *
  6512. * For most tg3 variants the trick below was working.
  6513. * Ho hum...
  6514. */
  6515. udelay(120);
  6516. /* Flush PCI posted writes. The normal MMIO registers
  6517. * are inaccessible at this time so this is the only
  6518. * way to make this reliably (actually, this is no longer
  6519. * the case, see above). I tried to use indirect
  6520. * register read/write but this upset some 5701 variants.
  6521. */
  6522. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6523. udelay(120);
  6524. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6525. u16 val16;
  6526. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6527. int i;
  6528. u32 cfg_val;
  6529. /* Wait for link training to complete. */
  6530. for (i = 0; i < 5000; i++)
  6531. udelay(100);
  6532. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6533. pci_write_config_dword(tp->pdev, 0xc4,
  6534. cfg_val | (1 << 15));
  6535. }
  6536. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6537. pci_read_config_word(tp->pdev,
  6538. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6539. &val16);
  6540. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6541. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6542. /*
  6543. * Older PCIe devices only support the 128 byte
  6544. * MPS setting. Enforce the restriction.
  6545. */
  6546. if (!tg3_flag(tp, CPMU_PRESENT))
  6547. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6548. pci_write_config_word(tp->pdev,
  6549. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6550. val16);
  6551. /* Clear error status */
  6552. pci_write_config_word(tp->pdev,
  6553. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6554. PCI_EXP_DEVSTA_CED |
  6555. PCI_EXP_DEVSTA_NFED |
  6556. PCI_EXP_DEVSTA_FED |
  6557. PCI_EXP_DEVSTA_URD);
  6558. }
  6559. tg3_restore_pci_state(tp);
  6560. tg3_flag_clear(tp, CHIP_RESETTING);
  6561. tg3_flag_clear(tp, ERROR_PROCESSED);
  6562. val = 0;
  6563. if (tg3_flag(tp, 5780_CLASS))
  6564. val = tr32(MEMARB_MODE);
  6565. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6566. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6567. tg3_stop_fw(tp);
  6568. tw32(0x5000, 0x400);
  6569. }
  6570. tw32(GRC_MODE, tp->grc_mode);
  6571. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6572. val = tr32(0xc4);
  6573. tw32(0xc4, val | (1 << 15));
  6574. }
  6575. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6576. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6577. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6578. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6579. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6580. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6581. }
  6582. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6583. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6584. val = tp->mac_mode;
  6585. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6586. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6587. val = tp->mac_mode;
  6588. } else
  6589. val = 0;
  6590. tw32_f(MAC_MODE, val);
  6591. udelay(40);
  6592. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6593. err = tg3_poll_fw(tp);
  6594. if (err)
  6595. return err;
  6596. tg3_mdio_start(tp);
  6597. if (tg3_flag(tp, PCI_EXPRESS) &&
  6598. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6599. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6600. !tg3_flag(tp, 57765_PLUS)) {
  6601. val = tr32(0x7c00);
  6602. tw32(0x7c00, val | (1 << 25));
  6603. }
  6604. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6605. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6606. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6607. }
  6608. /* Reprobe ASF enable state. */
  6609. tg3_flag_clear(tp, ENABLE_ASF);
  6610. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6611. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6612. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6613. u32 nic_cfg;
  6614. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6615. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6616. tg3_flag_set(tp, ENABLE_ASF);
  6617. tp->last_event_jiffies = jiffies;
  6618. if (tg3_flag(tp, 5750_PLUS))
  6619. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6620. }
  6621. }
  6622. return 0;
  6623. }
  6624. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6625. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6626. /* tp->lock is held. */
  6627. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6628. {
  6629. int err;
  6630. tg3_stop_fw(tp);
  6631. tg3_write_sig_pre_reset(tp, kind);
  6632. tg3_abort_hw(tp, silent);
  6633. err = tg3_chip_reset(tp);
  6634. __tg3_set_mac_addr(tp, 0);
  6635. tg3_write_sig_legacy(tp, kind);
  6636. tg3_write_sig_post_reset(tp, kind);
  6637. if (tp->hw_stats) {
  6638. /* Save the stats across chip resets... */
  6639. tg3_get_nstats(tp, &tp->net_stats_prev);
  6640. tg3_get_estats(tp, &tp->estats_prev);
  6641. /* And make sure the next sample is new data */
  6642. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6643. }
  6644. if (err)
  6645. return err;
  6646. return 0;
  6647. }
  6648. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6649. {
  6650. struct tg3 *tp = netdev_priv(dev);
  6651. struct sockaddr *addr = p;
  6652. int err = 0, skip_mac_1 = 0;
  6653. if (!is_valid_ether_addr(addr->sa_data))
  6654. return -EADDRNOTAVAIL;
  6655. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6656. if (!netif_running(dev))
  6657. return 0;
  6658. if (tg3_flag(tp, ENABLE_ASF)) {
  6659. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6660. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6661. addr0_low = tr32(MAC_ADDR_0_LOW);
  6662. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6663. addr1_low = tr32(MAC_ADDR_1_LOW);
  6664. /* Skip MAC addr 1 if ASF is using it. */
  6665. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6666. !(addr1_high == 0 && addr1_low == 0))
  6667. skip_mac_1 = 1;
  6668. }
  6669. spin_lock_bh(&tp->lock);
  6670. __tg3_set_mac_addr(tp, skip_mac_1);
  6671. spin_unlock_bh(&tp->lock);
  6672. return err;
  6673. }
  6674. /* tp->lock is held. */
  6675. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6676. dma_addr_t mapping, u32 maxlen_flags,
  6677. u32 nic_addr)
  6678. {
  6679. tg3_write_mem(tp,
  6680. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6681. ((u64) mapping >> 32));
  6682. tg3_write_mem(tp,
  6683. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6684. ((u64) mapping & 0xffffffff));
  6685. tg3_write_mem(tp,
  6686. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6687. maxlen_flags);
  6688. if (!tg3_flag(tp, 5705_PLUS))
  6689. tg3_write_mem(tp,
  6690. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6691. nic_addr);
  6692. }
  6693. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6694. {
  6695. int i;
  6696. if (!tg3_flag(tp, ENABLE_TSS)) {
  6697. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6698. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6699. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6700. } else {
  6701. tw32(HOSTCC_TXCOL_TICKS, 0);
  6702. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6703. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6704. }
  6705. if (!tg3_flag(tp, ENABLE_RSS)) {
  6706. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6707. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6708. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6709. } else {
  6710. tw32(HOSTCC_RXCOL_TICKS, 0);
  6711. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6712. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6713. }
  6714. if (!tg3_flag(tp, 5705_PLUS)) {
  6715. u32 val = ec->stats_block_coalesce_usecs;
  6716. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6717. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6718. if (!netif_carrier_ok(tp->dev))
  6719. val = 0;
  6720. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6721. }
  6722. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6723. u32 reg;
  6724. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6725. tw32(reg, ec->rx_coalesce_usecs);
  6726. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6727. tw32(reg, ec->rx_max_coalesced_frames);
  6728. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6729. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6730. if (tg3_flag(tp, ENABLE_TSS)) {
  6731. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6732. tw32(reg, ec->tx_coalesce_usecs);
  6733. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6734. tw32(reg, ec->tx_max_coalesced_frames);
  6735. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6736. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6737. }
  6738. }
  6739. for (; i < tp->irq_max - 1; i++) {
  6740. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6741. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6742. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6743. if (tg3_flag(tp, ENABLE_TSS)) {
  6744. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6745. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6746. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6747. }
  6748. }
  6749. }
  6750. /* tp->lock is held. */
  6751. static void tg3_rings_reset(struct tg3 *tp)
  6752. {
  6753. int i;
  6754. u32 stblk, txrcb, rxrcb, limit;
  6755. struct tg3_napi *tnapi = &tp->napi[0];
  6756. /* Disable all transmit rings but the first. */
  6757. if (!tg3_flag(tp, 5705_PLUS))
  6758. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6759. else if (tg3_flag(tp, 5717_PLUS))
  6760. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6761. else if (tg3_flag(tp, 57765_CLASS))
  6762. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6763. else
  6764. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6765. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6766. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6767. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6768. BDINFO_FLAGS_DISABLED);
  6769. /* Disable all receive return rings but the first. */
  6770. if (tg3_flag(tp, 5717_PLUS))
  6771. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6772. else if (!tg3_flag(tp, 5705_PLUS))
  6773. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6774. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6775. tg3_flag(tp, 57765_CLASS))
  6776. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6777. else
  6778. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6779. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6780. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6781. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6782. BDINFO_FLAGS_DISABLED);
  6783. /* Disable interrupts */
  6784. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6785. tp->napi[0].chk_msi_cnt = 0;
  6786. tp->napi[0].last_rx_cons = 0;
  6787. tp->napi[0].last_tx_cons = 0;
  6788. /* Zero mailbox registers. */
  6789. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6790. for (i = 1; i < tp->irq_max; i++) {
  6791. tp->napi[i].tx_prod = 0;
  6792. tp->napi[i].tx_cons = 0;
  6793. if (tg3_flag(tp, ENABLE_TSS))
  6794. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6795. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6796. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6797. tp->napi[i].chk_msi_cnt = 0;
  6798. tp->napi[i].last_rx_cons = 0;
  6799. tp->napi[i].last_tx_cons = 0;
  6800. }
  6801. if (!tg3_flag(tp, ENABLE_TSS))
  6802. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6803. } else {
  6804. tp->napi[0].tx_prod = 0;
  6805. tp->napi[0].tx_cons = 0;
  6806. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6807. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6808. }
  6809. /* Make sure the NIC-based send BD rings are disabled. */
  6810. if (!tg3_flag(tp, 5705_PLUS)) {
  6811. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6812. for (i = 0; i < 16; i++)
  6813. tw32_tx_mbox(mbox + i * 8, 0);
  6814. }
  6815. txrcb = NIC_SRAM_SEND_RCB;
  6816. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6817. /* Clear status block in ram. */
  6818. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6819. /* Set status block DMA address */
  6820. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6821. ((u64) tnapi->status_mapping >> 32));
  6822. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6823. ((u64) tnapi->status_mapping & 0xffffffff));
  6824. if (tnapi->tx_ring) {
  6825. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6826. (TG3_TX_RING_SIZE <<
  6827. BDINFO_FLAGS_MAXLEN_SHIFT),
  6828. NIC_SRAM_TX_BUFFER_DESC);
  6829. txrcb += TG3_BDINFO_SIZE;
  6830. }
  6831. if (tnapi->rx_rcb) {
  6832. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6833. (tp->rx_ret_ring_mask + 1) <<
  6834. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6835. rxrcb += TG3_BDINFO_SIZE;
  6836. }
  6837. stblk = HOSTCC_STATBLCK_RING1;
  6838. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6839. u64 mapping = (u64)tnapi->status_mapping;
  6840. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6841. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6842. /* Clear status block in ram. */
  6843. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6844. if (tnapi->tx_ring) {
  6845. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6846. (TG3_TX_RING_SIZE <<
  6847. BDINFO_FLAGS_MAXLEN_SHIFT),
  6848. NIC_SRAM_TX_BUFFER_DESC);
  6849. txrcb += TG3_BDINFO_SIZE;
  6850. }
  6851. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6852. ((tp->rx_ret_ring_mask + 1) <<
  6853. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6854. stblk += 8;
  6855. rxrcb += TG3_BDINFO_SIZE;
  6856. }
  6857. }
  6858. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6859. {
  6860. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6861. if (!tg3_flag(tp, 5750_PLUS) ||
  6862. tg3_flag(tp, 5780_CLASS) ||
  6863. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6864. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6865. tg3_flag(tp, 57765_PLUS))
  6866. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6867. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6868. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6869. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6870. else
  6871. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6872. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6873. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6874. val = min(nic_rep_thresh, host_rep_thresh);
  6875. tw32(RCVBDI_STD_THRESH, val);
  6876. if (tg3_flag(tp, 57765_PLUS))
  6877. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6878. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6879. return;
  6880. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6881. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6882. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6883. tw32(RCVBDI_JUMBO_THRESH, val);
  6884. if (tg3_flag(tp, 57765_PLUS))
  6885. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6886. }
  6887. static inline u32 calc_crc(unsigned char *buf, int len)
  6888. {
  6889. u32 reg;
  6890. u32 tmp;
  6891. int j, k;
  6892. reg = 0xffffffff;
  6893. for (j = 0; j < len; j++) {
  6894. reg ^= buf[j];
  6895. for (k = 0; k < 8; k++) {
  6896. tmp = reg & 0x01;
  6897. reg >>= 1;
  6898. if (tmp)
  6899. reg ^= 0xedb88320;
  6900. }
  6901. }
  6902. return ~reg;
  6903. }
  6904. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6905. {
  6906. /* accept or reject all multicast frames */
  6907. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6908. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6909. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6910. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6911. }
  6912. static void __tg3_set_rx_mode(struct net_device *dev)
  6913. {
  6914. struct tg3 *tp = netdev_priv(dev);
  6915. u32 rx_mode;
  6916. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6917. RX_MODE_KEEP_VLAN_TAG);
  6918. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  6919. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6920. * flag clear.
  6921. */
  6922. if (!tg3_flag(tp, ENABLE_ASF))
  6923. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6924. #endif
  6925. if (dev->flags & IFF_PROMISC) {
  6926. /* Promiscuous mode. */
  6927. rx_mode |= RX_MODE_PROMISC;
  6928. } else if (dev->flags & IFF_ALLMULTI) {
  6929. /* Accept all multicast. */
  6930. tg3_set_multi(tp, 1);
  6931. } else if (netdev_mc_empty(dev)) {
  6932. /* Reject all multicast. */
  6933. tg3_set_multi(tp, 0);
  6934. } else {
  6935. /* Accept one or more multicast(s). */
  6936. struct netdev_hw_addr *ha;
  6937. u32 mc_filter[4] = { 0, };
  6938. u32 regidx;
  6939. u32 bit;
  6940. u32 crc;
  6941. netdev_for_each_mc_addr(ha, dev) {
  6942. crc = calc_crc(ha->addr, ETH_ALEN);
  6943. bit = ~crc & 0x7f;
  6944. regidx = (bit & 0x60) >> 5;
  6945. bit &= 0x1f;
  6946. mc_filter[regidx] |= (1 << bit);
  6947. }
  6948. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6949. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6950. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6951. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6952. }
  6953. if (rx_mode != tp->rx_mode) {
  6954. tp->rx_mode = rx_mode;
  6955. tw32_f(MAC_RX_MODE, rx_mode);
  6956. udelay(10);
  6957. }
  6958. }
  6959. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
  6960. {
  6961. int i;
  6962. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  6963. tp->rss_ind_tbl[i] =
  6964. ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
  6965. }
  6966. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  6967. {
  6968. int i;
  6969. if (!tg3_flag(tp, SUPPORT_MSIX))
  6970. return;
  6971. if (tp->irq_cnt <= 2) {
  6972. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  6973. return;
  6974. }
  6975. /* Validate table against current IRQ count */
  6976. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6977. if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
  6978. break;
  6979. }
  6980. if (i != TG3_RSS_INDIR_TBL_SIZE)
  6981. tg3_rss_init_dflt_indir_tbl(tp);
  6982. }
  6983. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  6984. {
  6985. int i = 0;
  6986. u32 reg = MAC_RSS_INDIR_TBL_0;
  6987. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  6988. u32 val = tp->rss_ind_tbl[i];
  6989. i++;
  6990. for (; i % 8; i++) {
  6991. val <<= 4;
  6992. val |= tp->rss_ind_tbl[i];
  6993. }
  6994. tw32(reg, val);
  6995. reg += 4;
  6996. }
  6997. }
  6998. /* tp->lock is held. */
  6999. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7000. {
  7001. u32 val, rdmac_mode;
  7002. int i, err, limit;
  7003. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7004. tg3_disable_ints(tp);
  7005. tg3_stop_fw(tp);
  7006. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7007. if (tg3_flag(tp, INIT_COMPLETE))
  7008. tg3_abort_hw(tp, 1);
  7009. /* Enable MAC control of LPI */
  7010. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7011. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  7012. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7013. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  7014. tw32_f(TG3_CPMU_EEE_CTRL,
  7015. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7016. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7017. TG3_CPMU_EEEMD_LPI_IN_TX |
  7018. TG3_CPMU_EEEMD_LPI_IN_RX |
  7019. TG3_CPMU_EEEMD_EEE_ENABLE;
  7020. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7021. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7022. if (tg3_flag(tp, ENABLE_APE))
  7023. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7024. tw32_f(TG3_CPMU_EEE_MODE, val);
  7025. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7026. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7027. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7028. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7029. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7030. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7031. }
  7032. if (reset_phy)
  7033. tg3_phy_reset(tp);
  7034. err = tg3_chip_reset(tp);
  7035. if (err)
  7036. return err;
  7037. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7038. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7039. val = tr32(TG3_CPMU_CTRL);
  7040. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7041. tw32(TG3_CPMU_CTRL, val);
  7042. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7043. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7044. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7045. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7046. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7047. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7048. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7049. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7050. val = tr32(TG3_CPMU_HST_ACC);
  7051. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7052. val |= CPMU_HST_ACC_MACCLK_6_25;
  7053. tw32(TG3_CPMU_HST_ACC, val);
  7054. }
  7055. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7056. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7057. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7058. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7059. tw32(PCIE_PWR_MGMT_THRESH, val);
  7060. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7061. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7062. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7063. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7064. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7065. }
  7066. if (tg3_flag(tp, L1PLLPD_EN)) {
  7067. u32 grc_mode = tr32(GRC_MODE);
  7068. /* Access the lower 1K of PL PCIE block registers. */
  7069. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7070. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7071. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7072. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7073. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7074. tw32(GRC_MODE, grc_mode);
  7075. }
  7076. if (tg3_flag(tp, 57765_CLASS)) {
  7077. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7078. u32 grc_mode = tr32(GRC_MODE);
  7079. /* Access the lower 1K of PL PCIE block registers. */
  7080. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7081. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7082. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7083. TG3_PCIE_PL_LO_PHYCTL5);
  7084. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7085. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7086. tw32(GRC_MODE, grc_mode);
  7087. }
  7088. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7089. u32 grc_mode = tr32(GRC_MODE);
  7090. /* Access the lower 1K of DL PCIE block registers. */
  7091. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7092. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7093. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7094. TG3_PCIE_DL_LO_FTSMAX);
  7095. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7096. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7097. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7098. tw32(GRC_MODE, grc_mode);
  7099. }
  7100. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7101. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7102. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7103. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7104. }
  7105. /* This works around an issue with Athlon chipsets on
  7106. * B3 tigon3 silicon. This bit has no effect on any
  7107. * other revision. But do not set this on PCI Express
  7108. * chips and don't even touch the clocks if the CPMU is present.
  7109. */
  7110. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7111. if (!tg3_flag(tp, PCI_EXPRESS))
  7112. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7113. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7114. }
  7115. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7116. tg3_flag(tp, PCIX_MODE)) {
  7117. val = tr32(TG3PCI_PCISTATE);
  7118. val |= PCISTATE_RETRY_SAME_DMA;
  7119. tw32(TG3PCI_PCISTATE, val);
  7120. }
  7121. if (tg3_flag(tp, ENABLE_APE)) {
  7122. /* Allow reads and writes to the
  7123. * APE register and memory space.
  7124. */
  7125. val = tr32(TG3PCI_PCISTATE);
  7126. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7127. PCISTATE_ALLOW_APE_SHMEM_WR |
  7128. PCISTATE_ALLOW_APE_PSPACE_WR;
  7129. tw32(TG3PCI_PCISTATE, val);
  7130. }
  7131. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7132. /* Enable some hw fixes. */
  7133. val = tr32(TG3PCI_MSI_DATA);
  7134. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7135. tw32(TG3PCI_MSI_DATA, val);
  7136. }
  7137. /* Descriptor ring init may make accesses to the
  7138. * NIC SRAM area to setup the TX descriptors, so we
  7139. * can only do this after the hardware has been
  7140. * successfully reset.
  7141. */
  7142. err = tg3_init_rings(tp);
  7143. if (err)
  7144. return err;
  7145. if (tg3_flag(tp, 57765_PLUS)) {
  7146. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7147. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7148. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7149. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7150. if (!tg3_flag(tp, 57765_CLASS) &&
  7151. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7152. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7153. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7154. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7155. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7156. /* This value is determined during the probe time DMA
  7157. * engine test, tg3_test_dma.
  7158. */
  7159. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7160. }
  7161. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7162. GRC_MODE_4X_NIC_SEND_RINGS |
  7163. GRC_MODE_NO_TX_PHDR_CSUM |
  7164. GRC_MODE_NO_RX_PHDR_CSUM);
  7165. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7166. /* Pseudo-header checksum is done by hardware logic and not
  7167. * the offload processers, so make the chip do the pseudo-
  7168. * header checksums on receive. For transmit it is more
  7169. * convenient to do the pseudo-header checksum in software
  7170. * as Linux does that on transmit for us in all cases.
  7171. */
  7172. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7173. tw32(GRC_MODE,
  7174. tp->grc_mode |
  7175. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  7176. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7177. val = tr32(GRC_MISC_CFG);
  7178. val &= ~0xff;
  7179. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7180. tw32(GRC_MISC_CFG, val);
  7181. /* Initialize MBUF/DESC pool. */
  7182. if (tg3_flag(tp, 5750_PLUS)) {
  7183. /* Do nothing. */
  7184. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7185. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7186. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7187. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7188. else
  7189. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7190. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7191. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7192. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7193. int fw_len;
  7194. fw_len = tp->fw_len;
  7195. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7196. tw32(BUFMGR_MB_POOL_ADDR,
  7197. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7198. tw32(BUFMGR_MB_POOL_SIZE,
  7199. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7200. }
  7201. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7202. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7203. tp->bufmgr_config.mbuf_read_dma_low_water);
  7204. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7205. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7206. tw32(BUFMGR_MB_HIGH_WATER,
  7207. tp->bufmgr_config.mbuf_high_water);
  7208. } else {
  7209. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7210. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7211. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7212. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7213. tw32(BUFMGR_MB_HIGH_WATER,
  7214. tp->bufmgr_config.mbuf_high_water_jumbo);
  7215. }
  7216. tw32(BUFMGR_DMA_LOW_WATER,
  7217. tp->bufmgr_config.dma_low_water);
  7218. tw32(BUFMGR_DMA_HIGH_WATER,
  7219. tp->bufmgr_config.dma_high_water);
  7220. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7221. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7222. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7223. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7224. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7225. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7226. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7227. tw32(BUFMGR_MODE, val);
  7228. for (i = 0; i < 2000; i++) {
  7229. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7230. break;
  7231. udelay(10);
  7232. }
  7233. if (i >= 2000) {
  7234. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7235. return -ENODEV;
  7236. }
  7237. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7238. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7239. tg3_setup_rxbd_thresholds(tp);
  7240. /* Initialize TG3_BDINFO's at:
  7241. * RCVDBDI_STD_BD: standard eth size rx ring
  7242. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7243. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7244. *
  7245. * like so:
  7246. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7247. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7248. * ring attribute flags
  7249. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7250. *
  7251. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7252. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7253. *
  7254. * The size of each ring is fixed in the firmware, but the location is
  7255. * configurable.
  7256. */
  7257. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7258. ((u64) tpr->rx_std_mapping >> 32));
  7259. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7260. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7261. if (!tg3_flag(tp, 5717_PLUS))
  7262. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7263. NIC_SRAM_RX_BUFFER_DESC);
  7264. /* Disable the mini ring */
  7265. if (!tg3_flag(tp, 5705_PLUS))
  7266. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7267. BDINFO_FLAGS_DISABLED);
  7268. /* Program the jumbo buffer descriptor ring control
  7269. * blocks on those devices that have them.
  7270. */
  7271. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7272. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7273. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7274. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7275. ((u64) tpr->rx_jmb_mapping >> 32));
  7276. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7277. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7278. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7279. BDINFO_FLAGS_MAXLEN_SHIFT;
  7280. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7281. val | BDINFO_FLAGS_USE_EXT_RECV);
  7282. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7283. tg3_flag(tp, 57765_CLASS))
  7284. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7285. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7286. } else {
  7287. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7288. BDINFO_FLAGS_DISABLED);
  7289. }
  7290. if (tg3_flag(tp, 57765_PLUS)) {
  7291. val = TG3_RX_STD_RING_SIZE(tp);
  7292. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7293. val |= (TG3_RX_STD_DMA_SZ << 2);
  7294. } else
  7295. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7296. } else
  7297. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7298. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7299. tpr->rx_std_prod_idx = tp->rx_pending;
  7300. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7301. tpr->rx_jmb_prod_idx =
  7302. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7303. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7304. tg3_rings_reset(tp);
  7305. /* Initialize MAC address and backoff seed. */
  7306. __tg3_set_mac_addr(tp, 0);
  7307. /* MTU + ethernet header + FCS + optional VLAN tag */
  7308. tw32(MAC_RX_MTU_SIZE,
  7309. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7310. /* The slot time is changed by tg3_setup_phy if we
  7311. * run at gigabit with half duplex.
  7312. */
  7313. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7314. (6 << TX_LENGTHS_IPG_SHIFT) |
  7315. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7316. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7317. val |= tr32(MAC_TX_LENGTHS) &
  7318. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7319. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7320. tw32(MAC_TX_LENGTHS, val);
  7321. /* Receive rules. */
  7322. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7323. tw32(RCVLPC_CONFIG, 0x0181);
  7324. /* Calculate RDMAC_MODE setting early, we need it to determine
  7325. * the RCVLPC_STATE_ENABLE mask.
  7326. */
  7327. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7328. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7329. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7330. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7331. RDMAC_MODE_LNGREAD_ENAB);
  7332. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7333. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7334. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7335. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7336. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7337. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7338. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7339. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7340. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7341. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7342. if (tg3_flag(tp, TSO_CAPABLE) &&
  7343. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7344. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7345. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7346. !tg3_flag(tp, IS_5788)) {
  7347. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7348. }
  7349. }
  7350. if (tg3_flag(tp, PCI_EXPRESS))
  7351. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7352. if (tg3_flag(tp, HW_TSO_1) ||
  7353. tg3_flag(tp, HW_TSO_2) ||
  7354. tg3_flag(tp, HW_TSO_3))
  7355. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7356. if (tg3_flag(tp, 57765_PLUS) ||
  7357. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7358. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7359. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7360. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7361. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7362. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7363. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7364. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7365. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7366. tg3_flag(tp, 57765_PLUS)) {
  7367. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7368. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7369. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7370. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7371. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7372. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7373. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7374. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7375. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7376. }
  7377. tw32(TG3_RDMA_RSRVCTRL_REG,
  7378. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7379. }
  7380. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7381. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7382. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7383. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7384. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7385. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7386. }
  7387. /* Receive/send statistics. */
  7388. if (tg3_flag(tp, 5750_PLUS)) {
  7389. val = tr32(RCVLPC_STATS_ENABLE);
  7390. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7391. tw32(RCVLPC_STATS_ENABLE, val);
  7392. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7393. tg3_flag(tp, TSO_CAPABLE)) {
  7394. val = tr32(RCVLPC_STATS_ENABLE);
  7395. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7396. tw32(RCVLPC_STATS_ENABLE, val);
  7397. } else {
  7398. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7399. }
  7400. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7401. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7402. tw32(SNDDATAI_STATSCTRL,
  7403. (SNDDATAI_SCTRL_ENABLE |
  7404. SNDDATAI_SCTRL_FASTUPD));
  7405. /* Setup host coalescing engine. */
  7406. tw32(HOSTCC_MODE, 0);
  7407. for (i = 0; i < 2000; i++) {
  7408. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7409. break;
  7410. udelay(10);
  7411. }
  7412. __tg3_set_coalesce(tp, &tp->coal);
  7413. if (!tg3_flag(tp, 5705_PLUS)) {
  7414. /* Status/statistics block address. See tg3_timer,
  7415. * the tg3_periodic_fetch_stats call there, and
  7416. * tg3_get_stats to see how this works for 5705/5750 chips.
  7417. */
  7418. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7419. ((u64) tp->stats_mapping >> 32));
  7420. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7421. ((u64) tp->stats_mapping & 0xffffffff));
  7422. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7423. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7424. /* Clear statistics and status block memory areas */
  7425. for (i = NIC_SRAM_STATS_BLK;
  7426. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7427. i += sizeof(u32)) {
  7428. tg3_write_mem(tp, i, 0);
  7429. udelay(40);
  7430. }
  7431. }
  7432. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7433. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7434. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7435. if (!tg3_flag(tp, 5705_PLUS))
  7436. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7437. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7438. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7439. /* reset to prevent losing 1st rx packet intermittently */
  7440. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7441. udelay(10);
  7442. }
  7443. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7444. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7445. MAC_MODE_FHDE_ENABLE;
  7446. if (tg3_flag(tp, ENABLE_APE))
  7447. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7448. if (!tg3_flag(tp, 5705_PLUS) &&
  7449. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7450. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7451. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7452. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7453. udelay(40);
  7454. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7455. * If TG3_FLAG_IS_NIC is zero, we should read the
  7456. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7457. * whether used as inputs or outputs, are set by boot code after
  7458. * reset.
  7459. */
  7460. if (!tg3_flag(tp, IS_NIC)) {
  7461. u32 gpio_mask;
  7462. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7463. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7464. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7465. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7466. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7467. GRC_LCLCTRL_GPIO_OUTPUT3;
  7468. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7469. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7470. tp->grc_local_ctrl &= ~gpio_mask;
  7471. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7472. /* GPIO1 must be driven high for eeprom write protect */
  7473. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7474. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7475. GRC_LCLCTRL_GPIO_OUTPUT1);
  7476. }
  7477. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7478. udelay(100);
  7479. if (tg3_flag(tp, USING_MSIX)) {
  7480. val = tr32(MSGINT_MODE);
  7481. val |= MSGINT_MODE_ENABLE;
  7482. if (tp->irq_cnt > 1)
  7483. val |= MSGINT_MODE_MULTIVEC_EN;
  7484. if (!tg3_flag(tp, 1SHOT_MSI))
  7485. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7486. tw32(MSGINT_MODE, val);
  7487. }
  7488. if (!tg3_flag(tp, 5705_PLUS)) {
  7489. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7490. udelay(40);
  7491. }
  7492. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7493. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7494. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7495. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7496. WDMAC_MODE_LNGREAD_ENAB);
  7497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7498. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7499. if (tg3_flag(tp, TSO_CAPABLE) &&
  7500. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7501. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7502. /* nothing */
  7503. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7504. !tg3_flag(tp, IS_5788)) {
  7505. val |= WDMAC_MODE_RX_ACCEL;
  7506. }
  7507. }
  7508. /* Enable host coalescing bug fix */
  7509. if (tg3_flag(tp, 5755_PLUS))
  7510. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7511. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7512. val |= WDMAC_MODE_BURST_ALL_DATA;
  7513. tw32_f(WDMAC_MODE, val);
  7514. udelay(40);
  7515. if (tg3_flag(tp, PCIX_MODE)) {
  7516. u16 pcix_cmd;
  7517. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7518. &pcix_cmd);
  7519. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7520. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7521. pcix_cmd |= PCI_X_CMD_READ_2K;
  7522. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7523. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7524. pcix_cmd |= PCI_X_CMD_READ_2K;
  7525. }
  7526. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7527. pcix_cmd);
  7528. }
  7529. tw32_f(RDMAC_MODE, rdmac_mode);
  7530. udelay(40);
  7531. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7532. if (!tg3_flag(tp, 5705_PLUS))
  7533. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7535. tw32(SNDDATAC_MODE,
  7536. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7537. else
  7538. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7539. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7540. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7541. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7542. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7543. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7544. tw32(RCVDBDI_MODE, val);
  7545. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7546. if (tg3_flag(tp, HW_TSO_1) ||
  7547. tg3_flag(tp, HW_TSO_2) ||
  7548. tg3_flag(tp, HW_TSO_3))
  7549. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7550. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7551. if (tg3_flag(tp, ENABLE_TSS))
  7552. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7553. tw32(SNDBDI_MODE, val);
  7554. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7555. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7556. err = tg3_load_5701_a0_firmware_fix(tp);
  7557. if (err)
  7558. return err;
  7559. }
  7560. if (tg3_flag(tp, TSO_CAPABLE)) {
  7561. err = tg3_load_tso_firmware(tp);
  7562. if (err)
  7563. return err;
  7564. }
  7565. tp->tx_mode = TX_MODE_ENABLE;
  7566. if (tg3_flag(tp, 5755_PLUS) ||
  7567. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7568. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7569. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7570. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7571. tp->tx_mode &= ~val;
  7572. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7573. }
  7574. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7575. udelay(100);
  7576. if (tg3_flag(tp, ENABLE_RSS)) {
  7577. tg3_rss_write_indir_tbl(tp);
  7578. /* Setup the "secret" hash key. */
  7579. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7580. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7581. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7582. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7583. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7584. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7585. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7586. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7587. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7588. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7589. }
  7590. tp->rx_mode = RX_MODE_ENABLE;
  7591. if (tg3_flag(tp, 5755_PLUS))
  7592. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7593. if (tg3_flag(tp, ENABLE_RSS))
  7594. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7595. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7596. RX_MODE_RSS_IPV6_HASH_EN |
  7597. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7598. RX_MODE_RSS_IPV4_HASH_EN |
  7599. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7600. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7601. udelay(10);
  7602. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7603. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7604. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7605. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7606. udelay(10);
  7607. }
  7608. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7609. udelay(10);
  7610. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7611. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7612. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7613. /* Set drive transmission level to 1.2V */
  7614. /* only if the signal pre-emphasis bit is not set */
  7615. val = tr32(MAC_SERDES_CFG);
  7616. val &= 0xfffff000;
  7617. val |= 0x880;
  7618. tw32(MAC_SERDES_CFG, val);
  7619. }
  7620. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7621. tw32(MAC_SERDES_CFG, 0x616000);
  7622. }
  7623. /* Prevent chip from dropping frames when flow control
  7624. * is enabled.
  7625. */
  7626. if (tg3_flag(tp, 57765_CLASS))
  7627. val = 1;
  7628. else
  7629. val = 2;
  7630. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7631. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7632. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7633. /* Use hardware link auto-negotiation */
  7634. tg3_flag_set(tp, HW_AUTONEG);
  7635. }
  7636. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7637. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7638. u32 tmp;
  7639. tmp = tr32(SERDES_RX_CTRL);
  7640. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7641. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7642. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7643. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7644. }
  7645. if (!tg3_flag(tp, USE_PHYLIB)) {
  7646. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7647. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7648. err = tg3_setup_phy(tp, 0);
  7649. if (err)
  7650. return err;
  7651. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7652. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7653. u32 tmp;
  7654. /* Clear CRC stats. */
  7655. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7656. tg3_writephy(tp, MII_TG3_TEST1,
  7657. tmp | MII_TG3_TEST1_CRC_EN);
  7658. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7659. }
  7660. }
  7661. }
  7662. __tg3_set_rx_mode(tp->dev);
  7663. /* Initialize receive rules. */
  7664. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7665. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7666. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7667. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7668. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7669. limit = 8;
  7670. else
  7671. limit = 16;
  7672. if (tg3_flag(tp, ENABLE_ASF))
  7673. limit -= 4;
  7674. switch (limit) {
  7675. case 16:
  7676. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7677. case 15:
  7678. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7679. case 14:
  7680. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7681. case 13:
  7682. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7683. case 12:
  7684. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7685. case 11:
  7686. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7687. case 10:
  7688. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7689. case 9:
  7690. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7691. case 8:
  7692. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7693. case 7:
  7694. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7695. case 6:
  7696. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7697. case 5:
  7698. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7699. case 4:
  7700. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7701. case 3:
  7702. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7703. case 2:
  7704. case 1:
  7705. default:
  7706. break;
  7707. }
  7708. if (tg3_flag(tp, ENABLE_APE))
  7709. /* Write our heartbeat update interval to APE. */
  7710. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7711. APE_HOST_HEARTBEAT_INT_DISABLE);
  7712. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7713. return 0;
  7714. }
  7715. /* Called at device open time to get the chip ready for
  7716. * packet processing. Invoked with tp->lock held.
  7717. */
  7718. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7719. {
  7720. tg3_switch_clocks(tp);
  7721. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7722. return tg3_reset_hw(tp, reset_phy);
  7723. }
  7724. #define TG3_STAT_ADD32(PSTAT, REG) \
  7725. do { u32 __val = tr32(REG); \
  7726. (PSTAT)->low += __val; \
  7727. if ((PSTAT)->low < __val) \
  7728. (PSTAT)->high += 1; \
  7729. } while (0)
  7730. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7731. {
  7732. struct tg3_hw_stats *sp = tp->hw_stats;
  7733. if (!netif_carrier_ok(tp->dev))
  7734. return;
  7735. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7736. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7737. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7738. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7739. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7740. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7741. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7742. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7743. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7744. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7745. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7746. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7747. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7748. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7749. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7750. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7751. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7752. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7753. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7754. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7755. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7756. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7757. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7758. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7759. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7760. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7761. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7762. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7763. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7764. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7765. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7766. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7767. } else {
  7768. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7769. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7770. if (val) {
  7771. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7772. sp->rx_discards.low += val;
  7773. if (sp->rx_discards.low < val)
  7774. sp->rx_discards.high += 1;
  7775. }
  7776. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7777. }
  7778. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7779. }
  7780. static void tg3_chk_missed_msi(struct tg3 *tp)
  7781. {
  7782. u32 i;
  7783. for (i = 0; i < tp->irq_cnt; i++) {
  7784. struct tg3_napi *tnapi = &tp->napi[i];
  7785. if (tg3_has_work(tnapi)) {
  7786. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7787. tnapi->last_tx_cons == tnapi->tx_cons) {
  7788. if (tnapi->chk_msi_cnt < 1) {
  7789. tnapi->chk_msi_cnt++;
  7790. return;
  7791. }
  7792. tg3_msi(0, tnapi);
  7793. }
  7794. }
  7795. tnapi->chk_msi_cnt = 0;
  7796. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7797. tnapi->last_tx_cons = tnapi->tx_cons;
  7798. }
  7799. }
  7800. static void tg3_timer(unsigned long __opaque)
  7801. {
  7802. struct tg3 *tp = (struct tg3 *) __opaque;
  7803. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  7804. goto restart_timer;
  7805. spin_lock(&tp->lock);
  7806. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7807. tg3_flag(tp, 57765_CLASS))
  7808. tg3_chk_missed_msi(tp);
  7809. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7810. /* All of this garbage is because when using non-tagged
  7811. * IRQ status the mailbox/status_block protocol the chip
  7812. * uses with the cpu is race prone.
  7813. */
  7814. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7815. tw32(GRC_LOCAL_CTRL,
  7816. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7817. } else {
  7818. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7819. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7820. }
  7821. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7822. spin_unlock(&tp->lock);
  7823. tg3_reset_task_schedule(tp);
  7824. goto restart_timer;
  7825. }
  7826. }
  7827. /* This part only runs once per second. */
  7828. if (!--tp->timer_counter) {
  7829. if (tg3_flag(tp, 5705_PLUS))
  7830. tg3_periodic_fetch_stats(tp);
  7831. if (tp->setlpicnt && !--tp->setlpicnt)
  7832. tg3_phy_eee_enable(tp);
  7833. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7834. u32 mac_stat;
  7835. int phy_event;
  7836. mac_stat = tr32(MAC_STATUS);
  7837. phy_event = 0;
  7838. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7839. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7840. phy_event = 1;
  7841. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7842. phy_event = 1;
  7843. if (phy_event)
  7844. tg3_setup_phy(tp, 0);
  7845. } else if (tg3_flag(tp, POLL_SERDES)) {
  7846. u32 mac_stat = tr32(MAC_STATUS);
  7847. int need_setup = 0;
  7848. if (netif_carrier_ok(tp->dev) &&
  7849. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7850. need_setup = 1;
  7851. }
  7852. if (!netif_carrier_ok(tp->dev) &&
  7853. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7854. MAC_STATUS_SIGNAL_DET))) {
  7855. need_setup = 1;
  7856. }
  7857. if (need_setup) {
  7858. if (!tp->serdes_counter) {
  7859. tw32_f(MAC_MODE,
  7860. (tp->mac_mode &
  7861. ~MAC_MODE_PORT_MODE_MASK));
  7862. udelay(40);
  7863. tw32_f(MAC_MODE, tp->mac_mode);
  7864. udelay(40);
  7865. }
  7866. tg3_setup_phy(tp, 0);
  7867. }
  7868. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7869. tg3_flag(tp, 5780_CLASS)) {
  7870. tg3_serdes_parallel_detect(tp);
  7871. }
  7872. tp->timer_counter = tp->timer_multiplier;
  7873. }
  7874. /* Heartbeat is only sent once every 2 seconds.
  7875. *
  7876. * The heartbeat is to tell the ASF firmware that the host
  7877. * driver is still alive. In the event that the OS crashes,
  7878. * ASF needs to reset the hardware to free up the FIFO space
  7879. * that may be filled with rx packets destined for the host.
  7880. * If the FIFO is full, ASF will no longer function properly.
  7881. *
  7882. * Unintended resets have been reported on real time kernels
  7883. * where the timer doesn't run on time. Netpoll will also have
  7884. * same problem.
  7885. *
  7886. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7887. * to check the ring condition when the heartbeat is expiring
  7888. * before doing the reset. This will prevent most unintended
  7889. * resets.
  7890. */
  7891. if (!--tp->asf_counter) {
  7892. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7893. tg3_wait_for_event_ack(tp);
  7894. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7895. FWCMD_NICDRV_ALIVE3);
  7896. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7897. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7898. TG3_FW_UPDATE_TIMEOUT_SEC);
  7899. tg3_generate_fw_event(tp);
  7900. }
  7901. tp->asf_counter = tp->asf_multiplier;
  7902. }
  7903. spin_unlock(&tp->lock);
  7904. restart_timer:
  7905. tp->timer.expires = jiffies + tp->timer_offset;
  7906. add_timer(&tp->timer);
  7907. }
  7908. static void __devinit tg3_timer_init(struct tg3 *tp)
  7909. {
  7910. if (tg3_flag(tp, TAGGED_STATUS) &&
  7911. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7912. !tg3_flag(tp, 57765_CLASS))
  7913. tp->timer_offset = HZ;
  7914. else
  7915. tp->timer_offset = HZ / 10;
  7916. BUG_ON(tp->timer_offset > HZ);
  7917. tp->timer_multiplier = (HZ / tp->timer_offset);
  7918. tp->asf_multiplier = (HZ / tp->timer_offset) *
  7919. TG3_FW_UPDATE_FREQ_SEC;
  7920. init_timer(&tp->timer);
  7921. tp->timer.data = (unsigned long) tp;
  7922. tp->timer.function = tg3_timer;
  7923. }
  7924. static void tg3_timer_start(struct tg3 *tp)
  7925. {
  7926. tp->asf_counter = tp->asf_multiplier;
  7927. tp->timer_counter = tp->timer_multiplier;
  7928. tp->timer.expires = jiffies + tp->timer_offset;
  7929. add_timer(&tp->timer);
  7930. }
  7931. static void tg3_timer_stop(struct tg3 *tp)
  7932. {
  7933. del_timer_sync(&tp->timer);
  7934. }
  7935. /* Restart hardware after configuration changes, self-test, etc.
  7936. * Invoked with tp->lock held.
  7937. */
  7938. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  7939. __releases(tp->lock)
  7940. __acquires(tp->lock)
  7941. {
  7942. int err;
  7943. err = tg3_init_hw(tp, reset_phy);
  7944. if (err) {
  7945. netdev_err(tp->dev,
  7946. "Failed to re-initialize device, aborting\n");
  7947. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7948. tg3_full_unlock(tp);
  7949. tg3_timer_stop(tp);
  7950. tp->irq_sync = 0;
  7951. tg3_napi_enable(tp);
  7952. dev_close(tp->dev);
  7953. tg3_full_lock(tp, 0);
  7954. }
  7955. return err;
  7956. }
  7957. static void tg3_reset_task(struct work_struct *work)
  7958. {
  7959. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  7960. int err;
  7961. tg3_full_lock(tp, 0);
  7962. if (!netif_running(tp->dev)) {
  7963. tg3_flag_clear(tp, RESET_TASK_PENDING);
  7964. tg3_full_unlock(tp);
  7965. return;
  7966. }
  7967. tg3_full_unlock(tp);
  7968. tg3_phy_stop(tp);
  7969. tg3_netif_stop(tp);
  7970. tg3_full_lock(tp, 1);
  7971. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  7972. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  7973. tp->write32_rx_mbox = tg3_write_flush_reg32;
  7974. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  7975. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  7976. }
  7977. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  7978. err = tg3_init_hw(tp, 1);
  7979. if (err)
  7980. goto out;
  7981. tg3_netif_start(tp);
  7982. out:
  7983. tg3_full_unlock(tp);
  7984. if (!err)
  7985. tg3_phy_start(tp);
  7986. tg3_flag_clear(tp, RESET_TASK_PENDING);
  7987. }
  7988. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7989. {
  7990. irq_handler_t fn;
  7991. unsigned long flags;
  7992. char *name;
  7993. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7994. if (tp->irq_cnt == 1)
  7995. name = tp->dev->name;
  7996. else {
  7997. name = &tnapi->irq_lbl[0];
  7998. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7999. name[IFNAMSIZ-1] = 0;
  8000. }
  8001. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8002. fn = tg3_msi;
  8003. if (tg3_flag(tp, 1SHOT_MSI))
  8004. fn = tg3_msi_1shot;
  8005. flags = 0;
  8006. } else {
  8007. fn = tg3_interrupt;
  8008. if (tg3_flag(tp, TAGGED_STATUS))
  8009. fn = tg3_interrupt_tagged;
  8010. flags = IRQF_SHARED;
  8011. }
  8012. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8013. }
  8014. static int tg3_test_interrupt(struct tg3 *tp)
  8015. {
  8016. struct tg3_napi *tnapi = &tp->napi[0];
  8017. struct net_device *dev = tp->dev;
  8018. int err, i, intr_ok = 0;
  8019. u32 val;
  8020. if (!netif_running(dev))
  8021. return -ENODEV;
  8022. tg3_disable_ints(tp);
  8023. free_irq(tnapi->irq_vec, tnapi);
  8024. /*
  8025. * Turn off MSI one shot mode. Otherwise this test has no
  8026. * observable way to know whether the interrupt was delivered.
  8027. */
  8028. if (tg3_flag(tp, 57765_PLUS)) {
  8029. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8030. tw32(MSGINT_MODE, val);
  8031. }
  8032. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8033. IRQF_SHARED, dev->name, tnapi);
  8034. if (err)
  8035. return err;
  8036. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8037. tg3_enable_ints(tp);
  8038. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8039. tnapi->coal_now);
  8040. for (i = 0; i < 5; i++) {
  8041. u32 int_mbox, misc_host_ctrl;
  8042. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8043. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8044. if ((int_mbox != 0) ||
  8045. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8046. intr_ok = 1;
  8047. break;
  8048. }
  8049. if (tg3_flag(tp, 57765_PLUS) &&
  8050. tnapi->hw_status->status_tag != tnapi->last_tag)
  8051. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8052. msleep(10);
  8053. }
  8054. tg3_disable_ints(tp);
  8055. free_irq(tnapi->irq_vec, tnapi);
  8056. err = tg3_request_irq(tp, 0);
  8057. if (err)
  8058. return err;
  8059. if (intr_ok) {
  8060. /* Reenable MSI one shot mode. */
  8061. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8062. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8063. tw32(MSGINT_MODE, val);
  8064. }
  8065. return 0;
  8066. }
  8067. return -EIO;
  8068. }
  8069. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8070. * successfully restored
  8071. */
  8072. static int tg3_test_msi(struct tg3 *tp)
  8073. {
  8074. int err;
  8075. u16 pci_cmd;
  8076. if (!tg3_flag(tp, USING_MSI))
  8077. return 0;
  8078. /* Turn off SERR reporting in case MSI terminates with Master
  8079. * Abort.
  8080. */
  8081. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8082. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8083. pci_cmd & ~PCI_COMMAND_SERR);
  8084. err = tg3_test_interrupt(tp);
  8085. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8086. if (!err)
  8087. return 0;
  8088. /* other failures */
  8089. if (err != -EIO)
  8090. return err;
  8091. /* MSI test failed, go back to INTx mode */
  8092. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8093. "to INTx mode. Please report this failure to the PCI "
  8094. "maintainer and include system chipset information\n");
  8095. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8096. pci_disable_msi(tp->pdev);
  8097. tg3_flag_clear(tp, USING_MSI);
  8098. tp->napi[0].irq_vec = tp->pdev->irq;
  8099. err = tg3_request_irq(tp, 0);
  8100. if (err)
  8101. return err;
  8102. /* Need to reset the chip because the MSI cycle may have terminated
  8103. * with Master Abort.
  8104. */
  8105. tg3_full_lock(tp, 1);
  8106. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8107. err = tg3_init_hw(tp, 1);
  8108. tg3_full_unlock(tp);
  8109. if (err)
  8110. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8111. return err;
  8112. }
  8113. static int tg3_request_firmware(struct tg3 *tp)
  8114. {
  8115. const __be32 *fw_data;
  8116. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8117. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8118. tp->fw_needed);
  8119. return -ENOENT;
  8120. }
  8121. fw_data = (void *)tp->fw->data;
  8122. /* Firmware blob starts with version numbers, followed by
  8123. * start address and _full_ length including BSS sections
  8124. * (which must be longer than the actual data, of course
  8125. */
  8126. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8127. if (tp->fw_len < (tp->fw->size - 12)) {
  8128. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8129. tp->fw_len, tp->fw_needed);
  8130. release_firmware(tp->fw);
  8131. tp->fw = NULL;
  8132. return -EINVAL;
  8133. }
  8134. /* We no longer need firmware; we have it. */
  8135. tp->fw_needed = NULL;
  8136. return 0;
  8137. }
  8138. static bool tg3_enable_msix(struct tg3 *tp)
  8139. {
  8140. int i, rc;
  8141. struct msix_entry msix_ent[tp->irq_max];
  8142. tp->irq_cnt = num_online_cpus();
  8143. if (tp->irq_cnt > 1) {
  8144. /* We want as many rx rings enabled as there are cpus.
  8145. * In multiqueue MSI-X mode, the first MSI-X vector
  8146. * only deals with link interrupts, etc, so we add
  8147. * one to the number of vectors we are requesting.
  8148. */
  8149. tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
  8150. }
  8151. for (i = 0; i < tp->irq_max; i++) {
  8152. msix_ent[i].entry = i;
  8153. msix_ent[i].vector = 0;
  8154. }
  8155. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8156. if (rc < 0) {
  8157. return false;
  8158. } else if (rc != 0) {
  8159. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8160. return false;
  8161. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8162. tp->irq_cnt, rc);
  8163. tp->irq_cnt = rc;
  8164. }
  8165. for (i = 0; i < tp->irq_max; i++)
  8166. tp->napi[i].irq_vec = msix_ent[i].vector;
  8167. netif_set_real_num_tx_queues(tp->dev, 1);
  8168. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  8169. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  8170. pci_disable_msix(tp->pdev);
  8171. return false;
  8172. }
  8173. if (tp->irq_cnt > 1) {
  8174. tg3_flag_set(tp, ENABLE_RSS);
  8175. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  8176. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  8177. tg3_flag_set(tp, ENABLE_TSS);
  8178. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  8179. }
  8180. }
  8181. return true;
  8182. }
  8183. static void tg3_ints_init(struct tg3 *tp)
  8184. {
  8185. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8186. !tg3_flag(tp, TAGGED_STATUS)) {
  8187. /* All MSI supporting chips should support tagged
  8188. * status. Assert that this is the case.
  8189. */
  8190. netdev_warn(tp->dev,
  8191. "MSI without TAGGED_STATUS? Not using MSI\n");
  8192. goto defcfg;
  8193. }
  8194. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8195. tg3_flag_set(tp, USING_MSIX);
  8196. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8197. tg3_flag_set(tp, USING_MSI);
  8198. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8199. u32 msi_mode = tr32(MSGINT_MODE);
  8200. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8201. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8202. if (!tg3_flag(tp, 1SHOT_MSI))
  8203. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8204. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8205. }
  8206. defcfg:
  8207. if (!tg3_flag(tp, USING_MSIX)) {
  8208. tp->irq_cnt = 1;
  8209. tp->napi[0].irq_vec = tp->pdev->irq;
  8210. netif_set_real_num_tx_queues(tp->dev, 1);
  8211. netif_set_real_num_rx_queues(tp->dev, 1);
  8212. }
  8213. }
  8214. static void tg3_ints_fini(struct tg3 *tp)
  8215. {
  8216. if (tg3_flag(tp, USING_MSIX))
  8217. pci_disable_msix(tp->pdev);
  8218. else if (tg3_flag(tp, USING_MSI))
  8219. pci_disable_msi(tp->pdev);
  8220. tg3_flag_clear(tp, USING_MSI);
  8221. tg3_flag_clear(tp, USING_MSIX);
  8222. tg3_flag_clear(tp, ENABLE_RSS);
  8223. tg3_flag_clear(tp, ENABLE_TSS);
  8224. }
  8225. static int tg3_open(struct net_device *dev)
  8226. {
  8227. struct tg3 *tp = netdev_priv(dev);
  8228. int i, err;
  8229. if (tp->fw_needed) {
  8230. err = tg3_request_firmware(tp);
  8231. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8232. if (err)
  8233. return err;
  8234. } else if (err) {
  8235. netdev_warn(tp->dev, "TSO capability disabled\n");
  8236. tg3_flag_clear(tp, TSO_CAPABLE);
  8237. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8238. netdev_notice(tp->dev, "TSO capability restored\n");
  8239. tg3_flag_set(tp, TSO_CAPABLE);
  8240. }
  8241. }
  8242. netif_carrier_off(tp->dev);
  8243. err = tg3_power_up(tp);
  8244. if (err)
  8245. return err;
  8246. tg3_full_lock(tp, 0);
  8247. tg3_disable_ints(tp);
  8248. tg3_flag_clear(tp, INIT_COMPLETE);
  8249. tg3_full_unlock(tp);
  8250. /*
  8251. * Setup interrupts first so we know how
  8252. * many NAPI resources to allocate
  8253. */
  8254. tg3_ints_init(tp);
  8255. tg3_rss_check_indir_tbl(tp);
  8256. /* The placement of this call is tied
  8257. * to the setup and use of Host TX descriptors.
  8258. */
  8259. err = tg3_alloc_consistent(tp);
  8260. if (err)
  8261. goto err_out1;
  8262. tg3_napi_init(tp);
  8263. tg3_napi_enable(tp);
  8264. for (i = 0; i < tp->irq_cnt; i++) {
  8265. struct tg3_napi *tnapi = &tp->napi[i];
  8266. err = tg3_request_irq(tp, i);
  8267. if (err) {
  8268. for (i--; i >= 0; i--) {
  8269. tnapi = &tp->napi[i];
  8270. free_irq(tnapi->irq_vec, tnapi);
  8271. }
  8272. goto err_out2;
  8273. }
  8274. }
  8275. tg3_full_lock(tp, 0);
  8276. err = tg3_init_hw(tp, 1);
  8277. if (err) {
  8278. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8279. tg3_free_rings(tp);
  8280. }
  8281. tg3_full_unlock(tp);
  8282. if (err)
  8283. goto err_out3;
  8284. if (tg3_flag(tp, USING_MSI)) {
  8285. err = tg3_test_msi(tp);
  8286. if (err) {
  8287. tg3_full_lock(tp, 0);
  8288. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8289. tg3_free_rings(tp);
  8290. tg3_full_unlock(tp);
  8291. goto err_out2;
  8292. }
  8293. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8294. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8295. tw32(PCIE_TRANSACTION_CFG,
  8296. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8297. }
  8298. }
  8299. tg3_phy_start(tp);
  8300. tg3_full_lock(tp, 0);
  8301. tg3_timer_start(tp);
  8302. tg3_flag_set(tp, INIT_COMPLETE);
  8303. tg3_enable_ints(tp);
  8304. tg3_full_unlock(tp);
  8305. netif_tx_start_all_queues(dev);
  8306. /*
  8307. * Reset loopback feature if it was turned on while the device was down
  8308. * make sure that it's installed properly now.
  8309. */
  8310. if (dev->features & NETIF_F_LOOPBACK)
  8311. tg3_set_loopback(dev, dev->features);
  8312. return 0;
  8313. err_out3:
  8314. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8315. struct tg3_napi *tnapi = &tp->napi[i];
  8316. free_irq(tnapi->irq_vec, tnapi);
  8317. }
  8318. err_out2:
  8319. tg3_napi_disable(tp);
  8320. tg3_napi_fini(tp);
  8321. tg3_free_consistent(tp);
  8322. err_out1:
  8323. tg3_ints_fini(tp);
  8324. tg3_frob_aux_power(tp, false);
  8325. pci_set_power_state(tp->pdev, PCI_D3hot);
  8326. return err;
  8327. }
  8328. static int tg3_close(struct net_device *dev)
  8329. {
  8330. int i;
  8331. struct tg3 *tp = netdev_priv(dev);
  8332. tg3_napi_disable(tp);
  8333. tg3_reset_task_cancel(tp);
  8334. netif_tx_stop_all_queues(dev);
  8335. tg3_timer_stop(tp);
  8336. tg3_phy_stop(tp);
  8337. tg3_full_lock(tp, 1);
  8338. tg3_disable_ints(tp);
  8339. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8340. tg3_free_rings(tp);
  8341. tg3_flag_clear(tp, INIT_COMPLETE);
  8342. tg3_full_unlock(tp);
  8343. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8344. struct tg3_napi *tnapi = &tp->napi[i];
  8345. free_irq(tnapi->irq_vec, tnapi);
  8346. }
  8347. tg3_ints_fini(tp);
  8348. /* Clear stats across close / open calls */
  8349. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8350. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8351. tg3_napi_fini(tp);
  8352. tg3_free_consistent(tp);
  8353. tg3_power_down(tp);
  8354. netif_carrier_off(tp->dev);
  8355. return 0;
  8356. }
  8357. static inline u64 get_stat64(tg3_stat64_t *val)
  8358. {
  8359. return ((u64)val->high << 32) | ((u64)val->low);
  8360. }
  8361. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8362. {
  8363. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8364. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8365. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8366. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8367. u32 val;
  8368. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8369. tg3_writephy(tp, MII_TG3_TEST1,
  8370. val | MII_TG3_TEST1_CRC_EN);
  8371. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8372. } else
  8373. val = 0;
  8374. tp->phy_crc_errors += val;
  8375. return tp->phy_crc_errors;
  8376. }
  8377. return get_stat64(&hw_stats->rx_fcs_errors);
  8378. }
  8379. #define ESTAT_ADD(member) \
  8380. estats->member = old_estats->member + \
  8381. get_stat64(&hw_stats->member)
  8382. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8383. {
  8384. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8385. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8386. ESTAT_ADD(rx_octets);
  8387. ESTAT_ADD(rx_fragments);
  8388. ESTAT_ADD(rx_ucast_packets);
  8389. ESTAT_ADD(rx_mcast_packets);
  8390. ESTAT_ADD(rx_bcast_packets);
  8391. ESTAT_ADD(rx_fcs_errors);
  8392. ESTAT_ADD(rx_align_errors);
  8393. ESTAT_ADD(rx_xon_pause_rcvd);
  8394. ESTAT_ADD(rx_xoff_pause_rcvd);
  8395. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8396. ESTAT_ADD(rx_xoff_entered);
  8397. ESTAT_ADD(rx_frame_too_long_errors);
  8398. ESTAT_ADD(rx_jabbers);
  8399. ESTAT_ADD(rx_undersize_packets);
  8400. ESTAT_ADD(rx_in_length_errors);
  8401. ESTAT_ADD(rx_out_length_errors);
  8402. ESTAT_ADD(rx_64_or_less_octet_packets);
  8403. ESTAT_ADD(rx_65_to_127_octet_packets);
  8404. ESTAT_ADD(rx_128_to_255_octet_packets);
  8405. ESTAT_ADD(rx_256_to_511_octet_packets);
  8406. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8407. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8408. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8409. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8410. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8411. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8412. ESTAT_ADD(tx_octets);
  8413. ESTAT_ADD(tx_collisions);
  8414. ESTAT_ADD(tx_xon_sent);
  8415. ESTAT_ADD(tx_xoff_sent);
  8416. ESTAT_ADD(tx_flow_control);
  8417. ESTAT_ADD(tx_mac_errors);
  8418. ESTAT_ADD(tx_single_collisions);
  8419. ESTAT_ADD(tx_mult_collisions);
  8420. ESTAT_ADD(tx_deferred);
  8421. ESTAT_ADD(tx_excessive_collisions);
  8422. ESTAT_ADD(tx_late_collisions);
  8423. ESTAT_ADD(tx_collide_2times);
  8424. ESTAT_ADD(tx_collide_3times);
  8425. ESTAT_ADD(tx_collide_4times);
  8426. ESTAT_ADD(tx_collide_5times);
  8427. ESTAT_ADD(tx_collide_6times);
  8428. ESTAT_ADD(tx_collide_7times);
  8429. ESTAT_ADD(tx_collide_8times);
  8430. ESTAT_ADD(tx_collide_9times);
  8431. ESTAT_ADD(tx_collide_10times);
  8432. ESTAT_ADD(tx_collide_11times);
  8433. ESTAT_ADD(tx_collide_12times);
  8434. ESTAT_ADD(tx_collide_13times);
  8435. ESTAT_ADD(tx_collide_14times);
  8436. ESTAT_ADD(tx_collide_15times);
  8437. ESTAT_ADD(tx_ucast_packets);
  8438. ESTAT_ADD(tx_mcast_packets);
  8439. ESTAT_ADD(tx_bcast_packets);
  8440. ESTAT_ADD(tx_carrier_sense_errors);
  8441. ESTAT_ADD(tx_discards);
  8442. ESTAT_ADD(tx_errors);
  8443. ESTAT_ADD(dma_writeq_full);
  8444. ESTAT_ADD(dma_write_prioq_full);
  8445. ESTAT_ADD(rxbds_empty);
  8446. ESTAT_ADD(rx_discards);
  8447. ESTAT_ADD(rx_errors);
  8448. ESTAT_ADD(rx_threshold_hit);
  8449. ESTAT_ADD(dma_readq_full);
  8450. ESTAT_ADD(dma_read_prioq_full);
  8451. ESTAT_ADD(tx_comp_queue_full);
  8452. ESTAT_ADD(ring_set_send_prod_index);
  8453. ESTAT_ADD(ring_status_update);
  8454. ESTAT_ADD(nic_irqs);
  8455. ESTAT_ADD(nic_avoided_irqs);
  8456. ESTAT_ADD(nic_tx_threshold_hit);
  8457. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8458. }
  8459. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  8460. {
  8461. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8462. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8463. stats->rx_packets = old_stats->rx_packets +
  8464. get_stat64(&hw_stats->rx_ucast_packets) +
  8465. get_stat64(&hw_stats->rx_mcast_packets) +
  8466. get_stat64(&hw_stats->rx_bcast_packets);
  8467. stats->tx_packets = old_stats->tx_packets +
  8468. get_stat64(&hw_stats->tx_ucast_packets) +
  8469. get_stat64(&hw_stats->tx_mcast_packets) +
  8470. get_stat64(&hw_stats->tx_bcast_packets);
  8471. stats->rx_bytes = old_stats->rx_bytes +
  8472. get_stat64(&hw_stats->rx_octets);
  8473. stats->tx_bytes = old_stats->tx_bytes +
  8474. get_stat64(&hw_stats->tx_octets);
  8475. stats->rx_errors = old_stats->rx_errors +
  8476. get_stat64(&hw_stats->rx_errors);
  8477. stats->tx_errors = old_stats->tx_errors +
  8478. get_stat64(&hw_stats->tx_errors) +
  8479. get_stat64(&hw_stats->tx_mac_errors) +
  8480. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8481. get_stat64(&hw_stats->tx_discards);
  8482. stats->multicast = old_stats->multicast +
  8483. get_stat64(&hw_stats->rx_mcast_packets);
  8484. stats->collisions = old_stats->collisions +
  8485. get_stat64(&hw_stats->tx_collisions);
  8486. stats->rx_length_errors = old_stats->rx_length_errors +
  8487. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8488. get_stat64(&hw_stats->rx_undersize_packets);
  8489. stats->rx_over_errors = old_stats->rx_over_errors +
  8490. get_stat64(&hw_stats->rxbds_empty);
  8491. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8492. get_stat64(&hw_stats->rx_align_errors);
  8493. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8494. get_stat64(&hw_stats->tx_discards);
  8495. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8496. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8497. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8498. tg3_calc_crc_errors(tp);
  8499. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8500. get_stat64(&hw_stats->rx_discards);
  8501. stats->rx_dropped = tp->rx_dropped;
  8502. stats->tx_dropped = tp->tx_dropped;
  8503. }
  8504. static int tg3_get_regs_len(struct net_device *dev)
  8505. {
  8506. return TG3_REG_BLK_SIZE;
  8507. }
  8508. static void tg3_get_regs(struct net_device *dev,
  8509. struct ethtool_regs *regs, void *_p)
  8510. {
  8511. struct tg3 *tp = netdev_priv(dev);
  8512. regs->version = 0;
  8513. memset(_p, 0, TG3_REG_BLK_SIZE);
  8514. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8515. return;
  8516. tg3_full_lock(tp, 0);
  8517. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8518. tg3_full_unlock(tp);
  8519. }
  8520. static int tg3_get_eeprom_len(struct net_device *dev)
  8521. {
  8522. struct tg3 *tp = netdev_priv(dev);
  8523. return tp->nvram_size;
  8524. }
  8525. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8526. {
  8527. struct tg3 *tp = netdev_priv(dev);
  8528. int ret;
  8529. u8 *pd;
  8530. u32 i, offset, len, b_offset, b_count;
  8531. __be32 val;
  8532. if (tg3_flag(tp, NO_NVRAM))
  8533. return -EINVAL;
  8534. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8535. return -EAGAIN;
  8536. offset = eeprom->offset;
  8537. len = eeprom->len;
  8538. eeprom->len = 0;
  8539. eeprom->magic = TG3_EEPROM_MAGIC;
  8540. if (offset & 3) {
  8541. /* adjustments to start on required 4 byte boundary */
  8542. b_offset = offset & 3;
  8543. b_count = 4 - b_offset;
  8544. if (b_count > len) {
  8545. /* i.e. offset=1 len=2 */
  8546. b_count = len;
  8547. }
  8548. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8549. if (ret)
  8550. return ret;
  8551. memcpy(data, ((char *)&val) + b_offset, b_count);
  8552. len -= b_count;
  8553. offset += b_count;
  8554. eeprom->len += b_count;
  8555. }
  8556. /* read bytes up to the last 4 byte boundary */
  8557. pd = &data[eeprom->len];
  8558. for (i = 0; i < (len - (len & 3)); i += 4) {
  8559. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8560. if (ret) {
  8561. eeprom->len += i;
  8562. return ret;
  8563. }
  8564. memcpy(pd + i, &val, 4);
  8565. }
  8566. eeprom->len += i;
  8567. if (len & 3) {
  8568. /* read last bytes not ending on 4 byte boundary */
  8569. pd = &data[eeprom->len];
  8570. b_count = len & 3;
  8571. b_offset = offset + len - b_count;
  8572. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8573. if (ret)
  8574. return ret;
  8575. memcpy(pd, &val, b_count);
  8576. eeprom->len += b_count;
  8577. }
  8578. return 0;
  8579. }
  8580. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8581. {
  8582. struct tg3 *tp = netdev_priv(dev);
  8583. int ret;
  8584. u32 offset, len, b_offset, odd_len;
  8585. u8 *buf;
  8586. __be32 start, end;
  8587. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8588. return -EAGAIN;
  8589. if (tg3_flag(tp, NO_NVRAM) ||
  8590. eeprom->magic != TG3_EEPROM_MAGIC)
  8591. return -EINVAL;
  8592. offset = eeprom->offset;
  8593. len = eeprom->len;
  8594. if ((b_offset = (offset & 3))) {
  8595. /* adjustments to start on required 4 byte boundary */
  8596. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8597. if (ret)
  8598. return ret;
  8599. len += b_offset;
  8600. offset &= ~3;
  8601. if (len < 4)
  8602. len = 4;
  8603. }
  8604. odd_len = 0;
  8605. if (len & 3) {
  8606. /* adjustments to end on required 4 byte boundary */
  8607. odd_len = 1;
  8608. len = (len + 3) & ~3;
  8609. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8610. if (ret)
  8611. return ret;
  8612. }
  8613. buf = data;
  8614. if (b_offset || odd_len) {
  8615. buf = kmalloc(len, GFP_KERNEL);
  8616. if (!buf)
  8617. return -ENOMEM;
  8618. if (b_offset)
  8619. memcpy(buf, &start, 4);
  8620. if (odd_len)
  8621. memcpy(buf+len-4, &end, 4);
  8622. memcpy(buf + b_offset, data, eeprom->len);
  8623. }
  8624. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8625. if (buf != data)
  8626. kfree(buf);
  8627. return ret;
  8628. }
  8629. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8630. {
  8631. struct tg3 *tp = netdev_priv(dev);
  8632. if (tg3_flag(tp, USE_PHYLIB)) {
  8633. struct phy_device *phydev;
  8634. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8635. return -EAGAIN;
  8636. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8637. return phy_ethtool_gset(phydev, cmd);
  8638. }
  8639. cmd->supported = (SUPPORTED_Autoneg);
  8640. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8641. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8642. SUPPORTED_1000baseT_Full);
  8643. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8644. cmd->supported |= (SUPPORTED_100baseT_Half |
  8645. SUPPORTED_100baseT_Full |
  8646. SUPPORTED_10baseT_Half |
  8647. SUPPORTED_10baseT_Full |
  8648. SUPPORTED_TP);
  8649. cmd->port = PORT_TP;
  8650. } else {
  8651. cmd->supported |= SUPPORTED_FIBRE;
  8652. cmd->port = PORT_FIBRE;
  8653. }
  8654. cmd->advertising = tp->link_config.advertising;
  8655. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8656. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8657. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8658. cmd->advertising |= ADVERTISED_Pause;
  8659. } else {
  8660. cmd->advertising |= ADVERTISED_Pause |
  8661. ADVERTISED_Asym_Pause;
  8662. }
  8663. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8664. cmd->advertising |= ADVERTISED_Asym_Pause;
  8665. }
  8666. }
  8667. if (netif_running(dev) && netif_carrier_ok(dev)) {
  8668. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8669. cmd->duplex = tp->link_config.active_duplex;
  8670. cmd->lp_advertising = tp->link_config.rmt_adv;
  8671. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8672. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  8673. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  8674. else
  8675. cmd->eth_tp_mdix = ETH_TP_MDI;
  8676. }
  8677. } else {
  8678. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  8679. cmd->duplex = DUPLEX_UNKNOWN;
  8680. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  8681. }
  8682. cmd->phy_address = tp->phy_addr;
  8683. cmd->transceiver = XCVR_INTERNAL;
  8684. cmd->autoneg = tp->link_config.autoneg;
  8685. cmd->maxtxpkt = 0;
  8686. cmd->maxrxpkt = 0;
  8687. return 0;
  8688. }
  8689. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8690. {
  8691. struct tg3 *tp = netdev_priv(dev);
  8692. u32 speed = ethtool_cmd_speed(cmd);
  8693. if (tg3_flag(tp, USE_PHYLIB)) {
  8694. struct phy_device *phydev;
  8695. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8696. return -EAGAIN;
  8697. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8698. return phy_ethtool_sset(phydev, cmd);
  8699. }
  8700. if (cmd->autoneg != AUTONEG_ENABLE &&
  8701. cmd->autoneg != AUTONEG_DISABLE)
  8702. return -EINVAL;
  8703. if (cmd->autoneg == AUTONEG_DISABLE &&
  8704. cmd->duplex != DUPLEX_FULL &&
  8705. cmd->duplex != DUPLEX_HALF)
  8706. return -EINVAL;
  8707. if (cmd->autoneg == AUTONEG_ENABLE) {
  8708. u32 mask = ADVERTISED_Autoneg |
  8709. ADVERTISED_Pause |
  8710. ADVERTISED_Asym_Pause;
  8711. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8712. mask |= ADVERTISED_1000baseT_Half |
  8713. ADVERTISED_1000baseT_Full;
  8714. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8715. mask |= ADVERTISED_100baseT_Half |
  8716. ADVERTISED_100baseT_Full |
  8717. ADVERTISED_10baseT_Half |
  8718. ADVERTISED_10baseT_Full |
  8719. ADVERTISED_TP;
  8720. else
  8721. mask |= ADVERTISED_FIBRE;
  8722. if (cmd->advertising & ~mask)
  8723. return -EINVAL;
  8724. mask &= (ADVERTISED_1000baseT_Half |
  8725. ADVERTISED_1000baseT_Full |
  8726. ADVERTISED_100baseT_Half |
  8727. ADVERTISED_100baseT_Full |
  8728. ADVERTISED_10baseT_Half |
  8729. ADVERTISED_10baseT_Full);
  8730. cmd->advertising &= mask;
  8731. } else {
  8732. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8733. if (speed != SPEED_1000)
  8734. return -EINVAL;
  8735. if (cmd->duplex != DUPLEX_FULL)
  8736. return -EINVAL;
  8737. } else {
  8738. if (speed != SPEED_100 &&
  8739. speed != SPEED_10)
  8740. return -EINVAL;
  8741. }
  8742. }
  8743. tg3_full_lock(tp, 0);
  8744. tp->link_config.autoneg = cmd->autoneg;
  8745. if (cmd->autoneg == AUTONEG_ENABLE) {
  8746. tp->link_config.advertising = (cmd->advertising |
  8747. ADVERTISED_Autoneg);
  8748. tp->link_config.speed = SPEED_UNKNOWN;
  8749. tp->link_config.duplex = DUPLEX_UNKNOWN;
  8750. } else {
  8751. tp->link_config.advertising = 0;
  8752. tp->link_config.speed = speed;
  8753. tp->link_config.duplex = cmd->duplex;
  8754. }
  8755. if (netif_running(dev))
  8756. tg3_setup_phy(tp, 1);
  8757. tg3_full_unlock(tp);
  8758. return 0;
  8759. }
  8760. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8761. {
  8762. struct tg3 *tp = netdev_priv(dev);
  8763. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  8764. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  8765. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  8766. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  8767. }
  8768. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8769. {
  8770. struct tg3 *tp = netdev_priv(dev);
  8771. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8772. wol->supported = WAKE_MAGIC;
  8773. else
  8774. wol->supported = 0;
  8775. wol->wolopts = 0;
  8776. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8777. wol->wolopts = WAKE_MAGIC;
  8778. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8779. }
  8780. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8781. {
  8782. struct tg3 *tp = netdev_priv(dev);
  8783. struct device *dp = &tp->pdev->dev;
  8784. if (wol->wolopts & ~WAKE_MAGIC)
  8785. return -EINVAL;
  8786. if ((wol->wolopts & WAKE_MAGIC) &&
  8787. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8788. return -EINVAL;
  8789. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8790. spin_lock_bh(&tp->lock);
  8791. if (device_may_wakeup(dp))
  8792. tg3_flag_set(tp, WOL_ENABLE);
  8793. else
  8794. tg3_flag_clear(tp, WOL_ENABLE);
  8795. spin_unlock_bh(&tp->lock);
  8796. return 0;
  8797. }
  8798. static u32 tg3_get_msglevel(struct net_device *dev)
  8799. {
  8800. struct tg3 *tp = netdev_priv(dev);
  8801. return tp->msg_enable;
  8802. }
  8803. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8804. {
  8805. struct tg3 *tp = netdev_priv(dev);
  8806. tp->msg_enable = value;
  8807. }
  8808. static int tg3_nway_reset(struct net_device *dev)
  8809. {
  8810. struct tg3 *tp = netdev_priv(dev);
  8811. int r;
  8812. if (!netif_running(dev))
  8813. return -EAGAIN;
  8814. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8815. return -EINVAL;
  8816. if (tg3_flag(tp, USE_PHYLIB)) {
  8817. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8818. return -EAGAIN;
  8819. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8820. } else {
  8821. u32 bmcr;
  8822. spin_lock_bh(&tp->lock);
  8823. r = -EINVAL;
  8824. tg3_readphy(tp, MII_BMCR, &bmcr);
  8825. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8826. ((bmcr & BMCR_ANENABLE) ||
  8827. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8828. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8829. BMCR_ANENABLE);
  8830. r = 0;
  8831. }
  8832. spin_unlock_bh(&tp->lock);
  8833. }
  8834. return r;
  8835. }
  8836. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8837. {
  8838. struct tg3 *tp = netdev_priv(dev);
  8839. ering->rx_max_pending = tp->rx_std_ring_mask;
  8840. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8841. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8842. else
  8843. ering->rx_jumbo_max_pending = 0;
  8844. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8845. ering->rx_pending = tp->rx_pending;
  8846. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8847. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8848. else
  8849. ering->rx_jumbo_pending = 0;
  8850. ering->tx_pending = tp->napi[0].tx_pending;
  8851. }
  8852. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8853. {
  8854. struct tg3 *tp = netdev_priv(dev);
  8855. int i, irq_sync = 0, err = 0;
  8856. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8857. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8858. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8859. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8860. (tg3_flag(tp, TSO_BUG) &&
  8861. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8862. return -EINVAL;
  8863. if (netif_running(dev)) {
  8864. tg3_phy_stop(tp);
  8865. tg3_netif_stop(tp);
  8866. irq_sync = 1;
  8867. }
  8868. tg3_full_lock(tp, irq_sync);
  8869. tp->rx_pending = ering->rx_pending;
  8870. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8871. tp->rx_pending > 63)
  8872. tp->rx_pending = 63;
  8873. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8874. for (i = 0; i < tp->irq_max; i++)
  8875. tp->napi[i].tx_pending = ering->tx_pending;
  8876. if (netif_running(dev)) {
  8877. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8878. err = tg3_restart_hw(tp, 1);
  8879. if (!err)
  8880. tg3_netif_start(tp);
  8881. }
  8882. tg3_full_unlock(tp);
  8883. if (irq_sync && !err)
  8884. tg3_phy_start(tp);
  8885. return err;
  8886. }
  8887. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8888. {
  8889. struct tg3 *tp = netdev_priv(dev);
  8890. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8891. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  8892. epause->rx_pause = 1;
  8893. else
  8894. epause->rx_pause = 0;
  8895. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  8896. epause->tx_pause = 1;
  8897. else
  8898. epause->tx_pause = 0;
  8899. }
  8900. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8901. {
  8902. struct tg3 *tp = netdev_priv(dev);
  8903. int err = 0;
  8904. if (tg3_flag(tp, USE_PHYLIB)) {
  8905. u32 newadv;
  8906. struct phy_device *phydev;
  8907. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8908. if (!(phydev->supported & SUPPORTED_Pause) ||
  8909. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8910. (epause->rx_pause != epause->tx_pause)))
  8911. return -EINVAL;
  8912. tp->link_config.flowctrl = 0;
  8913. if (epause->rx_pause) {
  8914. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8915. if (epause->tx_pause) {
  8916. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8917. newadv = ADVERTISED_Pause;
  8918. } else
  8919. newadv = ADVERTISED_Pause |
  8920. ADVERTISED_Asym_Pause;
  8921. } else if (epause->tx_pause) {
  8922. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8923. newadv = ADVERTISED_Asym_Pause;
  8924. } else
  8925. newadv = 0;
  8926. if (epause->autoneg)
  8927. tg3_flag_set(tp, PAUSE_AUTONEG);
  8928. else
  8929. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8930. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8931. u32 oldadv = phydev->advertising &
  8932. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8933. if (oldadv != newadv) {
  8934. phydev->advertising &=
  8935. ~(ADVERTISED_Pause |
  8936. ADVERTISED_Asym_Pause);
  8937. phydev->advertising |= newadv;
  8938. if (phydev->autoneg) {
  8939. /*
  8940. * Always renegotiate the link to
  8941. * inform our link partner of our
  8942. * flow control settings, even if the
  8943. * flow control is forced. Let
  8944. * tg3_adjust_link() do the final
  8945. * flow control setup.
  8946. */
  8947. return phy_start_aneg(phydev);
  8948. }
  8949. }
  8950. if (!epause->autoneg)
  8951. tg3_setup_flow_control(tp, 0, 0);
  8952. } else {
  8953. tp->link_config.advertising &=
  8954. ~(ADVERTISED_Pause |
  8955. ADVERTISED_Asym_Pause);
  8956. tp->link_config.advertising |= newadv;
  8957. }
  8958. } else {
  8959. int irq_sync = 0;
  8960. if (netif_running(dev)) {
  8961. tg3_netif_stop(tp);
  8962. irq_sync = 1;
  8963. }
  8964. tg3_full_lock(tp, irq_sync);
  8965. if (epause->autoneg)
  8966. tg3_flag_set(tp, PAUSE_AUTONEG);
  8967. else
  8968. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8969. if (epause->rx_pause)
  8970. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8971. else
  8972. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8973. if (epause->tx_pause)
  8974. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8975. else
  8976. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8977. if (netif_running(dev)) {
  8978. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8979. err = tg3_restart_hw(tp, 1);
  8980. if (!err)
  8981. tg3_netif_start(tp);
  8982. }
  8983. tg3_full_unlock(tp);
  8984. }
  8985. return err;
  8986. }
  8987. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8988. {
  8989. switch (sset) {
  8990. case ETH_SS_TEST:
  8991. return TG3_NUM_TEST;
  8992. case ETH_SS_STATS:
  8993. return TG3_NUM_STATS;
  8994. default:
  8995. return -EOPNOTSUPP;
  8996. }
  8997. }
  8998. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  8999. u32 *rules __always_unused)
  9000. {
  9001. struct tg3 *tp = netdev_priv(dev);
  9002. if (!tg3_flag(tp, SUPPORT_MSIX))
  9003. return -EOPNOTSUPP;
  9004. switch (info->cmd) {
  9005. case ETHTOOL_GRXRINGS:
  9006. if (netif_running(tp->dev))
  9007. info->data = tp->irq_cnt;
  9008. else {
  9009. info->data = num_online_cpus();
  9010. if (info->data > TG3_IRQ_MAX_VECS_RSS)
  9011. info->data = TG3_IRQ_MAX_VECS_RSS;
  9012. }
  9013. /* The first interrupt vector only
  9014. * handles link interrupts.
  9015. */
  9016. info->data -= 1;
  9017. return 0;
  9018. default:
  9019. return -EOPNOTSUPP;
  9020. }
  9021. }
  9022. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9023. {
  9024. u32 size = 0;
  9025. struct tg3 *tp = netdev_priv(dev);
  9026. if (tg3_flag(tp, SUPPORT_MSIX))
  9027. size = TG3_RSS_INDIR_TBL_SIZE;
  9028. return size;
  9029. }
  9030. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9031. {
  9032. struct tg3 *tp = netdev_priv(dev);
  9033. int i;
  9034. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9035. indir[i] = tp->rss_ind_tbl[i];
  9036. return 0;
  9037. }
  9038. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9039. {
  9040. struct tg3 *tp = netdev_priv(dev);
  9041. size_t i;
  9042. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9043. tp->rss_ind_tbl[i] = indir[i];
  9044. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9045. return 0;
  9046. /* It is legal to write the indirection
  9047. * table while the device is running.
  9048. */
  9049. tg3_full_lock(tp, 0);
  9050. tg3_rss_write_indir_tbl(tp);
  9051. tg3_full_unlock(tp);
  9052. return 0;
  9053. }
  9054. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9055. {
  9056. switch (stringset) {
  9057. case ETH_SS_STATS:
  9058. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9059. break;
  9060. case ETH_SS_TEST:
  9061. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9062. break;
  9063. default:
  9064. WARN_ON(1); /* we need a WARN() */
  9065. break;
  9066. }
  9067. }
  9068. static int tg3_set_phys_id(struct net_device *dev,
  9069. enum ethtool_phys_id_state state)
  9070. {
  9071. struct tg3 *tp = netdev_priv(dev);
  9072. if (!netif_running(tp->dev))
  9073. return -EAGAIN;
  9074. switch (state) {
  9075. case ETHTOOL_ID_ACTIVE:
  9076. return 1; /* cycle on/off once per second */
  9077. case ETHTOOL_ID_ON:
  9078. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9079. LED_CTRL_1000MBPS_ON |
  9080. LED_CTRL_100MBPS_ON |
  9081. LED_CTRL_10MBPS_ON |
  9082. LED_CTRL_TRAFFIC_OVERRIDE |
  9083. LED_CTRL_TRAFFIC_BLINK |
  9084. LED_CTRL_TRAFFIC_LED);
  9085. break;
  9086. case ETHTOOL_ID_OFF:
  9087. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9088. LED_CTRL_TRAFFIC_OVERRIDE);
  9089. break;
  9090. case ETHTOOL_ID_INACTIVE:
  9091. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9092. break;
  9093. }
  9094. return 0;
  9095. }
  9096. static void tg3_get_ethtool_stats(struct net_device *dev,
  9097. struct ethtool_stats *estats, u64 *tmp_stats)
  9098. {
  9099. struct tg3 *tp = netdev_priv(dev);
  9100. if (tp->hw_stats)
  9101. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9102. else
  9103. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9104. }
  9105. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9106. {
  9107. int i;
  9108. __be32 *buf;
  9109. u32 offset = 0, len = 0;
  9110. u32 magic, val;
  9111. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9112. return NULL;
  9113. if (magic == TG3_EEPROM_MAGIC) {
  9114. for (offset = TG3_NVM_DIR_START;
  9115. offset < TG3_NVM_DIR_END;
  9116. offset += TG3_NVM_DIRENT_SIZE) {
  9117. if (tg3_nvram_read(tp, offset, &val))
  9118. return NULL;
  9119. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9120. TG3_NVM_DIRTYPE_EXTVPD)
  9121. break;
  9122. }
  9123. if (offset != TG3_NVM_DIR_END) {
  9124. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9125. if (tg3_nvram_read(tp, offset + 4, &offset))
  9126. return NULL;
  9127. offset = tg3_nvram_logical_addr(tp, offset);
  9128. }
  9129. }
  9130. if (!offset || !len) {
  9131. offset = TG3_NVM_VPD_OFF;
  9132. len = TG3_NVM_VPD_LEN;
  9133. }
  9134. buf = kmalloc(len, GFP_KERNEL);
  9135. if (buf == NULL)
  9136. return NULL;
  9137. if (magic == TG3_EEPROM_MAGIC) {
  9138. for (i = 0; i < len; i += 4) {
  9139. /* The data is in little-endian format in NVRAM.
  9140. * Use the big-endian read routines to preserve
  9141. * the byte order as it exists in NVRAM.
  9142. */
  9143. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9144. goto error;
  9145. }
  9146. } else {
  9147. u8 *ptr;
  9148. ssize_t cnt;
  9149. unsigned int pos = 0;
  9150. ptr = (u8 *)&buf[0];
  9151. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9152. cnt = pci_read_vpd(tp->pdev, pos,
  9153. len - pos, ptr);
  9154. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9155. cnt = 0;
  9156. else if (cnt < 0)
  9157. goto error;
  9158. }
  9159. if (pos != len)
  9160. goto error;
  9161. }
  9162. *vpdlen = len;
  9163. return buf;
  9164. error:
  9165. kfree(buf);
  9166. return NULL;
  9167. }
  9168. #define NVRAM_TEST_SIZE 0x100
  9169. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9170. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9171. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9172. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9173. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9174. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9175. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9176. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9177. static int tg3_test_nvram(struct tg3 *tp)
  9178. {
  9179. u32 csum, magic, len;
  9180. __be32 *buf;
  9181. int i, j, k, err = 0, size;
  9182. if (tg3_flag(tp, NO_NVRAM))
  9183. return 0;
  9184. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9185. return -EIO;
  9186. if (magic == TG3_EEPROM_MAGIC)
  9187. size = NVRAM_TEST_SIZE;
  9188. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9189. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9190. TG3_EEPROM_SB_FORMAT_1) {
  9191. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9192. case TG3_EEPROM_SB_REVISION_0:
  9193. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9194. break;
  9195. case TG3_EEPROM_SB_REVISION_2:
  9196. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9197. break;
  9198. case TG3_EEPROM_SB_REVISION_3:
  9199. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9200. break;
  9201. case TG3_EEPROM_SB_REVISION_4:
  9202. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9203. break;
  9204. case TG3_EEPROM_SB_REVISION_5:
  9205. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9206. break;
  9207. case TG3_EEPROM_SB_REVISION_6:
  9208. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9209. break;
  9210. default:
  9211. return -EIO;
  9212. }
  9213. } else
  9214. return 0;
  9215. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9216. size = NVRAM_SELFBOOT_HW_SIZE;
  9217. else
  9218. return -EIO;
  9219. buf = kmalloc(size, GFP_KERNEL);
  9220. if (buf == NULL)
  9221. return -ENOMEM;
  9222. err = -EIO;
  9223. for (i = 0, j = 0; i < size; i += 4, j++) {
  9224. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9225. if (err)
  9226. break;
  9227. }
  9228. if (i < size)
  9229. goto out;
  9230. /* Selfboot format */
  9231. magic = be32_to_cpu(buf[0]);
  9232. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9233. TG3_EEPROM_MAGIC_FW) {
  9234. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9235. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9236. TG3_EEPROM_SB_REVISION_2) {
  9237. /* For rev 2, the csum doesn't include the MBA. */
  9238. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9239. csum8 += buf8[i];
  9240. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9241. csum8 += buf8[i];
  9242. } else {
  9243. for (i = 0; i < size; i++)
  9244. csum8 += buf8[i];
  9245. }
  9246. if (csum8 == 0) {
  9247. err = 0;
  9248. goto out;
  9249. }
  9250. err = -EIO;
  9251. goto out;
  9252. }
  9253. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9254. TG3_EEPROM_MAGIC_HW) {
  9255. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9256. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9257. u8 *buf8 = (u8 *) buf;
  9258. /* Separate the parity bits and the data bytes. */
  9259. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9260. if ((i == 0) || (i == 8)) {
  9261. int l;
  9262. u8 msk;
  9263. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9264. parity[k++] = buf8[i] & msk;
  9265. i++;
  9266. } else if (i == 16) {
  9267. int l;
  9268. u8 msk;
  9269. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9270. parity[k++] = buf8[i] & msk;
  9271. i++;
  9272. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9273. parity[k++] = buf8[i] & msk;
  9274. i++;
  9275. }
  9276. data[j++] = buf8[i];
  9277. }
  9278. err = -EIO;
  9279. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9280. u8 hw8 = hweight8(data[i]);
  9281. if ((hw8 & 0x1) && parity[i])
  9282. goto out;
  9283. else if (!(hw8 & 0x1) && !parity[i])
  9284. goto out;
  9285. }
  9286. err = 0;
  9287. goto out;
  9288. }
  9289. err = -EIO;
  9290. /* Bootstrap checksum at offset 0x10 */
  9291. csum = calc_crc((unsigned char *) buf, 0x10);
  9292. if (csum != le32_to_cpu(buf[0x10/4]))
  9293. goto out;
  9294. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9295. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9296. if (csum != le32_to_cpu(buf[0xfc/4]))
  9297. goto out;
  9298. kfree(buf);
  9299. buf = tg3_vpd_readblock(tp, &len);
  9300. if (!buf)
  9301. return -ENOMEM;
  9302. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9303. if (i > 0) {
  9304. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9305. if (j < 0)
  9306. goto out;
  9307. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9308. goto out;
  9309. i += PCI_VPD_LRDT_TAG_SIZE;
  9310. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9311. PCI_VPD_RO_KEYWORD_CHKSUM);
  9312. if (j > 0) {
  9313. u8 csum8 = 0;
  9314. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9315. for (i = 0; i <= j; i++)
  9316. csum8 += ((u8 *)buf)[i];
  9317. if (csum8)
  9318. goto out;
  9319. }
  9320. }
  9321. err = 0;
  9322. out:
  9323. kfree(buf);
  9324. return err;
  9325. }
  9326. #define TG3_SERDES_TIMEOUT_SEC 2
  9327. #define TG3_COPPER_TIMEOUT_SEC 6
  9328. static int tg3_test_link(struct tg3 *tp)
  9329. {
  9330. int i, max;
  9331. if (!netif_running(tp->dev))
  9332. return -ENODEV;
  9333. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9334. max = TG3_SERDES_TIMEOUT_SEC;
  9335. else
  9336. max = TG3_COPPER_TIMEOUT_SEC;
  9337. for (i = 0; i < max; i++) {
  9338. if (netif_carrier_ok(tp->dev))
  9339. return 0;
  9340. if (msleep_interruptible(1000))
  9341. break;
  9342. }
  9343. return -EIO;
  9344. }
  9345. /* Only test the commonly used registers */
  9346. static int tg3_test_registers(struct tg3 *tp)
  9347. {
  9348. int i, is_5705, is_5750;
  9349. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9350. static struct {
  9351. u16 offset;
  9352. u16 flags;
  9353. #define TG3_FL_5705 0x1
  9354. #define TG3_FL_NOT_5705 0x2
  9355. #define TG3_FL_NOT_5788 0x4
  9356. #define TG3_FL_NOT_5750 0x8
  9357. u32 read_mask;
  9358. u32 write_mask;
  9359. } reg_tbl[] = {
  9360. /* MAC Control Registers */
  9361. { MAC_MODE, TG3_FL_NOT_5705,
  9362. 0x00000000, 0x00ef6f8c },
  9363. { MAC_MODE, TG3_FL_5705,
  9364. 0x00000000, 0x01ef6b8c },
  9365. { MAC_STATUS, TG3_FL_NOT_5705,
  9366. 0x03800107, 0x00000000 },
  9367. { MAC_STATUS, TG3_FL_5705,
  9368. 0x03800100, 0x00000000 },
  9369. { MAC_ADDR_0_HIGH, 0x0000,
  9370. 0x00000000, 0x0000ffff },
  9371. { MAC_ADDR_0_LOW, 0x0000,
  9372. 0x00000000, 0xffffffff },
  9373. { MAC_RX_MTU_SIZE, 0x0000,
  9374. 0x00000000, 0x0000ffff },
  9375. { MAC_TX_MODE, 0x0000,
  9376. 0x00000000, 0x00000070 },
  9377. { MAC_TX_LENGTHS, 0x0000,
  9378. 0x00000000, 0x00003fff },
  9379. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9380. 0x00000000, 0x000007fc },
  9381. { MAC_RX_MODE, TG3_FL_5705,
  9382. 0x00000000, 0x000007dc },
  9383. { MAC_HASH_REG_0, 0x0000,
  9384. 0x00000000, 0xffffffff },
  9385. { MAC_HASH_REG_1, 0x0000,
  9386. 0x00000000, 0xffffffff },
  9387. { MAC_HASH_REG_2, 0x0000,
  9388. 0x00000000, 0xffffffff },
  9389. { MAC_HASH_REG_3, 0x0000,
  9390. 0x00000000, 0xffffffff },
  9391. /* Receive Data and Receive BD Initiator Control Registers. */
  9392. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9393. 0x00000000, 0xffffffff },
  9394. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9395. 0x00000000, 0xffffffff },
  9396. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9397. 0x00000000, 0x00000003 },
  9398. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9399. 0x00000000, 0xffffffff },
  9400. { RCVDBDI_STD_BD+0, 0x0000,
  9401. 0x00000000, 0xffffffff },
  9402. { RCVDBDI_STD_BD+4, 0x0000,
  9403. 0x00000000, 0xffffffff },
  9404. { RCVDBDI_STD_BD+8, 0x0000,
  9405. 0x00000000, 0xffff0002 },
  9406. { RCVDBDI_STD_BD+0xc, 0x0000,
  9407. 0x00000000, 0xffffffff },
  9408. /* Receive BD Initiator Control Registers. */
  9409. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9410. 0x00000000, 0xffffffff },
  9411. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9412. 0x00000000, 0x000003ff },
  9413. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9414. 0x00000000, 0xffffffff },
  9415. /* Host Coalescing Control Registers. */
  9416. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9417. 0x00000000, 0x00000004 },
  9418. { HOSTCC_MODE, TG3_FL_5705,
  9419. 0x00000000, 0x000000f6 },
  9420. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9421. 0x00000000, 0xffffffff },
  9422. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9423. 0x00000000, 0x000003ff },
  9424. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9425. 0x00000000, 0xffffffff },
  9426. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9427. 0x00000000, 0x000003ff },
  9428. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9429. 0x00000000, 0xffffffff },
  9430. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9431. 0x00000000, 0x000000ff },
  9432. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9433. 0x00000000, 0xffffffff },
  9434. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9435. 0x00000000, 0x000000ff },
  9436. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9437. 0x00000000, 0xffffffff },
  9438. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9439. 0x00000000, 0xffffffff },
  9440. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9441. 0x00000000, 0xffffffff },
  9442. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9443. 0x00000000, 0x000000ff },
  9444. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9445. 0x00000000, 0xffffffff },
  9446. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9447. 0x00000000, 0x000000ff },
  9448. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9449. 0x00000000, 0xffffffff },
  9450. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9451. 0x00000000, 0xffffffff },
  9452. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9453. 0x00000000, 0xffffffff },
  9454. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9455. 0x00000000, 0xffffffff },
  9456. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9457. 0x00000000, 0xffffffff },
  9458. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9459. 0xffffffff, 0x00000000 },
  9460. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9461. 0xffffffff, 0x00000000 },
  9462. /* Buffer Manager Control Registers. */
  9463. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9464. 0x00000000, 0x007fff80 },
  9465. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9466. 0x00000000, 0x007fffff },
  9467. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9468. 0x00000000, 0x0000003f },
  9469. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9470. 0x00000000, 0x000001ff },
  9471. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9472. 0x00000000, 0x000001ff },
  9473. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9474. 0xffffffff, 0x00000000 },
  9475. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9476. 0xffffffff, 0x00000000 },
  9477. /* Mailbox Registers */
  9478. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9479. 0x00000000, 0x000001ff },
  9480. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9481. 0x00000000, 0x000001ff },
  9482. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9483. 0x00000000, 0x000007ff },
  9484. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9485. 0x00000000, 0x000001ff },
  9486. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9487. };
  9488. is_5705 = is_5750 = 0;
  9489. if (tg3_flag(tp, 5705_PLUS)) {
  9490. is_5705 = 1;
  9491. if (tg3_flag(tp, 5750_PLUS))
  9492. is_5750 = 1;
  9493. }
  9494. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9495. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9496. continue;
  9497. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9498. continue;
  9499. if (tg3_flag(tp, IS_5788) &&
  9500. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9501. continue;
  9502. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9503. continue;
  9504. offset = (u32) reg_tbl[i].offset;
  9505. read_mask = reg_tbl[i].read_mask;
  9506. write_mask = reg_tbl[i].write_mask;
  9507. /* Save the original register content */
  9508. save_val = tr32(offset);
  9509. /* Determine the read-only value. */
  9510. read_val = save_val & read_mask;
  9511. /* Write zero to the register, then make sure the read-only bits
  9512. * are not changed and the read/write bits are all zeros.
  9513. */
  9514. tw32(offset, 0);
  9515. val = tr32(offset);
  9516. /* Test the read-only and read/write bits. */
  9517. if (((val & read_mask) != read_val) || (val & write_mask))
  9518. goto out;
  9519. /* Write ones to all the bits defined by RdMask and WrMask, then
  9520. * make sure the read-only bits are not changed and the
  9521. * read/write bits are all ones.
  9522. */
  9523. tw32(offset, read_mask | write_mask);
  9524. val = tr32(offset);
  9525. /* Test the read-only bits. */
  9526. if ((val & read_mask) != read_val)
  9527. goto out;
  9528. /* Test the read/write bits. */
  9529. if ((val & write_mask) != write_mask)
  9530. goto out;
  9531. tw32(offset, save_val);
  9532. }
  9533. return 0;
  9534. out:
  9535. if (netif_msg_hw(tp))
  9536. netdev_err(tp->dev,
  9537. "Register test failed at offset %x\n", offset);
  9538. tw32(offset, save_val);
  9539. return -EIO;
  9540. }
  9541. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9542. {
  9543. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9544. int i;
  9545. u32 j;
  9546. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9547. for (j = 0; j < len; j += 4) {
  9548. u32 val;
  9549. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9550. tg3_read_mem(tp, offset + j, &val);
  9551. if (val != test_pattern[i])
  9552. return -EIO;
  9553. }
  9554. }
  9555. return 0;
  9556. }
  9557. static int tg3_test_memory(struct tg3 *tp)
  9558. {
  9559. static struct mem_entry {
  9560. u32 offset;
  9561. u32 len;
  9562. } mem_tbl_570x[] = {
  9563. { 0x00000000, 0x00b50},
  9564. { 0x00002000, 0x1c000},
  9565. { 0xffffffff, 0x00000}
  9566. }, mem_tbl_5705[] = {
  9567. { 0x00000100, 0x0000c},
  9568. { 0x00000200, 0x00008},
  9569. { 0x00004000, 0x00800},
  9570. { 0x00006000, 0x01000},
  9571. { 0x00008000, 0x02000},
  9572. { 0x00010000, 0x0e000},
  9573. { 0xffffffff, 0x00000}
  9574. }, mem_tbl_5755[] = {
  9575. { 0x00000200, 0x00008},
  9576. { 0x00004000, 0x00800},
  9577. { 0x00006000, 0x00800},
  9578. { 0x00008000, 0x02000},
  9579. { 0x00010000, 0x0c000},
  9580. { 0xffffffff, 0x00000}
  9581. }, mem_tbl_5906[] = {
  9582. { 0x00000200, 0x00008},
  9583. { 0x00004000, 0x00400},
  9584. { 0x00006000, 0x00400},
  9585. { 0x00008000, 0x01000},
  9586. { 0x00010000, 0x01000},
  9587. { 0xffffffff, 0x00000}
  9588. }, mem_tbl_5717[] = {
  9589. { 0x00000200, 0x00008},
  9590. { 0x00010000, 0x0a000},
  9591. { 0x00020000, 0x13c00},
  9592. { 0xffffffff, 0x00000}
  9593. }, mem_tbl_57765[] = {
  9594. { 0x00000200, 0x00008},
  9595. { 0x00004000, 0x00800},
  9596. { 0x00006000, 0x09800},
  9597. { 0x00010000, 0x0a000},
  9598. { 0xffffffff, 0x00000}
  9599. };
  9600. struct mem_entry *mem_tbl;
  9601. int err = 0;
  9602. int i;
  9603. if (tg3_flag(tp, 5717_PLUS))
  9604. mem_tbl = mem_tbl_5717;
  9605. else if (tg3_flag(tp, 57765_CLASS))
  9606. mem_tbl = mem_tbl_57765;
  9607. else if (tg3_flag(tp, 5755_PLUS))
  9608. mem_tbl = mem_tbl_5755;
  9609. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9610. mem_tbl = mem_tbl_5906;
  9611. else if (tg3_flag(tp, 5705_PLUS))
  9612. mem_tbl = mem_tbl_5705;
  9613. else
  9614. mem_tbl = mem_tbl_570x;
  9615. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9616. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9617. if (err)
  9618. break;
  9619. }
  9620. return err;
  9621. }
  9622. #define TG3_TSO_MSS 500
  9623. #define TG3_TSO_IP_HDR_LEN 20
  9624. #define TG3_TSO_TCP_HDR_LEN 20
  9625. #define TG3_TSO_TCP_OPT_LEN 12
  9626. static const u8 tg3_tso_header[] = {
  9627. 0x08, 0x00,
  9628. 0x45, 0x00, 0x00, 0x00,
  9629. 0x00, 0x00, 0x40, 0x00,
  9630. 0x40, 0x06, 0x00, 0x00,
  9631. 0x0a, 0x00, 0x00, 0x01,
  9632. 0x0a, 0x00, 0x00, 0x02,
  9633. 0x0d, 0x00, 0xe0, 0x00,
  9634. 0x00, 0x00, 0x01, 0x00,
  9635. 0x00, 0x00, 0x02, 0x00,
  9636. 0x80, 0x10, 0x10, 0x00,
  9637. 0x14, 0x09, 0x00, 0x00,
  9638. 0x01, 0x01, 0x08, 0x0a,
  9639. 0x11, 0x11, 0x11, 0x11,
  9640. 0x11, 0x11, 0x11, 0x11,
  9641. };
  9642. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  9643. {
  9644. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  9645. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9646. u32 budget;
  9647. struct sk_buff *skb;
  9648. u8 *tx_data, *rx_data;
  9649. dma_addr_t map;
  9650. int num_pkts, tx_len, rx_len, i, err;
  9651. struct tg3_rx_buffer_desc *desc;
  9652. struct tg3_napi *tnapi, *rnapi;
  9653. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9654. tnapi = &tp->napi[0];
  9655. rnapi = &tp->napi[0];
  9656. if (tp->irq_cnt > 1) {
  9657. if (tg3_flag(tp, ENABLE_RSS))
  9658. rnapi = &tp->napi[1];
  9659. if (tg3_flag(tp, ENABLE_TSS))
  9660. tnapi = &tp->napi[1];
  9661. }
  9662. coal_now = tnapi->coal_now | rnapi->coal_now;
  9663. err = -EIO;
  9664. tx_len = pktsz;
  9665. skb = netdev_alloc_skb(tp->dev, tx_len);
  9666. if (!skb)
  9667. return -ENOMEM;
  9668. tx_data = skb_put(skb, tx_len);
  9669. memcpy(tx_data, tp->dev->dev_addr, 6);
  9670. memset(tx_data + 6, 0x0, 8);
  9671. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9672. if (tso_loopback) {
  9673. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9674. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9675. TG3_TSO_TCP_OPT_LEN;
  9676. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9677. sizeof(tg3_tso_header));
  9678. mss = TG3_TSO_MSS;
  9679. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9680. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9681. /* Set the total length field in the IP header */
  9682. iph->tot_len = htons((u16)(mss + hdr_len));
  9683. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9684. TXD_FLAG_CPU_POST_DMA);
  9685. if (tg3_flag(tp, HW_TSO_1) ||
  9686. tg3_flag(tp, HW_TSO_2) ||
  9687. tg3_flag(tp, HW_TSO_3)) {
  9688. struct tcphdr *th;
  9689. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9690. th = (struct tcphdr *)&tx_data[val];
  9691. th->check = 0;
  9692. } else
  9693. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9694. if (tg3_flag(tp, HW_TSO_3)) {
  9695. mss |= (hdr_len & 0xc) << 12;
  9696. if (hdr_len & 0x10)
  9697. base_flags |= 0x00000010;
  9698. base_flags |= (hdr_len & 0x3e0) << 5;
  9699. } else if (tg3_flag(tp, HW_TSO_2))
  9700. mss |= hdr_len << 9;
  9701. else if (tg3_flag(tp, HW_TSO_1) ||
  9702. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9703. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9704. } else {
  9705. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9706. }
  9707. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9708. } else {
  9709. num_pkts = 1;
  9710. data_off = ETH_HLEN;
  9711. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  9712. tx_len > VLAN_ETH_FRAME_LEN)
  9713. base_flags |= TXD_FLAG_JMB_PKT;
  9714. }
  9715. for (i = data_off; i < tx_len; i++)
  9716. tx_data[i] = (u8) (i & 0xff);
  9717. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9718. if (pci_dma_mapping_error(tp->pdev, map)) {
  9719. dev_kfree_skb(skb);
  9720. return -EIO;
  9721. }
  9722. val = tnapi->tx_prod;
  9723. tnapi->tx_buffers[val].skb = skb;
  9724. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  9725. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9726. rnapi->coal_now);
  9727. udelay(10);
  9728. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9729. budget = tg3_tx_avail(tnapi);
  9730. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  9731. base_flags | TXD_FLAG_END, mss, 0)) {
  9732. tnapi->tx_buffers[val].skb = NULL;
  9733. dev_kfree_skb(skb);
  9734. return -EIO;
  9735. }
  9736. tnapi->tx_prod++;
  9737. /* Sync BD data before updating mailbox */
  9738. wmb();
  9739. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9740. tr32_mailbox(tnapi->prodmbox);
  9741. udelay(10);
  9742. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9743. for (i = 0; i < 35; i++) {
  9744. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9745. coal_now);
  9746. udelay(10);
  9747. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9748. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9749. if ((tx_idx == tnapi->tx_prod) &&
  9750. (rx_idx == (rx_start_idx + num_pkts)))
  9751. break;
  9752. }
  9753. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  9754. dev_kfree_skb(skb);
  9755. if (tx_idx != tnapi->tx_prod)
  9756. goto out;
  9757. if (rx_idx != rx_start_idx + num_pkts)
  9758. goto out;
  9759. val = data_off;
  9760. while (rx_idx != rx_start_idx) {
  9761. desc = &rnapi->rx_rcb[rx_start_idx++];
  9762. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9763. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9764. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9765. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9766. goto out;
  9767. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9768. - ETH_FCS_LEN;
  9769. if (!tso_loopback) {
  9770. if (rx_len != tx_len)
  9771. goto out;
  9772. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9773. if (opaque_key != RXD_OPAQUE_RING_STD)
  9774. goto out;
  9775. } else {
  9776. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9777. goto out;
  9778. }
  9779. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9780. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9781. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9782. goto out;
  9783. }
  9784. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9785. rx_data = tpr->rx_std_buffers[desc_idx].data;
  9786. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9787. mapping);
  9788. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9789. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  9790. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9791. mapping);
  9792. } else
  9793. goto out;
  9794. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9795. PCI_DMA_FROMDEVICE);
  9796. rx_data += TG3_RX_OFFSET(tp);
  9797. for (i = data_off; i < rx_len; i++, val++) {
  9798. if (*(rx_data + i) != (u8) (val & 0xff))
  9799. goto out;
  9800. }
  9801. }
  9802. err = 0;
  9803. /* tg3_free_rings will unmap and free the rx_data */
  9804. out:
  9805. return err;
  9806. }
  9807. #define TG3_STD_LOOPBACK_FAILED 1
  9808. #define TG3_JMB_LOOPBACK_FAILED 2
  9809. #define TG3_TSO_LOOPBACK_FAILED 4
  9810. #define TG3_LOOPBACK_FAILED \
  9811. (TG3_STD_LOOPBACK_FAILED | \
  9812. TG3_JMB_LOOPBACK_FAILED | \
  9813. TG3_TSO_LOOPBACK_FAILED)
  9814. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  9815. {
  9816. int err = -EIO;
  9817. u32 eee_cap;
  9818. u32 jmb_pkt_sz = 9000;
  9819. if (tp->dma_limit)
  9820. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  9821. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9822. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9823. if (!netif_running(tp->dev)) {
  9824. data[0] = TG3_LOOPBACK_FAILED;
  9825. data[1] = TG3_LOOPBACK_FAILED;
  9826. if (do_extlpbk)
  9827. data[2] = TG3_LOOPBACK_FAILED;
  9828. goto done;
  9829. }
  9830. err = tg3_reset_hw(tp, 1);
  9831. if (err) {
  9832. data[0] = TG3_LOOPBACK_FAILED;
  9833. data[1] = TG3_LOOPBACK_FAILED;
  9834. if (do_extlpbk)
  9835. data[2] = TG3_LOOPBACK_FAILED;
  9836. goto done;
  9837. }
  9838. if (tg3_flag(tp, ENABLE_RSS)) {
  9839. int i;
  9840. /* Reroute all rx packets to the 1st queue */
  9841. for (i = MAC_RSS_INDIR_TBL_0;
  9842. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9843. tw32(i, 0x0);
  9844. }
  9845. /* HW errata - mac loopback fails in some cases on 5780.
  9846. * Normal traffic and PHY loopback are not affected by
  9847. * errata. Also, the MAC loopback test is deprecated for
  9848. * all newer ASIC revisions.
  9849. */
  9850. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  9851. !tg3_flag(tp, CPMU_PRESENT)) {
  9852. tg3_mac_loopback(tp, true);
  9853. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9854. data[0] |= TG3_STD_LOOPBACK_FAILED;
  9855. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9856. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  9857. data[0] |= TG3_JMB_LOOPBACK_FAILED;
  9858. tg3_mac_loopback(tp, false);
  9859. }
  9860. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9861. !tg3_flag(tp, USE_PHYLIB)) {
  9862. int i;
  9863. tg3_phy_lpbk_set(tp, 0, false);
  9864. /* Wait for link */
  9865. for (i = 0; i < 100; i++) {
  9866. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9867. break;
  9868. mdelay(1);
  9869. }
  9870. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9871. data[1] |= TG3_STD_LOOPBACK_FAILED;
  9872. if (tg3_flag(tp, TSO_CAPABLE) &&
  9873. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9874. data[1] |= TG3_TSO_LOOPBACK_FAILED;
  9875. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9876. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  9877. data[1] |= TG3_JMB_LOOPBACK_FAILED;
  9878. if (do_extlpbk) {
  9879. tg3_phy_lpbk_set(tp, 0, true);
  9880. /* All link indications report up, but the hardware
  9881. * isn't really ready for about 20 msec. Double it
  9882. * to be sure.
  9883. */
  9884. mdelay(40);
  9885. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9886. data[2] |= TG3_STD_LOOPBACK_FAILED;
  9887. if (tg3_flag(tp, TSO_CAPABLE) &&
  9888. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9889. data[2] |= TG3_TSO_LOOPBACK_FAILED;
  9890. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9891. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  9892. data[2] |= TG3_JMB_LOOPBACK_FAILED;
  9893. }
  9894. /* Re-enable gphy autopowerdown. */
  9895. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9896. tg3_phy_toggle_apd(tp, true);
  9897. }
  9898. err = (data[0] | data[1] | data[2]) ? -EIO : 0;
  9899. done:
  9900. tp->phy_flags |= eee_cap;
  9901. return err;
  9902. }
  9903. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9904. u64 *data)
  9905. {
  9906. struct tg3 *tp = netdev_priv(dev);
  9907. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  9908. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9909. tg3_power_up(tp)) {
  9910. etest->flags |= ETH_TEST_FL_FAILED;
  9911. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9912. return;
  9913. }
  9914. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9915. if (tg3_test_nvram(tp) != 0) {
  9916. etest->flags |= ETH_TEST_FL_FAILED;
  9917. data[0] = 1;
  9918. }
  9919. if (!doextlpbk && tg3_test_link(tp)) {
  9920. etest->flags |= ETH_TEST_FL_FAILED;
  9921. data[1] = 1;
  9922. }
  9923. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9924. int err, err2 = 0, irq_sync = 0;
  9925. if (netif_running(dev)) {
  9926. tg3_phy_stop(tp);
  9927. tg3_netif_stop(tp);
  9928. irq_sync = 1;
  9929. }
  9930. tg3_full_lock(tp, irq_sync);
  9931. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9932. err = tg3_nvram_lock(tp);
  9933. tg3_halt_cpu(tp, RX_CPU_BASE);
  9934. if (!tg3_flag(tp, 5705_PLUS))
  9935. tg3_halt_cpu(tp, TX_CPU_BASE);
  9936. if (!err)
  9937. tg3_nvram_unlock(tp);
  9938. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9939. tg3_phy_reset(tp);
  9940. if (tg3_test_registers(tp) != 0) {
  9941. etest->flags |= ETH_TEST_FL_FAILED;
  9942. data[2] = 1;
  9943. }
  9944. if (tg3_test_memory(tp) != 0) {
  9945. etest->flags |= ETH_TEST_FL_FAILED;
  9946. data[3] = 1;
  9947. }
  9948. if (doextlpbk)
  9949. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  9950. if (tg3_test_loopback(tp, &data[4], doextlpbk))
  9951. etest->flags |= ETH_TEST_FL_FAILED;
  9952. tg3_full_unlock(tp);
  9953. if (tg3_test_interrupt(tp) != 0) {
  9954. etest->flags |= ETH_TEST_FL_FAILED;
  9955. data[7] = 1;
  9956. }
  9957. tg3_full_lock(tp, 0);
  9958. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9959. if (netif_running(dev)) {
  9960. tg3_flag_set(tp, INIT_COMPLETE);
  9961. err2 = tg3_restart_hw(tp, 1);
  9962. if (!err2)
  9963. tg3_netif_start(tp);
  9964. }
  9965. tg3_full_unlock(tp);
  9966. if (irq_sync && !err2)
  9967. tg3_phy_start(tp);
  9968. }
  9969. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9970. tg3_power_down(tp);
  9971. }
  9972. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9973. {
  9974. struct mii_ioctl_data *data = if_mii(ifr);
  9975. struct tg3 *tp = netdev_priv(dev);
  9976. int err;
  9977. if (tg3_flag(tp, USE_PHYLIB)) {
  9978. struct phy_device *phydev;
  9979. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9980. return -EAGAIN;
  9981. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9982. return phy_mii_ioctl(phydev, ifr, cmd);
  9983. }
  9984. switch (cmd) {
  9985. case SIOCGMIIPHY:
  9986. data->phy_id = tp->phy_addr;
  9987. /* fallthru */
  9988. case SIOCGMIIREG: {
  9989. u32 mii_regval;
  9990. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9991. break; /* We have no PHY */
  9992. if (!netif_running(dev))
  9993. return -EAGAIN;
  9994. spin_lock_bh(&tp->lock);
  9995. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9996. spin_unlock_bh(&tp->lock);
  9997. data->val_out = mii_regval;
  9998. return err;
  9999. }
  10000. case SIOCSMIIREG:
  10001. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10002. break; /* We have no PHY */
  10003. if (!netif_running(dev))
  10004. return -EAGAIN;
  10005. spin_lock_bh(&tp->lock);
  10006. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  10007. spin_unlock_bh(&tp->lock);
  10008. return err;
  10009. default:
  10010. /* do nothing */
  10011. break;
  10012. }
  10013. return -EOPNOTSUPP;
  10014. }
  10015. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10016. {
  10017. struct tg3 *tp = netdev_priv(dev);
  10018. memcpy(ec, &tp->coal, sizeof(*ec));
  10019. return 0;
  10020. }
  10021. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10022. {
  10023. struct tg3 *tp = netdev_priv(dev);
  10024. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10025. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10026. if (!tg3_flag(tp, 5705_PLUS)) {
  10027. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10028. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10029. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10030. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10031. }
  10032. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10033. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10034. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10035. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10036. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10037. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10038. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10039. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10040. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10041. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10042. return -EINVAL;
  10043. /* No rx interrupts will be generated if both are zero */
  10044. if ((ec->rx_coalesce_usecs == 0) &&
  10045. (ec->rx_max_coalesced_frames == 0))
  10046. return -EINVAL;
  10047. /* No tx interrupts will be generated if both are zero */
  10048. if ((ec->tx_coalesce_usecs == 0) &&
  10049. (ec->tx_max_coalesced_frames == 0))
  10050. return -EINVAL;
  10051. /* Only copy relevant parameters, ignore all others. */
  10052. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10053. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10054. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10055. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10056. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10057. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10058. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10059. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10060. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10061. if (netif_running(dev)) {
  10062. tg3_full_lock(tp, 0);
  10063. __tg3_set_coalesce(tp, &tp->coal);
  10064. tg3_full_unlock(tp);
  10065. }
  10066. return 0;
  10067. }
  10068. static const struct ethtool_ops tg3_ethtool_ops = {
  10069. .get_settings = tg3_get_settings,
  10070. .set_settings = tg3_set_settings,
  10071. .get_drvinfo = tg3_get_drvinfo,
  10072. .get_regs_len = tg3_get_regs_len,
  10073. .get_regs = tg3_get_regs,
  10074. .get_wol = tg3_get_wol,
  10075. .set_wol = tg3_set_wol,
  10076. .get_msglevel = tg3_get_msglevel,
  10077. .set_msglevel = tg3_set_msglevel,
  10078. .nway_reset = tg3_nway_reset,
  10079. .get_link = ethtool_op_get_link,
  10080. .get_eeprom_len = tg3_get_eeprom_len,
  10081. .get_eeprom = tg3_get_eeprom,
  10082. .set_eeprom = tg3_set_eeprom,
  10083. .get_ringparam = tg3_get_ringparam,
  10084. .set_ringparam = tg3_set_ringparam,
  10085. .get_pauseparam = tg3_get_pauseparam,
  10086. .set_pauseparam = tg3_set_pauseparam,
  10087. .self_test = tg3_self_test,
  10088. .get_strings = tg3_get_strings,
  10089. .set_phys_id = tg3_set_phys_id,
  10090. .get_ethtool_stats = tg3_get_ethtool_stats,
  10091. .get_coalesce = tg3_get_coalesce,
  10092. .set_coalesce = tg3_set_coalesce,
  10093. .get_sset_count = tg3_get_sset_count,
  10094. .get_rxnfc = tg3_get_rxnfc,
  10095. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10096. .get_rxfh_indir = tg3_get_rxfh_indir,
  10097. .set_rxfh_indir = tg3_set_rxfh_indir,
  10098. };
  10099. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10100. struct rtnl_link_stats64 *stats)
  10101. {
  10102. struct tg3 *tp = netdev_priv(dev);
  10103. if (!tp->hw_stats)
  10104. return &tp->net_stats_prev;
  10105. spin_lock_bh(&tp->lock);
  10106. tg3_get_nstats(tp, stats);
  10107. spin_unlock_bh(&tp->lock);
  10108. return stats;
  10109. }
  10110. static void tg3_set_rx_mode(struct net_device *dev)
  10111. {
  10112. struct tg3 *tp = netdev_priv(dev);
  10113. if (!netif_running(dev))
  10114. return;
  10115. tg3_full_lock(tp, 0);
  10116. __tg3_set_rx_mode(dev);
  10117. tg3_full_unlock(tp);
  10118. }
  10119. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10120. int new_mtu)
  10121. {
  10122. dev->mtu = new_mtu;
  10123. if (new_mtu > ETH_DATA_LEN) {
  10124. if (tg3_flag(tp, 5780_CLASS)) {
  10125. netdev_update_features(dev);
  10126. tg3_flag_clear(tp, TSO_CAPABLE);
  10127. } else {
  10128. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10129. }
  10130. } else {
  10131. if (tg3_flag(tp, 5780_CLASS)) {
  10132. tg3_flag_set(tp, TSO_CAPABLE);
  10133. netdev_update_features(dev);
  10134. }
  10135. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10136. }
  10137. }
  10138. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10139. {
  10140. struct tg3 *tp = netdev_priv(dev);
  10141. int err, reset_phy = 0;
  10142. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10143. return -EINVAL;
  10144. if (!netif_running(dev)) {
  10145. /* We'll just catch it later when the
  10146. * device is up'd.
  10147. */
  10148. tg3_set_mtu(dev, tp, new_mtu);
  10149. return 0;
  10150. }
  10151. tg3_phy_stop(tp);
  10152. tg3_netif_stop(tp);
  10153. tg3_full_lock(tp, 1);
  10154. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10155. tg3_set_mtu(dev, tp, new_mtu);
  10156. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10157. * breaks all requests to 256 bytes.
  10158. */
  10159. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10160. reset_phy = 1;
  10161. err = tg3_restart_hw(tp, reset_phy);
  10162. if (!err)
  10163. tg3_netif_start(tp);
  10164. tg3_full_unlock(tp);
  10165. if (!err)
  10166. tg3_phy_start(tp);
  10167. return err;
  10168. }
  10169. static const struct net_device_ops tg3_netdev_ops = {
  10170. .ndo_open = tg3_open,
  10171. .ndo_stop = tg3_close,
  10172. .ndo_start_xmit = tg3_start_xmit,
  10173. .ndo_get_stats64 = tg3_get_stats64,
  10174. .ndo_validate_addr = eth_validate_addr,
  10175. .ndo_set_rx_mode = tg3_set_rx_mode,
  10176. .ndo_set_mac_address = tg3_set_mac_addr,
  10177. .ndo_do_ioctl = tg3_ioctl,
  10178. .ndo_tx_timeout = tg3_tx_timeout,
  10179. .ndo_change_mtu = tg3_change_mtu,
  10180. .ndo_fix_features = tg3_fix_features,
  10181. .ndo_set_features = tg3_set_features,
  10182. #ifdef CONFIG_NET_POLL_CONTROLLER
  10183. .ndo_poll_controller = tg3_poll_controller,
  10184. #endif
  10185. };
  10186. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  10187. {
  10188. u32 cursize, val, magic;
  10189. tp->nvram_size = EEPROM_CHIP_SIZE;
  10190. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10191. return;
  10192. if ((magic != TG3_EEPROM_MAGIC) &&
  10193. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10194. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10195. return;
  10196. /*
  10197. * Size the chip by reading offsets at increasing powers of two.
  10198. * When we encounter our validation signature, we know the addressing
  10199. * has wrapped around, and thus have our chip size.
  10200. */
  10201. cursize = 0x10;
  10202. while (cursize < tp->nvram_size) {
  10203. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10204. return;
  10205. if (val == magic)
  10206. break;
  10207. cursize <<= 1;
  10208. }
  10209. tp->nvram_size = cursize;
  10210. }
  10211. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  10212. {
  10213. u32 val;
  10214. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10215. return;
  10216. /* Selfboot format */
  10217. if (val != TG3_EEPROM_MAGIC) {
  10218. tg3_get_eeprom_size(tp);
  10219. return;
  10220. }
  10221. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10222. if (val != 0) {
  10223. /* This is confusing. We want to operate on the
  10224. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10225. * call will read from NVRAM and byteswap the data
  10226. * according to the byteswapping settings for all
  10227. * other register accesses. This ensures the data we
  10228. * want will always reside in the lower 16-bits.
  10229. * However, the data in NVRAM is in LE format, which
  10230. * means the data from the NVRAM read will always be
  10231. * opposite the endianness of the CPU. The 16-bit
  10232. * byteswap then brings the data to CPU endianness.
  10233. */
  10234. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10235. return;
  10236. }
  10237. }
  10238. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10239. }
  10240. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  10241. {
  10242. u32 nvcfg1;
  10243. nvcfg1 = tr32(NVRAM_CFG1);
  10244. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10245. tg3_flag_set(tp, FLASH);
  10246. } else {
  10247. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10248. tw32(NVRAM_CFG1, nvcfg1);
  10249. }
  10250. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10251. tg3_flag(tp, 5780_CLASS)) {
  10252. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10253. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10254. tp->nvram_jedecnum = JEDEC_ATMEL;
  10255. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10256. tg3_flag_set(tp, NVRAM_BUFFERED);
  10257. break;
  10258. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10259. tp->nvram_jedecnum = JEDEC_ATMEL;
  10260. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10261. break;
  10262. case FLASH_VENDOR_ATMEL_EEPROM:
  10263. tp->nvram_jedecnum = JEDEC_ATMEL;
  10264. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10265. tg3_flag_set(tp, NVRAM_BUFFERED);
  10266. break;
  10267. case FLASH_VENDOR_ST:
  10268. tp->nvram_jedecnum = JEDEC_ST;
  10269. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10270. tg3_flag_set(tp, NVRAM_BUFFERED);
  10271. break;
  10272. case FLASH_VENDOR_SAIFUN:
  10273. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10274. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10275. break;
  10276. case FLASH_VENDOR_SST_SMALL:
  10277. case FLASH_VENDOR_SST_LARGE:
  10278. tp->nvram_jedecnum = JEDEC_SST;
  10279. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10280. break;
  10281. }
  10282. } else {
  10283. tp->nvram_jedecnum = JEDEC_ATMEL;
  10284. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10285. tg3_flag_set(tp, NVRAM_BUFFERED);
  10286. }
  10287. }
  10288. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10289. {
  10290. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10291. case FLASH_5752PAGE_SIZE_256:
  10292. tp->nvram_pagesize = 256;
  10293. break;
  10294. case FLASH_5752PAGE_SIZE_512:
  10295. tp->nvram_pagesize = 512;
  10296. break;
  10297. case FLASH_5752PAGE_SIZE_1K:
  10298. tp->nvram_pagesize = 1024;
  10299. break;
  10300. case FLASH_5752PAGE_SIZE_2K:
  10301. tp->nvram_pagesize = 2048;
  10302. break;
  10303. case FLASH_5752PAGE_SIZE_4K:
  10304. tp->nvram_pagesize = 4096;
  10305. break;
  10306. case FLASH_5752PAGE_SIZE_264:
  10307. tp->nvram_pagesize = 264;
  10308. break;
  10309. case FLASH_5752PAGE_SIZE_528:
  10310. tp->nvram_pagesize = 528;
  10311. break;
  10312. }
  10313. }
  10314. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10315. {
  10316. u32 nvcfg1;
  10317. nvcfg1 = tr32(NVRAM_CFG1);
  10318. /* NVRAM protection for TPM */
  10319. if (nvcfg1 & (1 << 27))
  10320. tg3_flag_set(tp, PROTECTED_NVRAM);
  10321. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10322. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10323. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10324. tp->nvram_jedecnum = JEDEC_ATMEL;
  10325. tg3_flag_set(tp, NVRAM_BUFFERED);
  10326. break;
  10327. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10328. tp->nvram_jedecnum = JEDEC_ATMEL;
  10329. tg3_flag_set(tp, NVRAM_BUFFERED);
  10330. tg3_flag_set(tp, FLASH);
  10331. break;
  10332. case FLASH_5752VENDOR_ST_M45PE10:
  10333. case FLASH_5752VENDOR_ST_M45PE20:
  10334. case FLASH_5752VENDOR_ST_M45PE40:
  10335. tp->nvram_jedecnum = JEDEC_ST;
  10336. tg3_flag_set(tp, NVRAM_BUFFERED);
  10337. tg3_flag_set(tp, FLASH);
  10338. break;
  10339. }
  10340. if (tg3_flag(tp, FLASH)) {
  10341. tg3_nvram_get_pagesize(tp, nvcfg1);
  10342. } else {
  10343. /* For eeprom, set pagesize to maximum eeprom size */
  10344. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10345. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10346. tw32(NVRAM_CFG1, nvcfg1);
  10347. }
  10348. }
  10349. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10350. {
  10351. u32 nvcfg1, protect = 0;
  10352. nvcfg1 = tr32(NVRAM_CFG1);
  10353. /* NVRAM protection for TPM */
  10354. if (nvcfg1 & (1 << 27)) {
  10355. tg3_flag_set(tp, PROTECTED_NVRAM);
  10356. protect = 1;
  10357. }
  10358. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10359. switch (nvcfg1) {
  10360. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10361. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10362. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10363. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10364. tp->nvram_jedecnum = JEDEC_ATMEL;
  10365. tg3_flag_set(tp, NVRAM_BUFFERED);
  10366. tg3_flag_set(tp, FLASH);
  10367. tp->nvram_pagesize = 264;
  10368. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10369. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10370. tp->nvram_size = (protect ? 0x3e200 :
  10371. TG3_NVRAM_SIZE_512KB);
  10372. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10373. tp->nvram_size = (protect ? 0x1f200 :
  10374. TG3_NVRAM_SIZE_256KB);
  10375. else
  10376. tp->nvram_size = (protect ? 0x1f200 :
  10377. TG3_NVRAM_SIZE_128KB);
  10378. break;
  10379. case FLASH_5752VENDOR_ST_M45PE10:
  10380. case FLASH_5752VENDOR_ST_M45PE20:
  10381. case FLASH_5752VENDOR_ST_M45PE40:
  10382. tp->nvram_jedecnum = JEDEC_ST;
  10383. tg3_flag_set(tp, NVRAM_BUFFERED);
  10384. tg3_flag_set(tp, FLASH);
  10385. tp->nvram_pagesize = 256;
  10386. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10387. tp->nvram_size = (protect ?
  10388. TG3_NVRAM_SIZE_64KB :
  10389. TG3_NVRAM_SIZE_128KB);
  10390. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10391. tp->nvram_size = (protect ?
  10392. TG3_NVRAM_SIZE_64KB :
  10393. TG3_NVRAM_SIZE_256KB);
  10394. else
  10395. tp->nvram_size = (protect ?
  10396. TG3_NVRAM_SIZE_128KB :
  10397. TG3_NVRAM_SIZE_512KB);
  10398. break;
  10399. }
  10400. }
  10401. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10402. {
  10403. u32 nvcfg1;
  10404. nvcfg1 = tr32(NVRAM_CFG1);
  10405. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10406. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10407. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10408. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10409. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10410. tp->nvram_jedecnum = JEDEC_ATMEL;
  10411. tg3_flag_set(tp, NVRAM_BUFFERED);
  10412. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10413. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10414. tw32(NVRAM_CFG1, nvcfg1);
  10415. break;
  10416. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10417. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10418. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10419. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10420. tp->nvram_jedecnum = JEDEC_ATMEL;
  10421. tg3_flag_set(tp, NVRAM_BUFFERED);
  10422. tg3_flag_set(tp, FLASH);
  10423. tp->nvram_pagesize = 264;
  10424. break;
  10425. case FLASH_5752VENDOR_ST_M45PE10:
  10426. case FLASH_5752VENDOR_ST_M45PE20:
  10427. case FLASH_5752VENDOR_ST_M45PE40:
  10428. tp->nvram_jedecnum = JEDEC_ST;
  10429. tg3_flag_set(tp, NVRAM_BUFFERED);
  10430. tg3_flag_set(tp, FLASH);
  10431. tp->nvram_pagesize = 256;
  10432. break;
  10433. }
  10434. }
  10435. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10436. {
  10437. u32 nvcfg1, protect = 0;
  10438. nvcfg1 = tr32(NVRAM_CFG1);
  10439. /* NVRAM protection for TPM */
  10440. if (nvcfg1 & (1 << 27)) {
  10441. tg3_flag_set(tp, PROTECTED_NVRAM);
  10442. protect = 1;
  10443. }
  10444. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10445. switch (nvcfg1) {
  10446. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10447. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10448. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10449. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10450. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10451. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10452. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10453. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10454. tp->nvram_jedecnum = JEDEC_ATMEL;
  10455. tg3_flag_set(tp, NVRAM_BUFFERED);
  10456. tg3_flag_set(tp, FLASH);
  10457. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10458. tp->nvram_pagesize = 256;
  10459. break;
  10460. case FLASH_5761VENDOR_ST_A_M45PE20:
  10461. case FLASH_5761VENDOR_ST_A_M45PE40:
  10462. case FLASH_5761VENDOR_ST_A_M45PE80:
  10463. case FLASH_5761VENDOR_ST_A_M45PE16:
  10464. case FLASH_5761VENDOR_ST_M_M45PE20:
  10465. case FLASH_5761VENDOR_ST_M_M45PE40:
  10466. case FLASH_5761VENDOR_ST_M_M45PE80:
  10467. case FLASH_5761VENDOR_ST_M_M45PE16:
  10468. tp->nvram_jedecnum = JEDEC_ST;
  10469. tg3_flag_set(tp, NVRAM_BUFFERED);
  10470. tg3_flag_set(tp, FLASH);
  10471. tp->nvram_pagesize = 256;
  10472. break;
  10473. }
  10474. if (protect) {
  10475. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10476. } else {
  10477. switch (nvcfg1) {
  10478. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10479. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10480. case FLASH_5761VENDOR_ST_A_M45PE16:
  10481. case FLASH_5761VENDOR_ST_M_M45PE16:
  10482. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10483. break;
  10484. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10485. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10486. case FLASH_5761VENDOR_ST_A_M45PE80:
  10487. case FLASH_5761VENDOR_ST_M_M45PE80:
  10488. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10489. break;
  10490. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10491. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10492. case FLASH_5761VENDOR_ST_A_M45PE40:
  10493. case FLASH_5761VENDOR_ST_M_M45PE40:
  10494. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10495. break;
  10496. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10497. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10498. case FLASH_5761VENDOR_ST_A_M45PE20:
  10499. case FLASH_5761VENDOR_ST_M_M45PE20:
  10500. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10501. break;
  10502. }
  10503. }
  10504. }
  10505. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10506. {
  10507. tp->nvram_jedecnum = JEDEC_ATMEL;
  10508. tg3_flag_set(tp, NVRAM_BUFFERED);
  10509. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10510. }
  10511. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10512. {
  10513. u32 nvcfg1;
  10514. nvcfg1 = tr32(NVRAM_CFG1);
  10515. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10516. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10517. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10518. tp->nvram_jedecnum = JEDEC_ATMEL;
  10519. tg3_flag_set(tp, NVRAM_BUFFERED);
  10520. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10521. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10522. tw32(NVRAM_CFG1, nvcfg1);
  10523. return;
  10524. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10525. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10526. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10527. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10528. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10529. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10530. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10531. tp->nvram_jedecnum = JEDEC_ATMEL;
  10532. tg3_flag_set(tp, NVRAM_BUFFERED);
  10533. tg3_flag_set(tp, FLASH);
  10534. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10535. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10536. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10537. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10538. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10539. break;
  10540. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10541. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10542. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10543. break;
  10544. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10545. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10546. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10547. break;
  10548. }
  10549. break;
  10550. case FLASH_5752VENDOR_ST_M45PE10:
  10551. case FLASH_5752VENDOR_ST_M45PE20:
  10552. case FLASH_5752VENDOR_ST_M45PE40:
  10553. tp->nvram_jedecnum = JEDEC_ST;
  10554. tg3_flag_set(tp, NVRAM_BUFFERED);
  10555. tg3_flag_set(tp, FLASH);
  10556. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10557. case FLASH_5752VENDOR_ST_M45PE10:
  10558. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10559. break;
  10560. case FLASH_5752VENDOR_ST_M45PE20:
  10561. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10562. break;
  10563. case FLASH_5752VENDOR_ST_M45PE40:
  10564. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10565. break;
  10566. }
  10567. break;
  10568. default:
  10569. tg3_flag_set(tp, NO_NVRAM);
  10570. return;
  10571. }
  10572. tg3_nvram_get_pagesize(tp, nvcfg1);
  10573. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10574. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10575. }
  10576. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10577. {
  10578. u32 nvcfg1;
  10579. nvcfg1 = tr32(NVRAM_CFG1);
  10580. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10581. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10582. case FLASH_5717VENDOR_MICRO_EEPROM:
  10583. tp->nvram_jedecnum = JEDEC_ATMEL;
  10584. tg3_flag_set(tp, NVRAM_BUFFERED);
  10585. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10586. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10587. tw32(NVRAM_CFG1, nvcfg1);
  10588. return;
  10589. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10590. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10591. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10592. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10593. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10594. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10595. case FLASH_5717VENDOR_ATMEL_45USPT:
  10596. tp->nvram_jedecnum = JEDEC_ATMEL;
  10597. tg3_flag_set(tp, NVRAM_BUFFERED);
  10598. tg3_flag_set(tp, FLASH);
  10599. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10600. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10601. /* Detect size with tg3_nvram_get_size() */
  10602. break;
  10603. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10604. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10605. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10606. break;
  10607. default:
  10608. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10609. break;
  10610. }
  10611. break;
  10612. case FLASH_5717VENDOR_ST_M_M25PE10:
  10613. case FLASH_5717VENDOR_ST_A_M25PE10:
  10614. case FLASH_5717VENDOR_ST_M_M45PE10:
  10615. case FLASH_5717VENDOR_ST_A_M45PE10:
  10616. case FLASH_5717VENDOR_ST_M_M25PE20:
  10617. case FLASH_5717VENDOR_ST_A_M25PE20:
  10618. case FLASH_5717VENDOR_ST_M_M45PE20:
  10619. case FLASH_5717VENDOR_ST_A_M45PE20:
  10620. case FLASH_5717VENDOR_ST_25USPT:
  10621. case FLASH_5717VENDOR_ST_45USPT:
  10622. tp->nvram_jedecnum = JEDEC_ST;
  10623. tg3_flag_set(tp, NVRAM_BUFFERED);
  10624. tg3_flag_set(tp, FLASH);
  10625. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10626. case FLASH_5717VENDOR_ST_M_M25PE20:
  10627. case FLASH_5717VENDOR_ST_M_M45PE20:
  10628. /* Detect size with tg3_nvram_get_size() */
  10629. break;
  10630. case FLASH_5717VENDOR_ST_A_M25PE20:
  10631. case FLASH_5717VENDOR_ST_A_M45PE20:
  10632. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10633. break;
  10634. default:
  10635. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10636. break;
  10637. }
  10638. break;
  10639. default:
  10640. tg3_flag_set(tp, NO_NVRAM);
  10641. return;
  10642. }
  10643. tg3_nvram_get_pagesize(tp, nvcfg1);
  10644. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10645. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10646. }
  10647. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10648. {
  10649. u32 nvcfg1, nvmpinstrp;
  10650. nvcfg1 = tr32(NVRAM_CFG1);
  10651. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10652. switch (nvmpinstrp) {
  10653. case FLASH_5720_EEPROM_HD:
  10654. case FLASH_5720_EEPROM_LD:
  10655. tp->nvram_jedecnum = JEDEC_ATMEL;
  10656. tg3_flag_set(tp, NVRAM_BUFFERED);
  10657. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10658. tw32(NVRAM_CFG1, nvcfg1);
  10659. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10660. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10661. else
  10662. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10663. return;
  10664. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10665. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10666. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10667. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10668. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10669. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10670. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10671. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10672. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10673. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10674. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10675. case FLASH_5720VENDOR_ATMEL_45USPT:
  10676. tp->nvram_jedecnum = JEDEC_ATMEL;
  10677. tg3_flag_set(tp, NVRAM_BUFFERED);
  10678. tg3_flag_set(tp, FLASH);
  10679. switch (nvmpinstrp) {
  10680. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10681. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10682. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10683. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10684. break;
  10685. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10686. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10687. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10688. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10689. break;
  10690. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10691. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10692. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10693. break;
  10694. default:
  10695. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10696. break;
  10697. }
  10698. break;
  10699. case FLASH_5720VENDOR_M_ST_M25PE10:
  10700. case FLASH_5720VENDOR_M_ST_M45PE10:
  10701. case FLASH_5720VENDOR_A_ST_M25PE10:
  10702. case FLASH_5720VENDOR_A_ST_M45PE10:
  10703. case FLASH_5720VENDOR_M_ST_M25PE20:
  10704. case FLASH_5720VENDOR_M_ST_M45PE20:
  10705. case FLASH_5720VENDOR_A_ST_M25PE20:
  10706. case FLASH_5720VENDOR_A_ST_M45PE20:
  10707. case FLASH_5720VENDOR_M_ST_M25PE40:
  10708. case FLASH_5720VENDOR_M_ST_M45PE40:
  10709. case FLASH_5720VENDOR_A_ST_M25PE40:
  10710. case FLASH_5720VENDOR_A_ST_M45PE40:
  10711. case FLASH_5720VENDOR_M_ST_M25PE80:
  10712. case FLASH_5720VENDOR_M_ST_M45PE80:
  10713. case FLASH_5720VENDOR_A_ST_M25PE80:
  10714. case FLASH_5720VENDOR_A_ST_M45PE80:
  10715. case FLASH_5720VENDOR_ST_25USPT:
  10716. case FLASH_5720VENDOR_ST_45USPT:
  10717. tp->nvram_jedecnum = JEDEC_ST;
  10718. tg3_flag_set(tp, NVRAM_BUFFERED);
  10719. tg3_flag_set(tp, FLASH);
  10720. switch (nvmpinstrp) {
  10721. case FLASH_5720VENDOR_M_ST_M25PE20:
  10722. case FLASH_5720VENDOR_M_ST_M45PE20:
  10723. case FLASH_5720VENDOR_A_ST_M25PE20:
  10724. case FLASH_5720VENDOR_A_ST_M45PE20:
  10725. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10726. break;
  10727. case FLASH_5720VENDOR_M_ST_M25PE40:
  10728. case FLASH_5720VENDOR_M_ST_M45PE40:
  10729. case FLASH_5720VENDOR_A_ST_M25PE40:
  10730. case FLASH_5720VENDOR_A_ST_M45PE40:
  10731. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10732. break;
  10733. case FLASH_5720VENDOR_M_ST_M25PE80:
  10734. case FLASH_5720VENDOR_M_ST_M45PE80:
  10735. case FLASH_5720VENDOR_A_ST_M25PE80:
  10736. case FLASH_5720VENDOR_A_ST_M45PE80:
  10737. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10738. break;
  10739. default:
  10740. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10741. break;
  10742. }
  10743. break;
  10744. default:
  10745. tg3_flag_set(tp, NO_NVRAM);
  10746. return;
  10747. }
  10748. tg3_nvram_get_pagesize(tp, nvcfg1);
  10749. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10750. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10751. }
  10752. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10753. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10754. {
  10755. tw32_f(GRC_EEPROM_ADDR,
  10756. (EEPROM_ADDR_FSM_RESET |
  10757. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10758. EEPROM_ADDR_CLKPERD_SHIFT)));
  10759. msleep(1);
  10760. /* Enable seeprom accesses. */
  10761. tw32_f(GRC_LOCAL_CTRL,
  10762. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10763. udelay(100);
  10764. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10765. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10766. tg3_flag_set(tp, NVRAM);
  10767. if (tg3_nvram_lock(tp)) {
  10768. netdev_warn(tp->dev,
  10769. "Cannot get nvram lock, %s failed\n",
  10770. __func__);
  10771. return;
  10772. }
  10773. tg3_enable_nvram_access(tp);
  10774. tp->nvram_size = 0;
  10775. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10776. tg3_get_5752_nvram_info(tp);
  10777. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10778. tg3_get_5755_nvram_info(tp);
  10779. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10780. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10781. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10782. tg3_get_5787_nvram_info(tp);
  10783. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10784. tg3_get_5761_nvram_info(tp);
  10785. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10786. tg3_get_5906_nvram_info(tp);
  10787. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10788. tg3_flag(tp, 57765_CLASS))
  10789. tg3_get_57780_nvram_info(tp);
  10790. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10791. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10792. tg3_get_5717_nvram_info(tp);
  10793. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10794. tg3_get_5720_nvram_info(tp);
  10795. else
  10796. tg3_get_nvram_info(tp);
  10797. if (tp->nvram_size == 0)
  10798. tg3_get_nvram_size(tp);
  10799. tg3_disable_nvram_access(tp);
  10800. tg3_nvram_unlock(tp);
  10801. } else {
  10802. tg3_flag_clear(tp, NVRAM);
  10803. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10804. tg3_get_eeprom_size(tp);
  10805. }
  10806. }
  10807. struct subsys_tbl_ent {
  10808. u16 subsys_vendor, subsys_devid;
  10809. u32 phy_id;
  10810. };
  10811. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10812. /* Broadcom boards. */
  10813. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10814. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10815. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10816. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10817. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10818. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10819. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10820. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10821. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10822. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10823. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10824. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10825. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10826. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10827. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10828. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10829. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10830. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10831. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10832. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10833. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10834. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10835. /* 3com boards. */
  10836. { TG3PCI_SUBVENDOR_ID_3COM,
  10837. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10838. { TG3PCI_SUBVENDOR_ID_3COM,
  10839. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10840. { TG3PCI_SUBVENDOR_ID_3COM,
  10841. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10842. { TG3PCI_SUBVENDOR_ID_3COM,
  10843. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10844. { TG3PCI_SUBVENDOR_ID_3COM,
  10845. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10846. /* DELL boards. */
  10847. { TG3PCI_SUBVENDOR_ID_DELL,
  10848. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10849. { TG3PCI_SUBVENDOR_ID_DELL,
  10850. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10851. { TG3PCI_SUBVENDOR_ID_DELL,
  10852. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10853. { TG3PCI_SUBVENDOR_ID_DELL,
  10854. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10855. /* Compaq boards. */
  10856. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10857. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10858. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10859. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10860. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10861. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10862. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10863. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10864. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10865. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10866. /* IBM boards. */
  10867. { TG3PCI_SUBVENDOR_ID_IBM,
  10868. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10869. };
  10870. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10871. {
  10872. int i;
  10873. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10874. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10875. tp->pdev->subsystem_vendor) &&
  10876. (subsys_id_to_phy_id[i].subsys_devid ==
  10877. tp->pdev->subsystem_device))
  10878. return &subsys_id_to_phy_id[i];
  10879. }
  10880. return NULL;
  10881. }
  10882. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10883. {
  10884. u32 val;
  10885. tp->phy_id = TG3_PHY_ID_INVALID;
  10886. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10887. /* Assume an onboard device and WOL capable by default. */
  10888. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10889. tg3_flag_set(tp, WOL_CAP);
  10890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10891. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10892. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10893. tg3_flag_set(tp, IS_NIC);
  10894. }
  10895. val = tr32(VCPU_CFGSHDW);
  10896. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10897. tg3_flag_set(tp, ASPM_WORKAROUND);
  10898. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10899. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10900. tg3_flag_set(tp, WOL_ENABLE);
  10901. device_set_wakeup_enable(&tp->pdev->dev, true);
  10902. }
  10903. goto done;
  10904. }
  10905. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10906. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10907. u32 nic_cfg, led_cfg;
  10908. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10909. int eeprom_phy_serdes = 0;
  10910. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10911. tp->nic_sram_data_cfg = nic_cfg;
  10912. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10913. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10914. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10915. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10916. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10917. (ver > 0) && (ver < 0x100))
  10918. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10919. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10920. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10921. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10922. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10923. eeprom_phy_serdes = 1;
  10924. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10925. if (nic_phy_id != 0) {
  10926. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10927. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10928. eeprom_phy_id = (id1 >> 16) << 10;
  10929. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10930. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10931. } else
  10932. eeprom_phy_id = 0;
  10933. tp->phy_id = eeprom_phy_id;
  10934. if (eeprom_phy_serdes) {
  10935. if (!tg3_flag(tp, 5705_PLUS))
  10936. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10937. else
  10938. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10939. }
  10940. if (tg3_flag(tp, 5750_PLUS))
  10941. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10942. SHASTA_EXT_LED_MODE_MASK);
  10943. else
  10944. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10945. switch (led_cfg) {
  10946. default:
  10947. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10948. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10949. break;
  10950. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10951. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10952. break;
  10953. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10954. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10955. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10956. * read on some older 5700/5701 bootcode.
  10957. */
  10958. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10959. ASIC_REV_5700 ||
  10960. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10961. ASIC_REV_5701)
  10962. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10963. break;
  10964. case SHASTA_EXT_LED_SHARED:
  10965. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10966. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10967. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10968. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10969. LED_CTRL_MODE_PHY_2);
  10970. break;
  10971. case SHASTA_EXT_LED_MAC:
  10972. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10973. break;
  10974. case SHASTA_EXT_LED_COMBO:
  10975. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10976. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10977. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10978. LED_CTRL_MODE_PHY_2);
  10979. break;
  10980. }
  10981. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10982. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10983. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10984. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10985. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10986. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10987. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10988. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10989. if ((tp->pdev->subsystem_vendor ==
  10990. PCI_VENDOR_ID_ARIMA) &&
  10991. (tp->pdev->subsystem_device == 0x205a ||
  10992. tp->pdev->subsystem_device == 0x2063))
  10993. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10994. } else {
  10995. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10996. tg3_flag_set(tp, IS_NIC);
  10997. }
  10998. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10999. tg3_flag_set(tp, ENABLE_ASF);
  11000. if (tg3_flag(tp, 5750_PLUS))
  11001. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11002. }
  11003. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11004. tg3_flag(tp, 5750_PLUS))
  11005. tg3_flag_set(tp, ENABLE_APE);
  11006. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11007. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11008. tg3_flag_clear(tp, WOL_CAP);
  11009. if (tg3_flag(tp, WOL_CAP) &&
  11010. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11011. tg3_flag_set(tp, WOL_ENABLE);
  11012. device_set_wakeup_enable(&tp->pdev->dev, true);
  11013. }
  11014. if (cfg2 & (1 << 17))
  11015. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11016. /* serdes signal pre-emphasis in register 0x590 set by */
  11017. /* bootcode if bit 18 is set */
  11018. if (cfg2 & (1 << 18))
  11019. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11020. if ((tg3_flag(tp, 57765_PLUS) ||
  11021. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11022. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11023. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11024. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11025. if (tg3_flag(tp, PCI_EXPRESS) &&
  11026. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11027. !tg3_flag(tp, 57765_PLUS)) {
  11028. u32 cfg3;
  11029. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11030. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11031. tg3_flag_set(tp, ASPM_WORKAROUND);
  11032. }
  11033. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11034. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11035. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11036. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11037. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11038. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11039. }
  11040. done:
  11041. if (tg3_flag(tp, WOL_CAP))
  11042. device_set_wakeup_enable(&tp->pdev->dev,
  11043. tg3_flag(tp, WOL_ENABLE));
  11044. else
  11045. device_set_wakeup_capable(&tp->pdev->dev, false);
  11046. }
  11047. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11048. {
  11049. int i;
  11050. u32 val;
  11051. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11052. tw32(OTP_CTRL, cmd);
  11053. /* Wait for up to 1 ms for command to execute. */
  11054. for (i = 0; i < 100; i++) {
  11055. val = tr32(OTP_STATUS);
  11056. if (val & OTP_STATUS_CMD_DONE)
  11057. break;
  11058. udelay(10);
  11059. }
  11060. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11061. }
  11062. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11063. * configuration is a 32-bit value that straddles the alignment boundary.
  11064. * We do two 32-bit reads and then shift and merge the results.
  11065. */
  11066. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  11067. {
  11068. u32 bhalf_otp, thalf_otp;
  11069. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11070. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11071. return 0;
  11072. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11073. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11074. return 0;
  11075. thalf_otp = tr32(OTP_READ_DATA);
  11076. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11077. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11078. return 0;
  11079. bhalf_otp = tr32(OTP_READ_DATA);
  11080. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11081. }
  11082. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  11083. {
  11084. u32 adv = ADVERTISED_Autoneg;
  11085. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11086. adv |= ADVERTISED_1000baseT_Half |
  11087. ADVERTISED_1000baseT_Full;
  11088. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11089. adv |= ADVERTISED_100baseT_Half |
  11090. ADVERTISED_100baseT_Full |
  11091. ADVERTISED_10baseT_Half |
  11092. ADVERTISED_10baseT_Full |
  11093. ADVERTISED_TP;
  11094. else
  11095. adv |= ADVERTISED_FIBRE;
  11096. tp->link_config.advertising = adv;
  11097. tp->link_config.speed = SPEED_UNKNOWN;
  11098. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11099. tp->link_config.autoneg = AUTONEG_ENABLE;
  11100. tp->link_config.active_speed = SPEED_UNKNOWN;
  11101. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11102. tp->old_link = -1;
  11103. }
  11104. static int __devinit tg3_phy_probe(struct tg3 *tp)
  11105. {
  11106. u32 hw_phy_id_1, hw_phy_id_2;
  11107. u32 hw_phy_id, hw_phy_id_masked;
  11108. int err;
  11109. /* flow control autonegotiation is default behavior */
  11110. tg3_flag_set(tp, PAUSE_AUTONEG);
  11111. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11112. if (tg3_flag(tp, USE_PHYLIB))
  11113. return tg3_phy_init(tp);
  11114. /* Reading the PHY ID register can conflict with ASF
  11115. * firmware access to the PHY hardware.
  11116. */
  11117. err = 0;
  11118. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11119. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11120. } else {
  11121. /* Now read the physical PHY_ID from the chip and verify
  11122. * that it is sane. If it doesn't look good, we fall back
  11123. * to either the hard-coded table based PHY_ID and failing
  11124. * that the value found in the eeprom area.
  11125. */
  11126. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11127. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11128. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11129. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11130. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11131. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11132. }
  11133. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11134. tp->phy_id = hw_phy_id;
  11135. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11136. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11137. else
  11138. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11139. } else {
  11140. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11141. /* Do nothing, phy ID already set up in
  11142. * tg3_get_eeprom_hw_cfg().
  11143. */
  11144. } else {
  11145. struct subsys_tbl_ent *p;
  11146. /* No eeprom signature? Try the hardcoded
  11147. * subsys device table.
  11148. */
  11149. p = tg3_lookup_by_subsys(tp);
  11150. if (!p)
  11151. return -ENODEV;
  11152. tp->phy_id = p->phy_id;
  11153. if (!tp->phy_id ||
  11154. tp->phy_id == TG3_PHY_ID_BCM8002)
  11155. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11156. }
  11157. }
  11158. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11159. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11160. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11161. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11162. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11163. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11164. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11165. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11166. tg3_phy_init_link_config(tp);
  11167. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11168. !tg3_flag(tp, ENABLE_APE) &&
  11169. !tg3_flag(tp, ENABLE_ASF)) {
  11170. u32 bmsr, dummy;
  11171. tg3_readphy(tp, MII_BMSR, &bmsr);
  11172. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11173. (bmsr & BMSR_LSTATUS))
  11174. goto skip_phy_reset;
  11175. err = tg3_phy_reset(tp);
  11176. if (err)
  11177. return err;
  11178. tg3_phy_set_wirespeed(tp);
  11179. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11180. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11181. tp->link_config.flowctrl);
  11182. tg3_writephy(tp, MII_BMCR,
  11183. BMCR_ANENABLE | BMCR_ANRESTART);
  11184. }
  11185. }
  11186. skip_phy_reset:
  11187. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11188. err = tg3_init_5401phy_dsp(tp);
  11189. if (err)
  11190. return err;
  11191. err = tg3_init_5401phy_dsp(tp);
  11192. }
  11193. return err;
  11194. }
  11195. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11196. {
  11197. u8 *vpd_data;
  11198. unsigned int block_end, rosize, len;
  11199. u32 vpdlen;
  11200. int j, i = 0;
  11201. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11202. if (!vpd_data)
  11203. goto out_no_vpd;
  11204. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11205. if (i < 0)
  11206. goto out_not_found;
  11207. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11208. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11209. i += PCI_VPD_LRDT_TAG_SIZE;
  11210. if (block_end > vpdlen)
  11211. goto out_not_found;
  11212. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11213. PCI_VPD_RO_KEYWORD_MFR_ID);
  11214. if (j > 0) {
  11215. len = pci_vpd_info_field_size(&vpd_data[j]);
  11216. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11217. if (j + len > block_end || len != 4 ||
  11218. memcmp(&vpd_data[j], "1028", 4))
  11219. goto partno;
  11220. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11221. PCI_VPD_RO_KEYWORD_VENDOR0);
  11222. if (j < 0)
  11223. goto partno;
  11224. len = pci_vpd_info_field_size(&vpd_data[j]);
  11225. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11226. if (j + len > block_end)
  11227. goto partno;
  11228. memcpy(tp->fw_ver, &vpd_data[j], len);
  11229. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11230. }
  11231. partno:
  11232. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11233. PCI_VPD_RO_KEYWORD_PARTNO);
  11234. if (i < 0)
  11235. goto out_not_found;
  11236. len = pci_vpd_info_field_size(&vpd_data[i]);
  11237. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11238. if (len > TG3_BPN_SIZE ||
  11239. (len + i) > vpdlen)
  11240. goto out_not_found;
  11241. memcpy(tp->board_part_number, &vpd_data[i], len);
  11242. out_not_found:
  11243. kfree(vpd_data);
  11244. if (tp->board_part_number[0])
  11245. return;
  11246. out_no_vpd:
  11247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11248. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11249. strcpy(tp->board_part_number, "BCM5717");
  11250. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11251. strcpy(tp->board_part_number, "BCM5718");
  11252. else
  11253. goto nomatch;
  11254. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11255. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11256. strcpy(tp->board_part_number, "BCM57780");
  11257. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11258. strcpy(tp->board_part_number, "BCM57760");
  11259. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11260. strcpy(tp->board_part_number, "BCM57790");
  11261. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11262. strcpy(tp->board_part_number, "BCM57788");
  11263. else
  11264. goto nomatch;
  11265. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11266. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11267. strcpy(tp->board_part_number, "BCM57761");
  11268. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11269. strcpy(tp->board_part_number, "BCM57765");
  11270. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11271. strcpy(tp->board_part_number, "BCM57781");
  11272. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11273. strcpy(tp->board_part_number, "BCM57785");
  11274. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11275. strcpy(tp->board_part_number, "BCM57791");
  11276. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11277. strcpy(tp->board_part_number, "BCM57795");
  11278. else
  11279. goto nomatch;
  11280. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  11281. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  11282. strcpy(tp->board_part_number, "BCM57762");
  11283. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  11284. strcpy(tp->board_part_number, "BCM57766");
  11285. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  11286. strcpy(tp->board_part_number, "BCM57782");
  11287. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11288. strcpy(tp->board_part_number, "BCM57786");
  11289. else
  11290. goto nomatch;
  11291. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11292. strcpy(tp->board_part_number, "BCM95906");
  11293. } else {
  11294. nomatch:
  11295. strcpy(tp->board_part_number, "none");
  11296. }
  11297. }
  11298. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11299. {
  11300. u32 val;
  11301. if (tg3_nvram_read(tp, offset, &val) ||
  11302. (val & 0xfc000000) != 0x0c000000 ||
  11303. tg3_nvram_read(tp, offset + 4, &val) ||
  11304. val != 0)
  11305. return 0;
  11306. return 1;
  11307. }
  11308. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11309. {
  11310. u32 val, offset, start, ver_offset;
  11311. int i, dst_off;
  11312. bool newver = false;
  11313. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11314. tg3_nvram_read(tp, 0x4, &start))
  11315. return;
  11316. offset = tg3_nvram_logical_addr(tp, offset);
  11317. if (tg3_nvram_read(tp, offset, &val))
  11318. return;
  11319. if ((val & 0xfc000000) == 0x0c000000) {
  11320. if (tg3_nvram_read(tp, offset + 4, &val))
  11321. return;
  11322. if (val == 0)
  11323. newver = true;
  11324. }
  11325. dst_off = strlen(tp->fw_ver);
  11326. if (newver) {
  11327. if (TG3_VER_SIZE - dst_off < 16 ||
  11328. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11329. return;
  11330. offset = offset + ver_offset - start;
  11331. for (i = 0; i < 16; i += 4) {
  11332. __be32 v;
  11333. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11334. return;
  11335. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11336. }
  11337. } else {
  11338. u32 major, minor;
  11339. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11340. return;
  11341. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11342. TG3_NVM_BCVER_MAJSFT;
  11343. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11344. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11345. "v%d.%02d", major, minor);
  11346. }
  11347. }
  11348. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11349. {
  11350. u32 val, major, minor;
  11351. /* Use native endian representation */
  11352. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11353. return;
  11354. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11355. TG3_NVM_HWSB_CFG1_MAJSFT;
  11356. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11357. TG3_NVM_HWSB_CFG1_MINSFT;
  11358. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11359. }
  11360. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11361. {
  11362. u32 offset, major, minor, build;
  11363. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11364. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11365. return;
  11366. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11367. case TG3_EEPROM_SB_REVISION_0:
  11368. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11369. break;
  11370. case TG3_EEPROM_SB_REVISION_2:
  11371. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11372. break;
  11373. case TG3_EEPROM_SB_REVISION_3:
  11374. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11375. break;
  11376. case TG3_EEPROM_SB_REVISION_4:
  11377. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11378. break;
  11379. case TG3_EEPROM_SB_REVISION_5:
  11380. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11381. break;
  11382. case TG3_EEPROM_SB_REVISION_6:
  11383. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11384. break;
  11385. default:
  11386. return;
  11387. }
  11388. if (tg3_nvram_read(tp, offset, &val))
  11389. return;
  11390. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11391. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11392. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11393. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11394. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11395. if (minor > 99 || build > 26)
  11396. return;
  11397. offset = strlen(tp->fw_ver);
  11398. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11399. " v%d.%02d", major, minor);
  11400. if (build > 0) {
  11401. offset = strlen(tp->fw_ver);
  11402. if (offset < TG3_VER_SIZE - 1)
  11403. tp->fw_ver[offset] = 'a' + build - 1;
  11404. }
  11405. }
  11406. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11407. {
  11408. u32 val, offset, start;
  11409. int i, vlen;
  11410. for (offset = TG3_NVM_DIR_START;
  11411. offset < TG3_NVM_DIR_END;
  11412. offset += TG3_NVM_DIRENT_SIZE) {
  11413. if (tg3_nvram_read(tp, offset, &val))
  11414. return;
  11415. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11416. break;
  11417. }
  11418. if (offset == TG3_NVM_DIR_END)
  11419. return;
  11420. if (!tg3_flag(tp, 5705_PLUS))
  11421. start = 0x08000000;
  11422. else if (tg3_nvram_read(tp, offset - 4, &start))
  11423. return;
  11424. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11425. !tg3_fw_img_is_valid(tp, offset) ||
  11426. tg3_nvram_read(tp, offset + 8, &val))
  11427. return;
  11428. offset += val - start;
  11429. vlen = strlen(tp->fw_ver);
  11430. tp->fw_ver[vlen++] = ',';
  11431. tp->fw_ver[vlen++] = ' ';
  11432. for (i = 0; i < 4; i++) {
  11433. __be32 v;
  11434. if (tg3_nvram_read_be32(tp, offset, &v))
  11435. return;
  11436. offset += sizeof(v);
  11437. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11438. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11439. break;
  11440. }
  11441. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11442. vlen += sizeof(v);
  11443. }
  11444. }
  11445. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11446. {
  11447. int vlen;
  11448. u32 apedata;
  11449. char *fwtype;
  11450. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11451. return;
  11452. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11453. if (apedata != APE_SEG_SIG_MAGIC)
  11454. return;
  11455. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11456. if (!(apedata & APE_FW_STATUS_READY))
  11457. return;
  11458. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11459. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11460. tg3_flag_set(tp, APE_HAS_NCSI);
  11461. fwtype = "NCSI";
  11462. } else {
  11463. fwtype = "DASH";
  11464. }
  11465. vlen = strlen(tp->fw_ver);
  11466. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11467. fwtype,
  11468. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11469. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11470. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11471. (apedata & APE_FW_VERSION_BLDMSK));
  11472. }
  11473. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11474. {
  11475. u32 val;
  11476. bool vpd_vers = false;
  11477. if (tp->fw_ver[0] != 0)
  11478. vpd_vers = true;
  11479. if (tg3_flag(tp, NO_NVRAM)) {
  11480. strcat(tp->fw_ver, "sb");
  11481. return;
  11482. }
  11483. if (tg3_nvram_read(tp, 0, &val))
  11484. return;
  11485. if (val == TG3_EEPROM_MAGIC)
  11486. tg3_read_bc_ver(tp);
  11487. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11488. tg3_read_sb_ver(tp, val);
  11489. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11490. tg3_read_hwsb_ver(tp);
  11491. else
  11492. return;
  11493. if (vpd_vers)
  11494. goto done;
  11495. if (tg3_flag(tp, ENABLE_APE)) {
  11496. if (tg3_flag(tp, ENABLE_ASF))
  11497. tg3_read_dash_ver(tp);
  11498. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11499. tg3_read_mgmtfw_ver(tp);
  11500. }
  11501. done:
  11502. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11503. }
  11504. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11505. {
  11506. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11507. return TG3_RX_RET_MAX_SIZE_5717;
  11508. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11509. return TG3_RX_RET_MAX_SIZE_5700;
  11510. else
  11511. return TG3_RX_RET_MAX_SIZE_5705;
  11512. }
  11513. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11514. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11515. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11516. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11517. { },
  11518. };
  11519. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11520. {
  11521. struct pci_dev *peer;
  11522. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11523. for (func = 0; func < 8; func++) {
  11524. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11525. if (peer && peer != tp->pdev)
  11526. break;
  11527. pci_dev_put(peer);
  11528. }
  11529. /* 5704 can be configured in single-port mode, set peer to
  11530. * tp->pdev in that case.
  11531. */
  11532. if (!peer) {
  11533. peer = tp->pdev;
  11534. return peer;
  11535. }
  11536. /*
  11537. * We don't need to keep the refcount elevated; there's no way
  11538. * to remove one half of this device without removing the other
  11539. */
  11540. pci_dev_put(peer);
  11541. return peer;
  11542. }
  11543. static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  11544. {
  11545. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  11546. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11547. u32 reg;
  11548. /* All devices that use the alternate
  11549. * ASIC REV location have a CPMU.
  11550. */
  11551. tg3_flag_set(tp, CPMU_PRESENT);
  11552. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11553. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11554. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11555. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11556. reg = TG3PCI_GEN2_PRODID_ASICREV;
  11557. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11558. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11559. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11560. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11561. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11562. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11563. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  11564. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  11565. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  11566. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11567. reg = TG3PCI_GEN15_PRODID_ASICREV;
  11568. else
  11569. reg = TG3PCI_PRODID_ASICREV;
  11570. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  11571. }
  11572. /* Wrong chip ID in 5752 A0. This code can be removed later
  11573. * as A0 is not in production.
  11574. */
  11575. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11576. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11577. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11578. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11580. tg3_flag_set(tp, 5717_PLUS);
  11581. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11582. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  11583. tg3_flag_set(tp, 57765_CLASS);
  11584. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
  11585. tg3_flag_set(tp, 57765_PLUS);
  11586. /* Intentionally exclude ASIC_REV_5906 */
  11587. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11588. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11589. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11590. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11591. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11592. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11593. tg3_flag(tp, 57765_PLUS))
  11594. tg3_flag_set(tp, 5755_PLUS);
  11595. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11596. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11597. tg3_flag_set(tp, 5780_CLASS);
  11598. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11599. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11600. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11601. tg3_flag(tp, 5755_PLUS) ||
  11602. tg3_flag(tp, 5780_CLASS))
  11603. tg3_flag_set(tp, 5750_PLUS);
  11604. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11605. tg3_flag(tp, 5750_PLUS))
  11606. tg3_flag_set(tp, 5705_PLUS);
  11607. }
  11608. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11609. {
  11610. u32 misc_ctrl_reg;
  11611. u32 pci_state_reg, grc_misc_cfg;
  11612. u32 val;
  11613. u16 pci_cmd;
  11614. int err;
  11615. /* Force memory write invalidate off. If we leave it on,
  11616. * then on 5700_BX chips we have to enable a workaround.
  11617. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11618. * to match the cacheline size. The Broadcom driver have this
  11619. * workaround but turns MWI off all the times so never uses
  11620. * it. This seems to suggest that the workaround is insufficient.
  11621. */
  11622. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11623. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11624. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11625. /* Important! -- Make sure register accesses are byteswapped
  11626. * correctly. Also, for those chips that require it, make
  11627. * sure that indirect register accesses are enabled before
  11628. * the first operation.
  11629. */
  11630. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11631. &misc_ctrl_reg);
  11632. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11633. MISC_HOST_CTRL_CHIPREV);
  11634. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11635. tp->misc_host_ctrl);
  11636. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  11637. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11638. * we need to disable memory and use config. cycles
  11639. * only to access all registers. The 5702/03 chips
  11640. * can mistakenly decode the special cycles from the
  11641. * ICH chipsets as memory write cycles, causing corruption
  11642. * of register and memory space. Only certain ICH bridges
  11643. * will drive special cycles with non-zero data during the
  11644. * address phase which can fall within the 5703's address
  11645. * range. This is not an ICH bug as the PCI spec allows
  11646. * non-zero address during special cycles. However, only
  11647. * these ICH bridges are known to drive non-zero addresses
  11648. * during special cycles.
  11649. *
  11650. * Since special cycles do not cross PCI bridges, we only
  11651. * enable this workaround if the 5703 is on the secondary
  11652. * bus of these ICH bridges.
  11653. */
  11654. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11655. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11656. static struct tg3_dev_id {
  11657. u32 vendor;
  11658. u32 device;
  11659. u32 rev;
  11660. } ich_chipsets[] = {
  11661. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11662. PCI_ANY_ID },
  11663. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11664. PCI_ANY_ID },
  11665. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11666. 0xa },
  11667. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11668. PCI_ANY_ID },
  11669. { },
  11670. };
  11671. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11672. struct pci_dev *bridge = NULL;
  11673. while (pci_id->vendor != 0) {
  11674. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11675. bridge);
  11676. if (!bridge) {
  11677. pci_id++;
  11678. continue;
  11679. }
  11680. if (pci_id->rev != PCI_ANY_ID) {
  11681. if (bridge->revision > pci_id->rev)
  11682. continue;
  11683. }
  11684. if (bridge->subordinate &&
  11685. (bridge->subordinate->number ==
  11686. tp->pdev->bus->number)) {
  11687. tg3_flag_set(tp, ICH_WORKAROUND);
  11688. pci_dev_put(bridge);
  11689. break;
  11690. }
  11691. }
  11692. }
  11693. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11694. static struct tg3_dev_id {
  11695. u32 vendor;
  11696. u32 device;
  11697. } bridge_chipsets[] = {
  11698. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11699. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11700. { },
  11701. };
  11702. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11703. struct pci_dev *bridge = NULL;
  11704. while (pci_id->vendor != 0) {
  11705. bridge = pci_get_device(pci_id->vendor,
  11706. pci_id->device,
  11707. bridge);
  11708. if (!bridge) {
  11709. pci_id++;
  11710. continue;
  11711. }
  11712. if (bridge->subordinate &&
  11713. (bridge->subordinate->number <=
  11714. tp->pdev->bus->number) &&
  11715. (bridge->subordinate->subordinate >=
  11716. tp->pdev->bus->number)) {
  11717. tg3_flag_set(tp, 5701_DMA_BUG);
  11718. pci_dev_put(bridge);
  11719. break;
  11720. }
  11721. }
  11722. }
  11723. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11724. * DMA addresses > 40-bit. This bridge may have other additional
  11725. * 57xx devices behind it in some 4-port NIC designs for example.
  11726. * Any tg3 device found behind the bridge will also need the 40-bit
  11727. * DMA workaround.
  11728. */
  11729. if (tg3_flag(tp, 5780_CLASS)) {
  11730. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11731. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11732. } else {
  11733. struct pci_dev *bridge = NULL;
  11734. do {
  11735. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11736. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11737. bridge);
  11738. if (bridge && bridge->subordinate &&
  11739. (bridge->subordinate->number <=
  11740. tp->pdev->bus->number) &&
  11741. (bridge->subordinate->subordinate >=
  11742. tp->pdev->bus->number)) {
  11743. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11744. pci_dev_put(bridge);
  11745. break;
  11746. }
  11747. } while (bridge);
  11748. }
  11749. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11750. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11751. tp->pdev_peer = tg3_find_peer(tp);
  11752. /* Determine TSO capabilities */
  11753. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  11754. ; /* Do nothing. HW bug. */
  11755. else if (tg3_flag(tp, 57765_PLUS))
  11756. tg3_flag_set(tp, HW_TSO_3);
  11757. else if (tg3_flag(tp, 5755_PLUS) ||
  11758. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11759. tg3_flag_set(tp, HW_TSO_2);
  11760. else if (tg3_flag(tp, 5750_PLUS)) {
  11761. tg3_flag_set(tp, HW_TSO_1);
  11762. tg3_flag_set(tp, TSO_BUG);
  11763. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11764. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11765. tg3_flag_clear(tp, TSO_BUG);
  11766. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11767. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11768. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11769. tg3_flag_set(tp, TSO_BUG);
  11770. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11771. tp->fw_needed = FIRMWARE_TG3TSO5;
  11772. else
  11773. tp->fw_needed = FIRMWARE_TG3TSO;
  11774. }
  11775. /* Selectively allow TSO based on operating conditions */
  11776. if (tg3_flag(tp, HW_TSO_1) ||
  11777. tg3_flag(tp, HW_TSO_2) ||
  11778. tg3_flag(tp, HW_TSO_3) ||
  11779. tp->fw_needed) {
  11780. /* For firmware TSO, assume ASF is disabled.
  11781. * We'll disable TSO later if we discover ASF
  11782. * is enabled in tg3_get_eeprom_hw_cfg().
  11783. */
  11784. tg3_flag_set(tp, TSO_CAPABLE);
  11785. } else {
  11786. tg3_flag_clear(tp, TSO_CAPABLE);
  11787. tg3_flag_clear(tp, TSO_BUG);
  11788. tp->fw_needed = NULL;
  11789. }
  11790. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11791. tp->fw_needed = FIRMWARE_TG3;
  11792. tp->irq_max = 1;
  11793. if (tg3_flag(tp, 5750_PLUS)) {
  11794. tg3_flag_set(tp, SUPPORT_MSI);
  11795. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11796. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11797. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11798. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11799. tp->pdev_peer == tp->pdev))
  11800. tg3_flag_clear(tp, SUPPORT_MSI);
  11801. if (tg3_flag(tp, 5755_PLUS) ||
  11802. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11803. tg3_flag_set(tp, 1SHOT_MSI);
  11804. }
  11805. if (tg3_flag(tp, 57765_PLUS)) {
  11806. tg3_flag_set(tp, SUPPORT_MSIX);
  11807. tp->irq_max = TG3_IRQ_MAX_VECS;
  11808. tg3_rss_init_dflt_indir_tbl(tp);
  11809. }
  11810. }
  11811. if (tg3_flag(tp, 5755_PLUS))
  11812. tg3_flag_set(tp, SHORT_DMA_BUG);
  11813. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11814. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  11815. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11816. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11817. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11818. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11819. if (tg3_flag(tp, 57765_PLUS) &&
  11820. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  11821. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11822. if (!tg3_flag(tp, 5705_PLUS) ||
  11823. tg3_flag(tp, 5780_CLASS) ||
  11824. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11825. tg3_flag_set(tp, JUMBO_CAPABLE);
  11826. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11827. &pci_state_reg);
  11828. if (pci_is_pcie(tp->pdev)) {
  11829. u16 lnkctl;
  11830. tg3_flag_set(tp, PCI_EXPRESS);
  11831. pci_read_config_word(tp->pdev,
  11832. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11833. &lnkctl);
  11834. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11835. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11836. ASIC_REV_5906) {
  11837. tg3_flag_clear(tp, HW_TSO_2);
  11838. tg3_flag_clear(tp, TSO_CAPABLE);
  11839. }
  11840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11841. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11842. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11843. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11844. tg3_flag_set(tp, CLKREQ_BUG);
  11845. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11846. tg3_flag_set(tp, L1PLLPD_EN);
  11847. }
  11848. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11849. /* BCM5785 devices are effectively PCIe devices, and should
  11850. * follow PCIe codepaths, but do not have a PCIe capabilities
  11851. * section.
  11852. */
  11853. tg3_flag_set(tp, PCI_EXPRESS);
  11854. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11855. tg3_flag(tp, 5780_CLASS)) {
  11856. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11857. if (!tp->pcix_cap) {
  11858. dev_err(&tp->pdev->dev,
  11859. "Cannot find PCI-X capability, aborting\n");
  11860. return -EIO;
  11861. }
  11862. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11863. tg3_flag_set(tp, PCIX_MODE);
  11864. }
  11865. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11866. * reordering to the mailbox registers done by the host
  11867. * controller can cause major troubles. We read back from
  11868. * every mailbox register write to force the writes to be
  11869. * posted to the chip in order.
  11870. */
  11871. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11872. !tg3_flag(tp, PCI_EXPRESS))
  11873. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11874. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11875. &tp->pci_cacheline_sz);
  11876. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11877. &tp->pci_lat_timer);
  11878. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11879. tp->pci_lat_timer < 64) {
  11880. tp->pci_lat_timer = 64;
  11881. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11882. tp->pci_lat_timer);
  11883. }
  11884. /* Important! -- It is critical that the PCI-X hw workaround
  11885. * situation is decided before the first MMIO register access.
  11886. */
  11887. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11888. /* 5700 BX chips need to have their TX producer index
  11889. * mailboxes written twice to workaround a bug.
  11890. */
  11891. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11892. /* If we are in PCI-X mode, enable register write workaround.
  11893. *
  11894. * The workaround is to use indirect register accesses
  11895. * for all chip writes not to mailbox registers.
  11896. */
  11897. if (tg3_flag(tp, PCIX_MODE)) {
  11898. u32 pm_reg;
  11899. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11900. /* The chip can have it's power management PCI config
  11901. * space registers clobbered due to this bug.
  11902. * So explicitly force the chip into D0 here.
  11903. */
  11904. pci_read_config_dword(tp->pdev,
  11905. tp->pm_cap + PCI_PM_CTRL,
  11906. &pm_reg);
  11907. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11908. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11909. pci_write_config_dword(tp->pdev,
  11910. tp->pm_cap + PCI_PM_CTRL,
  11911. pm_reg);
  11912. /* Also, force SERR#/PERR# in PCI command. */
  11913. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11914. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11915. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11916. }
  11917. }
  11918. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11919. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11920. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11921. tg3_flag_set(tp, PCI_32BIT);
  11922. /* Chip-specific fixup from Broadcom driver */
  11923. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11924. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11925. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11926. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11927. }
  11928. /* Default fast path register access methods */
  11929. tp->read32 = tg3_read32;
  11930. tp->write32 = tg3_write32;
  11931. tp->read32_mbox = tg3_read32;
  11932. tp->write32_mbox = tg3_write32;
  11933. tp->write32_tx_mbox = tg3_write32;
  11934. tp->write32_rx_mbox = tg3_write32;
  11935. /* Various workaround register access methods */
  11936. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11937. tp->write32 = tg3_write_indirect_reg32;
  11938. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11939. (tg3_flag(tp, PCI_EXPRESS) &&
  11940. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11941. /*
  11942. * Back to back register writes can cause problems on these
  11943. * chips, the workaround is to read back all reg writes
  11944. * except those to mailbox regs.
  11945. *
  11946. * See tg3_write_indirect_reg32().
  11947. */
  11948. tp->write32 = tg3_write_flush_reg32;
  11949. }
  11950. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11951. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11952. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11953. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11954. }
  11955. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11956. tp->read32 = tg3_read_indirect_reg32;
  11957. tp->write32 = tg3_write_indirect_reg32;
  11958. tp->read32_mbox = tg3_read_indirect_mbox;
  11959. tp->write32_mbox = tg3_write_indirect_mbox;
  11960. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11961. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11962. iounmap(tp->regs);
  11963. tp->regs = NULL;
  11964. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11965. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11966. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11967. }
  11968. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11969. tp->read32_mbox = tg3_read32_mbox_5906;
  11970. tp->write32_mbox = tg3_write32_mbox_5906;
  11971. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11972. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11973. }
  11974. if (tp->write32 == tg3_write_indirect_reg32 ||
  11975. (tg3_flag(tp, PCIX_MODE) &&
  11976. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11977. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11978. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11979. /* The memory arbiter has to be enabled in order for SRAM accesses
  11980. * to succeed. Normally on powerup the tg3 chip firmware will make
  11981. * sure it is enabled, but other entities such as system netboot
  11982. * code might disable it.
  11983. */
  11984. val = tr32(MEMARB_MODE);
  11985. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  11986. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  11987. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11988. tg3_flag(tp, 5780_CLASS)) {
  11989. if (tg3_flag(tp, PCIX_MODE)) {
  11990. pci_read_config_dword(tp->pdev,
  11991. tp->pcix_cap + PCI_X_STATUS,
  11992. &val);
  11993. tp->pci_fn = val & 0x7;
  11994. }
  11995. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11996. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  11997. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  11998. NIC_SRAM_CPMUSTAT_SIG) {
  11999. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  12000. tp->pci_fn = tp->pci_fn ? 1 : 0;
  12001. }
  12002. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12003. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12004. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12005. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12006. NIC_SRAM_CPMUSTAT_SIG) {
  12007. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12008. TG3_CPMU_STATUS_FSHFT_5719;
  12009. }
  12010. }
  12011. /* Get eeprom hw config before calling tg3_set_power_state().
  12012. * In particular, the TG3_FLAG_IS_NIC flag must be
  12013. * determined before calling tg3_set_power_state() so that
  12014. * we know whether or not to switch out of Vaux power.
  12015. * When the flag is set, it means that GPIO1 is used for eeprom
  12016. * write protect and also implies that it is a LOM where GPIOs
  12017. * are not used to switch power.
  12018. */
  12019. tg3_get_eeprom_hw_cfg(tp);
  12020. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12021. tg3_flag_clear(tp, TSO_CAPABLE);
  12022. tg3_flag_clear(tp, TSO_BUG);
  12023. tp->fw_needed = NULL;
  12024. }
  12025. if (tg3_flag(tp, ENABLE_APE)) {
  12026. /* Allow reads and writes to the
  12027. * APE register and memory space.
  12028. */
  12029. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12030. PCISTATE_ALLOW_APE_SHMEM_WR |
  12031. PCISTATE_ALLOW_APE_PSPACE_WR;
  12032. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12033. pci_state_reg);
  12034. tg3_ape_lock_init(tp);
  12035. }
  12036. /* Set up tp->grc_local_ctrl before calling
  12037. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12038. * will bring 5700's external PHY out of reset.
  12039. * It is also used as eeprom write protect on LOMs.
  12040. */
  12041. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12042. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12043. tg3_flag(tp, EEPROM_WRITE_PROT))
  12044. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12045. GRC_LCLCTRL_GPIO_OUTPUT1);
  12046. /* Unused GPIO3 must be driven as output on 5752 because there
  12047. * are no pull-up resistors on unused GPIO pins.
  12048. */
  12049. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12050. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12051. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12052. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12053. tg3_flag(tp, 57765_CLASS))
  12054. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12055. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12056. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12057. /* Turn off the debug UART. */
  12058. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12059. if (tg3_flag(tp, IS_NIC))
  12060. /* Keep VMain power. */
  12061. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12062. GRC_LCLCTRL_GPIO_OUTPUT0;
  12063. }
  12064. /* Switch out of Vaux if it is a NIC */
  12065. tg3_pwrsrc_switch_to_vmain(tp);
  12066. /* Derive initial jumbo mode from MTU assigned in
  12067. * ether_setup() via the alloc_etherdev() call
  12068. */
  12069. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12070. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12071. /* Determine WakeOnLan speed to use. */
  12072. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12073. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12074. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12075. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12076. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12077. } else {
  12078. tg3_flag_set(tp, WOL_SPEED_100MB);
  12079. }
  12080. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12081. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12082. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12083. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12084. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12085. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12086. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12087. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12088. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12089. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12090. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12091. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12092. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12093. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12094. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12095. if (tg3_flag(tp, 5705_PLUS) &&
  12096. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12097. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12098. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12099. !tg3_flag(tp, 57765_PLUS)) {
  12100. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12101. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12102. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12103. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12104. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12105. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12106. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12107. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12108. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12109. } else
  12110. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12111. }
  12112. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12113. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12114. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12115. if (tp->phy_otp == 0)
  12116. tp->phy_otp = TG3_OTP_DEFAULT;
  12117. }
  12118. if (tg3_flag(tp, CPMU_PRESENT))
  12119. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12120. else
  12121. tp->mi_mode = MAC_MI_MODE_BASE;
  12122. tp->coalesce_mode = 0;
  12123. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12124. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12125. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12126. /* Set these bits to enable statistics workaround. */
  12127. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12128. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12129. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12130. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12131. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12132. }
  12133. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12134. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12135. tg3_flag_set(tp, USE_PHYLIB);
  12136. err = tg3_mdio_init(tp);
  12137. if (err)
  12138. return err;
  12139. /* Initialize data/descriptor byte/word swapping. */
  12140. val = tr32(GRC_MODE);
  12141. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12142. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12143. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12144. GRC_MODE_B2HRX_ENABLE |
  12145. GRC_MODE_HTX2B_ENABLE |
  12146. GRC_MODE_HOST_STACKUP);
  12147. else
  12148. val &= GRC_MODE_HOST_STACKUP;
  12149. tw32(GRC_MODE, val | tp->grc_mode);
  12150. tg3_switch_clocks(tp);
  12151. /* Clear this out for sanity. */
  12152. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12153. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12154. &pci_state_reg);
  12155. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12156. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12157. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12158. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12159. chiprevid == CHIPREV_ID_5701_B0 ||
  12160. chiprevid == CHIPREV_ID_5701_B2 ||
  12161. chiprevid == CHIPREV_ID_5701_B5) {
  12162. void __iomem *sram_base;
  12163. /* Write some dummy words into the SRAM status block
  12164. * area, see if it reads back correctly. If the return
  12165. * value is bad, force enable the PCIX workaround.
  12166. */
  12167. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12168. writel(0x00000000, sram_base);
  12169. writel(0x00000000, sram_base + 4);
  12170. writel(0xffffffff, sram_base + 4);
  12171. if (readl(sram_base) != 0x00000000)
  12172. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12173. }
  12174. }
  12175. udelay(50);
  12176. tg3_nvram_init(tp);
  12177. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12178. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12179. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12180. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12181. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12182. tg3_flag_set(tp, IS_5788);
  12183. if (!tg3_flag(tp, IS_5788) &&
  12184. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12185. tg3_flag_set(tp, TAGGED_STATUS);
  12186. if (tg3_flag(tp, TAGGED_STATUS)) {
  12187. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12188. HOSTCC_MODE_CLRTICK_TXBD);
  12189. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12190. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12191. tp->misc_host_ctrl);
  12192. }
  12193. /* Preserve the APE MAC_MODE bits */
  12194. if (tg3_flag(tp, ENABLE_APE))
  12195. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12196. else
  12197. tp->mac_mode = 0;
  12198. /* these are limited to 10/100 only */
  12199. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12200. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12201. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12202. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12203. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  12204. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  12205. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  12206. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12207. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  12208. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  12209. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  12210. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  12211. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12212. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12213. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12214. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12215. err = tg3_phy_probe(tp);
  12216. if (err) {
  12217. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12218. /* ... but do not return immediately ... */
  12219. tg3_mdio_fini(tp);
  12220. }
  12221. tg3_read_vpd(tp);
  12222. tg3_read_fw_ver(tp);
  12223. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12224. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12225. } else {
  12226. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12227. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12228. else
  12229. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12230. }
  12231. /* 5700 {AX,BX} chips have a broken status block link
  12232. * change bit implementation, so we must use the
  12233. * status register in those cases.
  12234. */
  12235. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12236. tg3_flag_set(tp, USE_LINKCHG_REG);
  12237. else
  12238. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12239. /* The led_ctrl is set during tg3_phy_probe, here we might
  12240. * have to force the link status polling mechanism based
  12241. * upon subsystem IDs.
  12242. */
  12243. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12245. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12246. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12247. tg3_flag_set(tp, USE_LINKCHG_REG);
  12248. }
  12249. /* For all SERDES we poll the MAC status register. */
  12250. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12251. tg3_flag_set(tp, POLL_SERDES);
  12252. else
  12253. tg3_flag_clear(tp, POLL_SERDES);
  12254. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  12255. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12256. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12257. tg3_flag(tp, PCIX_MODE)) {
  12258. tp->rx_offset = NET_SKB_PAD;
  12259. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12260. tp->rx_copy_thresh = ~(u16)0;
  12261. #endif
  12262. }
  12263. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12264. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12265. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12266. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12267. /* Increment the rx prod index on the rx std ring by at most
  12268. * 8 for these chips to workaround hw errata.
  12269. */
  12270. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12271. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12272. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12273. tp->rx_std_max_post = 8;
  12274. if (tg3_flag(tp, ASPM_WORKAROUND))
  12275. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12276. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12277. return err;
  12278. }
  12279. #ifdef CONFIG_SPARC
  12280. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12281. {
  12282. struct net_device *dev = tp->dev;
  12283. struct pci_dev *pdev = tp->pdev;
  12284. struct device_node *dp = pci_device_to_OF_node(pdev);
  12285. const unsigned char *addr;
  12286. int len;
  12287. addr = of_get_property(dp, "local-mac-address", &len);
  12288. if (addr && len == 6) {
  12289. memcpy(dev->dev_addr, addr, 6);
  12290. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12291. return 0;
  12292. }
  12293. return -ENODEV;
  12294. }
  12295. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12296. {
  12297. struct net_device *dev = tp->dev;
  12298. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12299. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12300. return 0;
  12301. }
  12302. #endif
  12303. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12304. {
  12305. struct net_device *dev = tp->dev;
  12306. u32 hi, lo, mac_offset;
  12307. int addr_ok = 0;
  12308. #ifdef CONFIG_SPARC
  12309. if (!tg3_get_macaddr_sparc(tp))
  12310. return 0;
  12311. #endif
  12312. mac_offset = 0x7c;
  12313. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12314. tg3_flag(tp, 5780_CLASS)) {
  12315. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12316. mac_offset = 0xcc;
  12317. if (tg3_nvram_lock(tp))
  12318. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12319. else
  12320. tg3_nvram_unlock(tp);
  12321. } else if (tg3_flag(tp, 5717_PLUS)) {
  12322. if (tp->pci_fn & 1)
  12323. mac_offset = 0xcc;
  12324. if (tp->pci_fn > 1)
  12325. mac_offset += 0x18c;
  12326. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12327. mac_offset = 0x10;
  12328. /* First try to get it from MAC address mailbox. */
  12329. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12330. if ((hi >> 16) == 0x484b) {
  12331. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12332. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12333. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12334. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12335. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12336. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12337. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12338. /* Some old bootcode may report a 0 MAC address in SRAM */
  12339. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12340. }
  12341. if (!addr_ok) {
  12342. /* Next, try NVRAM. */
  12343. if (!tg3_flag(tp, NO_NVRAM) &&
  12344. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12345. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12346. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12347. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12348. }
  12349. /* Finally just fetch it out of the MAC control regs. */
  12350. else {
  12351. hi = tr32(MAC_ADDR_0_HIGH);
  12352. lo = tr32(MAC_ADDR_0_LOW);
  12353. dev->dev_addr[5] = lo & 0xff;
  12354. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12355. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12356. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12357. dev->dev_addr[1] = hi & 0xff;
  12358. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12359. }
  12360. }
  12361. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12362. #ifdef CONFIG_SPARC
  12363. if (!tg3_get_default_macaddr_sparc(tp))
  12364. return 0;
  12365. #endif
  12366. return -EINVAL;
  12367. }
  12368. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12369. return 0;
  12370. }
  12371. #define BOUNDARY_SINGLE_CACHELINE 1
  12372. #define BOUNDARY_MULTI_CACHELINE 2
  12373. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12374. {
  12375. int cacheline_size;
  12376. u8 byte;
  12377. int goal;
  12378. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12379. if (byte == 0)
  12380. cacheline_size = 1024;
  12381. else
  12382. cacheline_size = (int) byte * 4;
  12383. /* On 5703 and later chips, the boundary bits have no
  12384. * effect.
  12385. */
  12386. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12387. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12388. !tg3_flag(tp, PCI_EXPRESS))
  12389. goto out;
  12390. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12391. goal = BOUNDARY_MULTI_CACHELINE;
  12392. #else
  12393. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12394. goal = BOUNDARY_SINGLE_CACHELINE;
  12395. #else
  12396. goal = 0;
  12397. #endif
  12398. #endif
  12399. if (tg3_flag(tp, 57765_PLUS)) {
  12400. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12401. goto out;
  12402. }
  12403. if (!goal)
  12404. goto out;
  12405. /* PCI controllers on most RISC systems tend to disconnect
  12406. * when a device tries to burst across a cache-line boundary.
  12407. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12408. *
  12409. * Unfortunately, for PCI-E there are only limited
  12410. * write-side controls for this, and thus for reads
  12411. * we will still get the disconnects. We'll also waste
  12412. * these PCI cycles for both read and write for chips
  12413. * other than 5700 and 5701 which do not implement the
  12414. * boundary bits.
  12415. */
  12416. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12417. switch (cacheline_size) {
  12418. case 16:
  12419. case 32:
  12420. case 64:
  12421. case 128:
  12422. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12423. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12424. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12425. } else {
  12426. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12427. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12428. }
  12429. break;
  12430. case 256:
  12431. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12432. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12433. break;
  12434. default:
  12435. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12436. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12437. break;
  12438. }
  12439. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12440. switch (cacheline_size) {
  12441. case 16:
  12442. case 32:
  12443. case 64:
  12444. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12445. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12446. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12447. break;
  12448. }
  12449. /* fallthrough */
  12450. case 128:
  12451. default:
  12452. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12453. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12454. break;
  12455. }
  12456. } else {
  12457. switch (cacheline_size) {
  12458. case 16:
  12459. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12460. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12461. DMA_RWCTRL_WRITE_BNDRY_16);
  12462. break;
  12463. }
  12464. /* fallthrough */
  12465. case 32:
  12466. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12467. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12468. DMA_RWCTRL_WRITE_BNDRY_32);
  12469. break;
  12470. }
  12471. /* fallthrough */
  12472. case 64:
  12473. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12474. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12475. DMA_RWCTRL_WRITE_BNDRY_64);
  12476. break;
  12477. }
  12478. /* fallthrough */
  12479. case 128:
  12480. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12481. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12482. DMA_RWCTRL_WRITE_BNDRY_128);
  12483. break;
  12484. }
  12485. /* fallthrough */
  12486. case 256:
  12487. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12488. DMA_RWCTRL_WRITE_BNDRY_256);
  12489. break;
  12490. case 512:
  12491. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12492. DMA_RWCTRL_WRITE_BNDRY_512);
  12493. break;
  12494. case 1024:
  12495. default:
  12496. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12497. DMA_RWCTRL_WRITE_BNDRY_1024);
  12498. break;
  12499. }
  12500. }
  12501. out:
  12502. return val;
  12503. }
  12504. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12505. {
  12506. struct tg3_internal_buffer_desc test_desc;
  12507. u32 sram_dma_descs;
  12508. int i, ret;
  12509. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12510. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12511. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12512. tw32(RDMAC_STATUS, 0);
  12513. tw32(WDMAC_STATUS, 0);
  12514. tw32(BUFMGR_MODE, 0);
  12515. tw32(FTQ_RESET, 0);
  12516. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12517. test_desc.addr_lo = buf_dma & 0xffffffff;
  12518. test_desc.nic_mbuf = 0x00002100;
  12519. test_desc.len = size;
  12520. /*
  12521. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12522. * the *second* time the tg3 driver was getting loaded after an
  12523. * initial scan.
  12524. *
  12525. * Broadcom tells me:
  12526. * ...the DMA engine is connected to the GRC block and a DMA
  12527. * reset may affect the GRC block in some unpredictable way...
  12528. * The behavior of resets to individual blocks has not been tested.
  12529. *
  12530. * Broadcom noted the GRC reset will also reset all sub-components.
  12531. */
  12532. if (to_device) {
  12533. test_desc.cqid_sqid = (13 << 8) | 2;
  12534. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12535. udelay(40);
  12536. } else {
  12537. test_desc.cqid_sqid = (16 << 8) | 7;
  12538. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12539. udelay(40);
  12540. }
  12541. test_desc.flags = 0x00000005;
  12542. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12543. u32 val;
  12544. val = *(((u32 *)&test_desc) + i);
  12545. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12546. sram_dma_descs + (i * sizeof(u32)));
  12547. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12548. }
  12549. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12550. if (to_device)
  12551. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12552. else
  12553. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12554. ret = -ENODEV;
  12555. for (i = 0; i < 40; i++) {
  12556. u32 val;
  12557. if (to_device)
  12558. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12559. else
  12560. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12561. if ((val & 0xffff) == sram_dma_descs) {
  12562. ret = 0;
  12563. break;
  12564. }
  12565. udelay(100);
  12566. }
  12567. return ret;
  12568. }
  12569. #define TEST_BUFFER_SIZE 0x2000
  12570. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12571. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12572. { },
  12573. };
  12574. static int __devinit tg3_test_dma(struct tg3 *tp)
  12575. {
  12576. dma_addr_t buf_dma;
  12577. u32 *buf, saved_dma_rwctrl;
  12578. int ret = 0;
  12579. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12580. &buf_dma, GFP_KERNEL);
  12581. if (!buf) {
  12582. ret = -ENOMEM;
  12583. goto out_nofree;
  12584. }
  12585. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12586. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12587. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12588. if (tg3_flag(tp, 57765_PLUS))
  12589. goto out;
  12590. if (tg3_flag(tp, PCI_EXPRESS)) {
  12591. /* DMA read watermark not used on PCIE */
  12592. tp->dma_rwctrl |= 0x00180000;
  12593. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12594. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12595. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12596. tp->dma_rwctrl |= 0x003f0000;
  12597. else
  12598. tp->dma_rwctrl |= 0x003f000f;
  12599. } else {
  12600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12601. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12602. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12603. u32 read_water = 0x7;
  12604. /* If the 5704 is behind the EPB bridge, we can
  12605. * do the less restrictive ONE_DMA workaround for
  12606. * better performance.
  12607. */
  12608. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12609. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12610. tp->dma_rwctrl |= 0x8000;
  12611. else if (ccval == 0x6 || ccval == 0x7)
  12612. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12613. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12614. read_water = 4;
  12615. /* Set bit 23 to enable PCIX hw bug fix */
  12616. tp->dma_rwctrl |=
  12617. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12618. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12619. (1 << 23);
  12620. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12621. /* 5780 always in PCIX mode */
  12622. tp->dma_rwctrl |= 0x00144000;
  12623. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12624. /* 5714 always in PCIX mode */
  12625. tp->dma_rwctrl |= 0x00148000;
  12626. } else {
  12627. tp->dma_rwctrl |= 0x001b000f;
  12628. }
  12629. }
  12630. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12631. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12632. tp->dma_rwctrl &= 0xfffffff0;
  12633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12635. /* Remove this if it causes problems for some boards. */
  12636. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12637. /* On 5700/5701 chips, we need to set this bit.
  12638. * Otherwise the chip will issue cacheline transactions
  12639. * to streamable DMA memory with not all the byte
  12640. * enables turned on. This is an error on several
  12641. * RISC PCI controllers, in particular sparc64.
  12642. *
  12643. * On 5703/5704 chips, this bit has been reassigned
  12644. * a different meaning. In particular, it is used
  12645. * on those chips to enable a PCI-X workaround.
  12646. */
  12647. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12648. }
  12649. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12650. #if 0
  12651. /* Unneeded, already done by tg3_get_invariants. */
  12652. tg3_switch_clocks(tp);
  12653. #endif
  12654. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12655. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12656. goto out;
  12657. /* It is best to perform DMA test with maximum write burst size
  12658. * to expose the 5700/5701 write DMA bug.
  12659. */
  12660. saved_dma_rwctrl = tp->dma_rwctrl;
  12661. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12662. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12663. while (1) {
  12664. u32 *p = buf, i;
  12665. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12666. p[i] = i;
  12667. /* Send the buffer to the chip. */
  12668. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12669. if (ret) {
  12670. dev_err(&tp->pdev->dev,
  12671. "%s: Buffer write failed. err = %d\n",
  12672. __func__, ret);
  12673. break;
  12674. }
  12675. #if 0
  12676. /* validate data reached card RAM correctly. */
  12677. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12678. u32 val;
  12679. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12680. if (le32_to_cpu(val) != p[i]) {
  12681. dev_err(&tp->pdev->dev,
  12682. "%s: Buffer corrupted on device! "
  12683. "(%d != %d)\n", __func__, val, i);
  12684. /* ret = -ENODEV here? */
  12685. }
  12686. p[i] = 0;
  12687. }
  12688. #endif
  12689. /* Now read it back. */
  12690. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12691. if (ret) {
  12692. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12693. "err = %d\n", __func__, ret);
  12694. break;
  12695. }
  12696. /* Verify it. */
  12697. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12698. if (p[i] == i)
  12699. continue;
  12700. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12701. DMA_RWCTRL_WRITE_BNDRY_16) {
  12702. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12703. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12704. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12705. break;
  12706. } else {
  12707. dev_err(&tp->pdev->dev,
  12708. "%s: Buffer corrupted on read back! "
  12709. "(%d != %d)\n", __func__, p[i], i);
  12710. ret = -ENODEV;
  12711. goto out;
  12712. }
  12713. }
  12714. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12715. /* Success. */
  12716. ret = 0;
  12717. break;
  12718. }
  12719. }
  12720. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12721. DMA_RWCTRL_WRITE_BNDRY_16) {
  12722. /* DMA test passed without adjusting DMA boundary,
  12723. * now look for chipsets that are known to expose the
  12724. * DMA bug without failing the test.
  12725. */
  12726. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12727. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12728. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12729. } else {
  12730. /* Safe to use the calculated DMA boundary. */
  12731. tp->dma_rwctrl = saved_dma_rwctrl;
  12732. }
  12733. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12734. }
  12735. out:
  12736. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12737. out_nofree:
  12738. return ret;
  12739. }
  12740. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12741. {
  12742. if (tg3_flag(tp, 57765_PLUS)) {
  12743. tp->bufmgr_config.mbuf_read_dma_low_water =
  12744. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12745. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12746. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12747. tp->bufmgr_config.mbuf_high_water =
  12748. DEFAULT_MB_HIGH_WATER_57765;
  12749. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12750. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12751. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12752. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12753. tp->bufmgr_config.mbuf_high_water_jumbo =
  12754. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12755. } else if (tg3_flag(tp, 5705_PLUS)) {
  12756. tp->bufmgr_config.mbuf_read_dma_low_water =
  12757. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12758. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12759. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12760. tp->bufmgr_config.mbuf_high_water =
  12761. DEFAULT_MB_HIGH_WATER_5705;
  12762. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12763. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12764. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12765. tp->bufmgr_config.mbuf_high_water =
  12766. DEFAULT_MB_HIGH_WATER_5906;
  12767. }
  12768. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12769. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12770. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12771. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12772. tp->bufmgr_config.mbuf_high_water_jumbo =
  12773. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12774. } else {
  12775. tp->bufmgr_config.mbuf_read_dma_low_water =
  12776. DEFAULT_MB_RDMA_LOW_WATER;
  12777. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12778. DEFAULT_MB_MACRX_LOW_WATER;
  12779. tp->bufmgr_config.mbuf_high_water =
  12780. DEFAULT_MB_HIGH_WATER;
  12781. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12782. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12783. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12784. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12785. tp->bufmgr_config.mbuf_high_water_jumbo =
  12786. DEFAULT_MB_HIGH_WATER_JUMBO;
  12787. }
  12788. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12789. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12790. }
  12791. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12792. {
  12793. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12794. case TG3_PHY_ID_BCM5400: return "5400";
  12795. case TG3_PHY_ID_BCM5401: return "5401";
  12796. case TG3_PHY_ID_BCM5411: return "5411";
  12797. case TG3_PHY_ID_BCM5701: return "5701";
  12798. case TG3_PHY_ID_BCM5703: return "5703";
  12799. case TG3_PHY_ID_BCM5704: return "5704";
  12800. case TG3_PHY_ID_BCM5705: return "5705";
  12801. case TG3_PHY_ID_BCM5750: return "5750";
  12802. case TG3_PHY_ID_BCM5752: return "5752";
  12803. case TG3_PHY_ID_BCM5714: return "5714";
  12804. case TG3_PHY_ID_BCM5780: return "5780";
  12805. case TG3_PHY_ID_BCM5755: return "5755";
  12806. case TG3_PHY_ID_BCM5787: return "5787";
  12807. case TG3_PHY_ID_BCM5784: return "5784";
  12808. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12809. case TG3_PHY_ID_BCM5906: return "5906";
  12810. case TG3_PHY_ID_BCM5761: return "5761";
  12811. case TG3_PHY_ID_BCM5718C: return "5718C";
  12812. case TG3_PHY_ID_BCM5718S: return "5718S";
  12813. case TG3_PHY_ID_BCM57765: return "57765";
  12814. case TG3_PHY_ID_BCM5719C: return "5719C";
  12815. case TG3_PHY_ID_BCM5720C: return "5720C";
  12816. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12817. case 0: return "serdes";
  12818. default: return "unknown";
  12819. }
  12820. }
  12821. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12822. {
  12823. if (tg3_flag(tp, PCI_EXPRESS)) {
  12824. strcpy(str, "PCI Express");
  12825. return str;
  12826. } else if (tg3_flag(tp, PCIX_MODE)) {
  12827. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12828. strcpy(str, "PCIX:");
  12829. if ((clock_ctrl == 7) ||
  12830. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12831. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12832. strcat(str, "133MHz");
  12833. else if (clock_ctrl == 0)
  12834. strcat(str, "33MHz");
  12835. else if (clock_ctrl == 2)
  12836. strcat(str, "50MHz");
  12837. else if (clock_ctrl == 4)
  12838. strcat(str, "66MHz");
  12839. else if (clock_ctrl == 6)
  12840. strcat(str, "100MHz");
  12841. } else {
  12842. strcpy(str, "PCI:");
  12843. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12844. strcat(str, "66MHz");
  12845. else
  12846. strcat(str, "33MHz");
  12847. }
  12848. if (tg3_flag(tp, PCI_32BIT))
  12849. strcat(str, ":32-bit");
  12850. else
  12851. strcat(str, ":64-bit");
  12852. return str;
  12853. }
  12854. static void __devinit tg3_init_coal(struct tg3 *tp)
  12855. {
  12856. struct ethtool_coalesce *ec = &tp->coal;
  12857. memset(ec, 0, sizeof(*ec));
  12858. ec->cmd = ETHTOOL_GCOALESCE;
  12859. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12860. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12861. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12862. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12863. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12864. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12865. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12866. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12867. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12868. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12869. HOSTCC_MODE_CLRTICK_TXBD)) {
  12870. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12871. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12872. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12873. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12874. }
  12875. if (tg3_flag(tp, 5705_PLUS)) {
  12876. ec->rx_coalesce_usecs_irq = 0;
  12877. ec->tx_coalesce_usecs_irq = 0;
  12878. ec->stats_block_coalesce_usecs = 0;
  12879. }
  12880. }
  12881. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12882. const struct pci_device_id *ent)
  12883. {
  12884. struct net_device *dev;
  12885. struct tg3 *tp;
  12886. int i, err, pm_cap;
  12887. u32 sndmbx, rcvmbx, intmbx;
  12888. char str[40];
  12889. u64 dma_mask, persist_dma_mask;
  12890. netdev_features_t features = 0;
  12891. printk_once(KERN_INFO "%s\n", version);
  12892. err = pci_enable_device(pdev);
  12893. if (err) {
  12894. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12895. return err;
  12896. }
  12897. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12898. if (err) {
  12899. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12900. goto err_out_disable_pdev;
  12901. }
  12902. pci_set_master(pdev);
  12903. /* Find power-management capability. */
  12904. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12905. if (pm_cap == 0) {
  12906. dev_err(&pdev->dev,
  12907. "Cannot find Power Management capability, aborting\n");
  12908. err = -EIO;
  12909. goto err_out_free_res;
  12910. }
  12911. err = pci_set_power_state(pdev, PCI_D0);
  12912. if (err) {
  12913. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12914. goto err_out_free_res;
  12915. }
  12916. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12917. if (!dev) {
  12918. err = -ENOMEM;
  12919. goto err_out_power_down;
  12920. }
  12921. SET_NETDEV_DEV(dev, &pdev->dev);
  12922. tp = netdev_priv(dev);
  12923. tp->pdev = pdev;
  12924. tp->dev = dev;
  12925. tp->pm_cap = pm_cap;
  12926. tp->rx_mode = TG3_DEF_RX_MODE;
  12927. tp->tx_mode = TG3_DEF_TX_MODE;
  12928. if (tg3_debug > 0)
  12929. tp->msg_enable = tg3_debug;
  12930. else
  12931. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12932. /* The word/byte swap controls here control register access byte
  12933. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12934. * setting below.
  12935. */
  12936. tp->misc_host_ctrl =
  12937. MISC_HOST_CTRL_MASK_PCI_INT |
  12938. MISC_HOST_CTRL_WORD_SWAP |
  12939. MISC_HOST_CTRL_INDIR_ACCESS |
  12940. MISC_HOST_CTRL_PCISTATE_RW;
  12941. /* The NONFRM (non-frame) byte/word swap controls take effect
  12942. * on descriptor entries, anything which isn't packet data.
  12943. *
  12944. * The StrongARM chips on the board (one for tx, one for rx)
  12945. * are running in big-endian mode.
  12946. */
  12947. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12948. GRC_MODE_WSWAP_NONFRM_DATA);
  12949. #ifdef __BIG_ENDIAN
  12950. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12951. #endif
  12952. spin_lock_init(&tp->lock);
  12953. spin_lock_init(&tp->indirect_lock);
  12954. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12955. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12956. if (!tp->regs) {
  12957. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12958. err = -ENOMEM;
  12959. goto err_out_free_dev;
  12960. }
  12961. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12962. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  12963. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  12964. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  12965. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12966. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12967. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12968. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  12969. tg3_flag_set(tp, ENABLE_APE);
  12970. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12971. if (!tp->aperegs) {
  12972. dev_err(&pdev->dev,
  12973. "Cannot map APE registers, aborting\n");
  12974. err = -ENOMEM;
  12975. goto err_out_iounmap;
  12976. }
  12977. }
  12978. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12979. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12980. dev->ethtool_ops = &tg3_ethtool_ops;
  12981. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12982. dev->netdev_ops = &tg3_netdev_ops;
  12983. dev->irq = pdev->irq;
  12984. err = tg3_get_invariants(tp);
  12985. if (err) {
  12986. dev_err(&pdev->dev,
  12987. "Problem fetching invariants of chip, aborting\n");
  12988. goto err_out_apeunmap;
  12989. }
  12990. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12991. * device behind the EPB cannot support DMA addresses > 40-bit.
  12992. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12993. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12994. * do DMA address check in tg3_start_xmit().
  12995. */
  12996. if (tg3_flag(tp, IS_5788))
  12997. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12998. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12999. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13000. #ifdef CONFIG_HIGHMEM
  13001. dma_mask = DMA_BIT_MASK(64);
  13002. #endif
  13003. } else
  13004. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13005. /* Configure DMA attributes. */
  13006. if (dma_mask > DMA_BIT_MASK(32)) {
  13007. err = pci_set_dma_mask(pdev, dma_mask);
  13008. if (!err) {
  13009. features |= NETIF_F_HIGHDMA;
  13010. err = pci_set_consistent_dma_mask(pdev,
  13011. persist_dma_mask);
  13012. if (err < 0) {
  13013. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13014. "DMA for consistent allocations\n");
  13015. goto err_out_apeunmap;
  13016. }
  13017. }
  13018. }
  13019. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13020. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13021. if (err) {
  13022. dev_err(&pdev->dev,
  13023. "No usable DMA configuration, aborting\n");
  13024. goto err_out_apeunmap;
  13025. }
  13026. }
  13027. tg3_init_bufmgr_config(tp);
  13028. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13029. /* 5700 B0 chips do not support checksumming correctly due
  13030. * to hardware bugs.
  13031. */
  13032. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13033. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13034. if (tg3_flag(tp, 5755_PLUS))
  13035. features |= NETIF_F_IPV6_CSUM;
  13036. }
  13037. /* TSO is on by default on chips that support hardware TSO.
  13038. * Firmware TSO on older chips gives lower performance, so it
  13039. * is off by default, but can be enabled using ethtool.
  13040. */
  13041. if ((tg3_flag(tp, HW_TSO_1) ||
  13042. tg3_flag(tp, HW_TSO_2) ||
  13043. tg3_flag(tp, HW_TSO_3)) &&
  13044. (features & NETIF_F_IP_CSUM))
  13045. features |= NETIF_F_TSO;
  13046. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13047. if (features & NETIF_F_IPV6_CSUM)
  13048. features |= NETIF_F_TSO6;
  13049. if (tg3_flag(tp, HW_TSO_3) ||
  13050. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13051. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13052. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13053. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13054. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13055. features |= NETIF_F_TSO_ECN;
  13056. }
  13057. dev->features |= features;
  13058. dev->vlan_features |= features;
  13059. /*
  13060. * Add loopback capability only for a subset of devices that support
  13061. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13062. * loopback for the remaining devices.
  13063. */
  13064. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13065. !tg3_flag(tp, CPMU_PRESENT))
  13066. /* Add the loopback capability */
  13067. features |= NETIF_F_LOOPBACK;
  13068. dev->hw_features |= features;
  13069. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13070. !tg3_flag(tp, TSO_CAPABLE) &&
  13071. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13072. tg3_flag_set(tp, MAX_RXPEND_64);
  13073. tp->rx_pending = 63;
  13074. }
  13075. err = tg3_get_device_address(tp);
  13076. if (err) {
  13077. dev_err(&pdev->dev,
  13078. "Could not obtain valid ethernet address, aborting\n");
  13079. goto err_out_apeunmap;
  13080. }
  13081. /*
  13082. * Reset chip in case UNDI or EFI driver did not shutdown
  13083. * DMA self test will enable WDMAC and we'll see (spurious)
  13084. * pending DMA on the PCI bus at that point.
  13085. */
  13086. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13087. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13088. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13089. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13090. }
  13091. err = tg3_test_dma(tp);
  13092. if (err) {
  13093. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13094. goto err_out_apeunmap;
  13095. }
  13096. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13097. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13098. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13099. for (i = 0; i < tp->irq_max; i++) {
  13100. struct tg3_napi *tnapi = &tp->napi[i];
  13101. tnapi->tp = tp;
  13102. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13103. tnapi->int_mbox = intmbx;
  13104. if (i <= 4)
  13105. intmbx += 0x8;
  13106. else
  13107. intmbx += 0x4;
  13108. tnapi->consmbox = rcvmbx;
  13109. tnapi->prodmbox = sndmbx;
  13110. if (i)
  13111. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13112. else
  13113. tnapi->coal_now = HOSTCC_MODE_NOW;
  13114. if (!tg3_flag(tp, SUPPORT_MSIX))
  13115. break;
  13116. /*
  13117. * If we support MSIX, we'll be using RSS. If we're using
  13118. * RSS, the first vector only handles link interrupts and the
  13119. * remaining vectors handle rx and tx interrupts. Reuse the
  13120. * mailbox values for the next iteration. The values we setup
  13121. * above are still useful for the single vectored mode.
  13122. */
  13123. if (!i)
  13124. continue;
  13125. rcvmbx += 0x8;
  13126. if (sndmbx & 0x4)
  13127. sndmbx -= 0x4;
  13128. else
  13129. sndmbx += 0xc;
  13130. }
  13131. tg3_init_coal(tp);
  13132. pci_set_drvdata(pdev, dev);
  13133. if (tg3_flag(tp, 5717_PLUS)) {
  13134. /* Resume a low-power mode */
  13135. tg3_frob_aux_power(tp, false);
  13136. }
  13137. tg3_timer_init(tp);
  13138. err = register_netdev(dev);
  13139. if (err) {
  13140. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13141. goto err_out_apeunmap;
  13142. }
  13143. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13144. tp->board_part_number,
  13145. tp->pci_chip_rev_id,
  13146. tg3_bus_string(tp, str),
  13147. dev->dev_addr);
  13148. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13149. struct phy_device *phydev;
  13150. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13151. netdev_info(dev,
  13152. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13153. phydev->drv->name, dev_name(&phydev->dev));
  13154. } else {
  13155. char *ethtype;
  13156. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13157. ethtype = "10/100Base-TX";
  13158. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13159. ethtype = "1000Base-SX";
  13160. else
  13161. ethtype = "10/100/1000Base-T";
  13162. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13163. "(WireSpeed[%d], EEE[%d])\n",
  13164. tg3_phy_string(tp), ethtype,
  13165. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13166. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13167. }
  13168. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13169. (dev->features & NETIF_F_RXCSUM) != 0,
  13170. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13171. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13172. tg3_flag(tp, ENABLE_ASF) != 0,
  13173. tg3_flag(tp, TSO_CAPABLE) != 0);
  13174. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13175. tp->dma_rwctrl,
  13176. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13177. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13178. pci_save_state(pdev);
  13179. return 0;
  13180. err_out_apeunmap:
  13181. if (tp->aperegs) {
  13182. iounmap(tp->aperegs);
  13183. tp->aperegs = NULL;
  13184. }
  13185. err_out_iounmap:
  13186. if (tp->regs) {
  13187. iounmap(tp->regs);
  13188. tp->regs = NULL;
  13189. }
  13190. err_out_free_dev:
  13191. free_netdev(dev);
  13192. err_out_power_down:
  13193. pci_set_power_state(pdev, PCI_D3hot);
  13194. err_out_free_res:
  13195. pci_release_regions(pdev);
  13196. err_out_disable_pdev:
  13197. pci_disable_device(pdev);
  13198. pci_set_drvdata(pdev, NULL);
  13199. return err;
  13200. }
  13201. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13202. {
  13203. struct net_device *dev = pci_get_drvdata(pdev);
  13204. if (dev) {
  13205. struct tg3 *tp = netdev_priv(dev);
  13206. if (tp->fw)
  13207. release_firmware(tp->fw);
  13208. tg3_reset_task_cancel(tp);
  13209. if (tg3_flag(tp, USE_PHYLIB)) {
  13210. tg3_phy_fini(tp);
  13211. tg3_mdio_fini(tp);
  13212. }
  13213. unregister_netdev(dev);
  13214. if (tp->aperegs) {
  13215. iounmap(tp->aperegs);
  13216. tp->aperegs = NULL;
  13217. }
  13218. if (tp->regs) {
  13219. iounmap(tp->regs);
  13220. tp->regs = NULL;
  13221. }
  13222. free_netdev(dev);
  13223. pci_release_regions(pdev);
  13224. pci_disable_device(pdev);
  13225. pci_set_drvdata(pdev, NULL);
  13226. }
  13227. }
  13228. #ifdef CONFIG_PM_SLEEP
  13229. static int tg3_suspend(struct device *device)
  13230. {
  13231. struct pci_dev *pdev = to_pci_dev(device);
  13232. struct net_device *dev = pci_get_drvdata(pdev);
  13233. struct tg3 *tp = netdev_priv(dev);
  13234. int err;
  13235. if (!netif_running(dev))
  13236. return 0;
  13237. tg3_reset_task_cancel(tp);
  13238. tg3_phy_stop(tp);
  13239. tg3_netif_stop(tp);
  13240. tg3_timer_stop(tp);
  13241. tg3_full_lock(tp, 1);
  13242. tg3_disable_ints(tp);
  13243. tg3_full_unlock(tp);
  13244. netif_device_detach(dev);
  13245. tg3_full_lock(tp, 0);
  13246. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13247. tg3_flag_clear(tp, INIT_COMPLETE);
  13248. tg3_full_unlock(tp);
  13249. err = tg3_power_down_prepare(tp);
  13250. if (err) {
  13251. int err2;
  13252. tg3_full_lock(tp, 0);
  13253. tg3_flag_set(tp, INIT_COMPLETE);
  13254. err2 = tg3_restart_hw(tp, 1);
  13255. if (err2)
  13256. goto out;
  13257. tg3_timer_start(tp);
  13258. netif_device_attach(dev);
  13259. tg3_netif_start(tp);
  13260. out:
  13261. tg3_full_unlock(tp);
  13262. if (!err2)
  13263. tg3_phy_start(tp);
  13264. }
  13265. return err;
  13266. }
  13267. static int tg3_resume(struct device *device)
  13268. {
  13269. struct pci_dev *pdev = to_pci_dev(device);
  13270. struct net_device *dev = pci_get_drvdata(pdev);
  13271. struct tg3 *tp = netdev_priv(dev);
  13272. int err;
  13273. if (!netif_running(dev))
  13274. return 0;
  13275. netif_device_attach(dev);
  13276. tg3_full_lock(tp, 0);
  13277. tg3_flag_set(tp, INIT_COMPLETE);
  13278. err = tg3_restart_hw(tp, 1);
  13279. if (err)
  13280. goto out;
  13281. tg3_timer_start(tp);
  13282. tg3_netif_start(tp);
  13283. out:
  13284. tg3_full_unlock(tp);
  13285. if (!err)
  13286. tg3_phy_start(tp);
  13287. return err;
  13288. }
  13289. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13290. #define TG3_PM_OPS (&tg3_pm_ops)
  13291. #else
  13292. #define TG3_PM_OPS NULL
  13293. #endif /* CONFIG_PM_SLEEP */
  13294. /**
  13295. * tg3_io_error_detected - called when PCI error is detected
  13296. * @pdev: Pointer to PCI device
  13297. * @state: The current pci connection state
  13298. *
  13299. * This function is called after a PCI bus error affecting
  13300. * this device has been detected.
  13301. */
  13302. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13303. pci_channel_state_t state)
  13304. {
  13305. struct net_device *netdev = pci_get_drvdata(pdev);
  13306. struct tg3 *tp = netdev_priv(netdev);
  13307. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13308. netdev_info(netdev, "PCI I/O error detected\n");
  13309. rtnl_lock();
  13310. if (!netif_running(netdev))
  13311. goto done;
  13312. tg3_phy_stop(tp);
  13313. tg3_netif_stop(tp);
  13314. tg3_timer_stop(tp);
  13315. /* Want to make sure that the reset task doesn't run */
  13316. tg3_reset_task_cancel(tp);
  13317. netif_device_detach(netdev);
  13318. /* Clean up software state, even if MMIO is blocked */
  13319. tg3_full_lock(tp, 0);
  13320. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13321. tg3_full_unlock(tp);
  13322. done:
  13323. if (state == pci_channel_io_perm_failure)
  13324. err = PCI_ERS_RESULT_DISCONNECT;
  13325. else
  13326. pci_disable_device(pdev);
  13327. rtnl_unlock();
  13328. return err;
  13329. }
  13330. /**
  13331. * tg3_io_slot_reset - called after the pci bus has been reset.
  13332. * @pdev: Pointer to PCI device
  13333. *
  13334. * Restart the card from scratch, as if from a cold-boot.
  13335. * At this point, the card has exprienced a hard reset,
  13336. * followed by fixups by BIOS, and has its config space
  13337. * set up identically to what it was at cold boot.
  13338. */
  13339. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13340. {
  13341. struct net_device *netdev = pci_get_drvdata(pdev);
  13342. struct tg3 *tp = netdev_priv(netdev);
  13343. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13344. int err;
  13345. rtnl_lock();
  13346. if (pci_enable_device(pdev)) {
  13347. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13348. goto done;
  13349. }
  13350. pci_set_master(pdev);
  13351. pci_restore_state(pdev);
  13352. pci_save_state(pdev);
  13353. if (!netif_running(netdev)) {
  13354. rc = PCI_ERS_RESULT_RECOVERED;
  13355. goto done;
  13356. }
  13357. err = tg3_power_up(tp);
  13358. if (err)
  13359. goto done;
  13360. rc = PCI_ERS_RESULT_RECOVERED;
  13361. done:
  13362. rtnl_unlock();
  13363. return rc;
  13364. }
  13365. /**
  13366. * tg3_io_resume - called when traffic can start flowing again.
  13367. * @pdev: Pointer to PCI device
  13368. *
  13369. * This callback is called when the error recovery driver tells
  13370. * us that its OK to resume normal operation.
  13371. */
  13372. static void tg3_io_resume(struct pci_dev *pdev)
  13373. {
  13374. struct net_device *netdev = pci_get_drvdata(pdev);
  13375. struct tg3 *tp = netdev_priv(netdev);
  13376. int err;
  13377. rtnl_lock();
  13378. if (!netif_running(netdev))
  13379. goto done;
  13380. tg3_full_lock(tp, 0);
  13381. tg3_flag_set(tp, INIT_COMPLETE);
  13382. err = tg3_restart_hw(tp, 1);
  13383. tg3_full_unlock(tp);
  13384. if (err) {
  13385. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13386. goto done;
  13387. }
  13388. netif_device_attach(netdev);
  13389. tg3_timer_start(tp);
  13390. tg3_netif_start(tp);
  13391. tg3_phy_start(tp);
  13392. done:
  13393. rtnl_unlock();
  13394. }
  13395. static struct pci_error_handlers tg3_err_handler = {
  13396. .error_detected = tg3_io_error_detected,
  13397. .slot_reset = tg3_io_slot_reset,
  13398. .resume = tg3_io_resume
  13399. };
  13400. static struct pci_driver tg3_driver = {
  13401. .name = DRV_MODULE_NAME,
  13402. .id_table = tg3_pci_tbl,
  13403. .probe = tg3_init_one,
  13404. .remove = __devexit_p(tg3_remove_one),
  13405. .err_handler = &tg3_err_handler,
  13406. .driver.pm = TG3_PM_OPS,
  13407. };
  13408. static int __init tg3_init(void)
  13409. {
  13410. return pci_register_driver(&tg3_driver);
  13411. }
  13412. static void __exit tg3_cleanup(void)
  13413. {
  13414. pci_unregister_driver(&tg3_driver);
  13415. }
  13416. module_init(tg3_init);
  13417. module_exit(tg3_cleanup);