hda_intel.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
  4. *
  5. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  6. *
  7. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  8. * PeiSen Hou <pshou@realtek.com.tw>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the Free
  12. * Software Foundation; either version 2 of the License, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; if not, write to the Free Software Foundation, Inc., 59
  22. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. * CONTACTS:
  25. *
  26. * Matt Jared matt.jared@intel.com
  27. * Andy Kopp andy.kopp@intel.com
  28. * Dan Kogan dan.d.kogan@intel.com
  29. *
  30. * CHANGES:
  31. *
  32. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  33. *
  34. */
  35. #include <sound/driver.h>
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <linux/mutex.h>
  46. #include <sound/core.h>
  47. #include <sound/initval.h>
  48. #include "hda_codec.h"
  49. static int index = SNDRV_DEFAULT_IDX1;
  50. static char *id = SNDRV_DEFAULT_STR1;
  51. static char *model;
  52. static int position_fix;
  53. static int probe_mask = -1;
  54. static int single_cmd;
  55. module_param(index, int, 0444);
  56. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  57. module_param(id, charp, 0444);
  58. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  59. module_param(model, charp, 0444);
  60. MODULE_PARM_DESC(model, "Use the given board model.");
  61. module_param(position_fix, int, 0444);
  62. MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  63. module_param(probe_mask, int, 0444);
  64. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  65. module_param(single_cmd, bool, 0444);
  66. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs (for debugging only).");
  67. /* just for backward compatibility */
  68. static int enable;
  69. module_param(enable, bool, 0444);
  70. MODULE_LICENSE("GPL");
  71. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  72. "{Intel, ICH6M},"
  73. "{Intel, ICH7},"
  74. "{Intel, ESB2},"
  75. "{Intel, ICH8},"
  76. "{ATI, SB450},"
  77. "{ATI, SB600},"
  78. "{ATI, RS600},"
  79. "{VIA, VT8251},"
  80. "{VIA, VT8237A},"
  81. "{SiS, SIS966},"
  82. "{ULI, M5461}}");
  83. MODULE_DESCRIPTION("Intel HDA driver");
  84. #define SFX "hda-intel: "
  85. /*
  86. * registers
  87. */
  88. #define ICH6_REG_GCAP 0x00
  89. #define ICH6_REG_VMIN 0x02
  90. #define ICH6_REG_VMAJ 0x03
  91. #define ICH6_REG_OUTPAY 0x04
  92. #define ICH6_REG_INPAY 0x06
  93. #define ICH6_REG_GCTL 0x08
  94. #define ICH6_REG_WAKEEN 0x0c
  95. #define ICH6_REG_STATESTS 0x0e
  96. #define ICH6_REG_GSTS 0x10
  97. #define ICH6_REG_INTCTL 0x20
  98. #define ICH6_REG_INTSTS 0x24
  99. #define ICH6_REG_WALCLK 0x30
  100. #define ICH6_REG_SYNC 0x34
  101. #define ICH6_REG_CORBLBASE 0x40
  102. #define ICH6_REG_CORBUBASE 0x44
  103. #define ICH6_REG_CORBWP 0x48
  104. #define ICH6_REG_CORBRP 0x4A
  105. #define ICH6_REG_CORBCTL 0x4c
  106. #define ICH6_REG_CORBSTS 0x4d
  107. #define ICH6_REG_CORBSIZE 0x4e
  108. #define ICH6_REG_RIRBLBASE 0x50
  109. #define ICH6_REG_RIRBUBASE 0x54
  110. #define ICH6_REG_RIRBWP 0x58
  111. #define ICH6_REG_RINTCNT 0x5a
  112. #define ICH6_REG_RIRBCTL 0x5c
  113. #define ICH6_REG_RIRBSTS 0x5d
  114. #define ICH6_REG_RIRBSIZE 0x5e
  115. #define ICH6_REG_IC 0x60
  116. #define ICH6_REG_IR 0x64
  117. #define ICH6_REG_IRS 0x68
  118. #define ICH6_IRS_VALID (1<<1)
  119. #define ICH6_IRS_BUSY (1<<0)
  120. #define ICH6_REG_DPLBASE 0x70
  121. #define ICH6_REG_DPUBASE 0x74
  122. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  123. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  124. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  125. /* stream register offsets from stream base */
  126. #define ICH6_REG_SD_CTL 0x00
  127. #define ICH6_REG_SD_STS 0x03
  128. #define ICH6_REG_SD_LPIB 0x04
  129. #define ICH6_REG_SD_CBL 0x08
  130. #define ICH6_REG_SD_LVI 0x0c
  131. #define ICH6_REG_SD_FIFOW 0x0e
  132. #define ICH6_REG_SD_FIFOSIZE 0x10
  133. #define ICH6_REG_SD_FORMAT 0x12
  134. #define ICH6_REG_SD_BDLPL 0x18
  135. #define ICH6_REG_SD_BDLPU 0x1c
  136. /* PCI space */
  137. #define ICH6_PCIREG_TCSEL 0x44
  138. /*
  139. * other constants
  140. */
  141. /* max number of SDs */
  142. /* ICH, ATI and VIA have 4 playback and 4 capture */
  143. #define ICH6_CAPTURE_INDEX 0
  144. #define ICH6_NUM_CAPTURE 4
  145. #define ICH6_PLAYBACK_INDEX 4
  146. #define ICH6_NUM_PLAYBACK 4
  147. /* ULI has 6 playback and 5 capture */
  148. #define ULI_CAPTURE_INDEX 0
  149. #define ULI_NUM_CAPTURE 5
  150. #define ULI_PLAYBACK_INDEX 5
  151. #define ULI_NUM_PLAYBACK 6
  152. /* ATI HDMI has 1 playback and 0 capture */
  153. #define ATIHDMI_CAPTURE_INDEX 0
  154. #define ATIHDMI_NUM_CAPTURE 0
  155. #define ATIHDMI_PLAYBACK_INDEX 0
  156. #define ATIHDMI_NUM_PLAYBACK 1
  157. /* this number is statically defined for simplicity */
  158. #define MAX_AZX_DEV 16
  159. /* max number of fragments - we may use more if allocating more pages for BDL */
  160. #define BDL_SIZE PAGE_ALIGN(8192)
  161. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  162. /* max buffer size - no h/w limit, you can increase as you like */
  163. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  164. /* max number of PCM devics per card */
  165. #define AZX_MAX_AUDIO_PCMS 6
  166. #define AZX_MAX_MODEM_PCMS 2
  167. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  168. /* RIRB int mask: overrun[2], response[0] */
  169. #define RIRB_INT_RESPONSE 0x01
  170. #define RIRB_INT_OVERRUN 0x04
  171. #define RIRB_INT_MASK 0x05
  172. /* STATESTS int mask: SD2,SD1,SD0 */
  173. #define STATESTS_INT_MASK 0x07
  174. #define AZX_MAX_CODECS 4
  175. /* SD_CTL bits */
  176. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  177. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  178. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  179. #define SD_CTL_STREAM_TAG_SHIFT 20
  180. /* SD_CTL and SD_STS */
  181. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  182. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  183. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  184. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
  185. /* SD_STS */
  186. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  187. /* INTCTL and INTSTS */
  188. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  189. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  190. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  191. /* GCTL unsolicited response enable bit */
  192. #define ICH6_GCTL_UREN (1<<8)
  193. /* GCTL reset bit */
  194. #define ICH6_GCTL_RESET (1<<0)
  195. /* CORB/RIRB control, read/write pointer */
  196. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  197. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  198. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  199. /* below are so far hardcoded - should read registers in future */
  200. #define ICH6_MAX_CORB_ENTRIES 256
  201. #define ICH6_MAX_RIRB_ENTRIES 256
  202. /* position fix mode */
  203. enum {
  204. POS_FIX_AUTO,
  205. POS_FIX_NONE,
  206. POS_FIX_POSBUF,
  207. POS_FIX_FIFO,
  208. };
  209. /* Defines for ATI HD Audio support in SB450 south bridge */
  210. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  211. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  212. /* Defines for Nvidia HDA support */
  213. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  214. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  215. /*
  216. */
  217. struct azx_dev {
  218. u32 *bdl; /* virtual address of the BDL */
  219. dma_addr_t bdl_addr; /* physical address of the BDL */
  220. volatile u32 *posbuf; /* position buffer pointer */
  221. unsigned int bufsize; /* size of the play buffer in bytes */
  222. unsigned int fragsize; /* size of each period in bytes */
  223. unsigned int frags; /* number for period in the play buffer */
  224. unsigned int fifo_size; /* FIFO size */
  225. void __iomem *sd_addr; /* stream descriptor pointer */
  226. u32 sd_int_sta_mask; /* stream int status mask */
  227. /* pcm support */
  228. struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
  229. unsigned int format_val; /* format value to be set in the controller and the codec */
  230. unsigned char stream_tag; /* assigned stream */
  231. unsigned char index; /* stream index */
  232. /* for sanity check of position buffer */
  233. unsigned int period_intr;
  234. unsigned int opened: 1;
  235. unsigned int running: 1;
  236. };
  237. /* CORB/RIRB */
  238. struct azx_rb {
  239. u32 *buf; /* CORB/RIRB buffer
  240. * Each CORB entry is 4byte, RIRB is 8byte
  241. */
  242. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  243. /* for RIRB */
  244. unsigned short rp, wp; /* read/write pointers */
  245. int cmds; /* number of pending requests */
  246. u32 res; /* last read value */
  247. };
  248. struct azx {
  249. struct snd_card *card;
  250. struct pci_dev *pci;
  251. /* chip type specific */
  252. int driver_type;
  253. int playback_streams;
  254. int playback_index_offset;
  255. int capture_streams;
  256. int capture_index_offset;
  257. int num_streams;
  258. /* pci resources */
  259. unsigned long addr;
  260. void __iomem *remap_addr;
  261. int irq;
  262. /* locks */
  263. spinlock_t reg_lock;
  264. struct mutex open_mutex;
  265. /* streams (x num_streams) */
  266. struct azx_dev *azx_dev;
  267. /* PCM */
  268. unsigned int pcm_devs;
  269. struct snd_pcm *pcm[AZX_MAX_PCMS];
  270. /* HD codec */
  271. unsigned short codec_mask;
  272. struct hda_bus *bus;
  273. /* CORB/RIRB */
  274. struct azx_rb corb;
  275. struct azx_rb rirb;
  276. /* BDL, CORB/RIRB and position buffers */
  277. struct snd_dma_buffer bdl;
  278. struct snd_dma_buffer rb;
  279. struct snd_dma_buffer posbuf;
  280. /* flags */
  281. int position_fix;
  282. unsigned int initialized: 1;
  283. unsigned int single_cmd: 1;
  284. };
  285. /* driver types */
  286. enum {
  287. AZX_DRIVER_ICH,
  288. AZX_DRIVER_ATI,
  289. AZX_DRIVER_ATIHDMI,
  290. AZX_DRIVER_VIA,
  291. AZX_DRIVER_SIS,
  292. AZX_DRIVER_ULI,
  293. AZX_DRIVER_NVIDIA,
  294. };
  295. static char *driver_short_names[] __devinitdata = {
  296. [AZX_DRIVER_ICH] = "HDA Intel",
  297. [AZX_DRIVER_ATI] = "HDA ATI SB",
  298. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  299. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  300. [AZX_DRIVER_SIS] = "HDA SIS966",
  301. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  302. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  303. };
  304. /*
  305. * macros for easy use
  306. */
  307. #define azx_writel(chip,reg,value) \
  308. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  309. #define azx_readl(chip,reg) \
  310. readl((chip)->remap_addr + ICH6_REG_##reg)
  311. #define azx_writew(chip,reg,value) \
  312. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  313. #define azx_readw(chip,reg) \
  314. readw((chip)->remap_addr + ICH6_REG_##reg)
  315. #define azx_writeb(chip,reg,value) \
  316. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  317. #define azx_readb(chip,reg) \
  318. readb((chip)->remap_addr + ICH6_REG_##reg)
  319. #define azx_sd_writel(dev,reg,value) \
  320. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  321. #define azx_sd_readl(dev,reg) \
  322. readl((dev)->sd_addr + ICH6_REG_##reg)
  323. #define azx_sd_writew(dev,reg,value) \
  324. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  325. #define azx_sd_readw(dev,reg) \
  326. readw((dev)->sd_addr + ICH6_REG_##reg)
  327. #define azx_sd_writeb(dev,reg,value) \
  328. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  329. #define azx_sd_readb(dev,reg) \
  330. readb((dev)->sd_addr + ICH6_REG_##reg)
  331. /* for pcm support */
  332. #define get_azx_dev(substream) (substream->runtime->private_data)
  333. /* Get the upper 32bit of the given dma_addr_t
  334. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  335. */
  336. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  337. /*
  338. * Interface for HD codec
  339. */
  340. /*
  341. * CORB / RIRB interface
  342. */
  343. static int azx_alloc_cmd_io(struct azx *chip)
  344. {
  345. int err;
  346. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  347. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  348. PAGE_SIZE, &chip->rb);
  349. if (err < 0) {
  350. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  351. return err;
  352. }
  353. return 0;
  354. }
  355. static void azx_init_cmd_io(struct azx *chip)
  356. {
  357. /* CORB set up */
  358. chip->corb.addr = chip->rb.addr;
  359. chip->corb.buf = (u32 *)chip->rb.area;
  360. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  361. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  362. /* set the corb size to 256 entries (ULI requires explicitly) */
  363. azx_writeb(chip, CORBSIZE, 0x02);
  364. /* set the corb write pointer to 0 */
  365. azx_writew(chip, CORBWP, 0);
  366. /* reset the corb hw read pointer */
  367. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  368. /* enable corb dma */
  369. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  370. /* RIRB set up */
  371. chip->rirb.addr = chip->rb.addr + 2048;
  372. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  373. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  374. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  375. /* set the rirb size to 256 entries (ULI requires explicitly) */
  376. azx_writeb(chip, RIRBSIZE, 0x02);
  377. /* reset the rirb hw write pointer */
  378. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  379. /* set N=1, get RIRB response interrupt for new entry */
  380. azx_writew(chip, RINTCNT, 1);
  381. /* enable rirb dma and response irq */
  382. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  383. chip->rirb.rp = chip->rirb.cmds = 0;
  384. }
  385. static void azx_free_cmd_io(struct azx *chip)
  386. {
  387. /* disable ringbuffer DMAs */
  388. azx_writeb(chip, RIRBCTL, 0);
  389. azx_writeb(chip, CORBCTL, 0);
  390. }
  391. /* send a command */
  392. static int azx_corb_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  393. unsigned int verb, unsigned int para)
  394. {
  395. struct azx *chip = codec->bus->private_data;
  396. unsigned int wp;
  397. u32 val;
  398. val = (u32)(codec->addr & 0x0f) << 28;
  399. val |= (u32)direct << 27;
  400. val |= (u32)nid << 20;
  401. val |= verb << 8;
  402. val |= para;
  403. /* add command to corb */
  404. wp = azx_readb(chip, CORBWP);
  405. wp++;
  406. wp %= ICH6_MAX_CORB_ENTRIES;
  407. spin_lock_irq(&chip->reg_lock);
  408. chip->rirb.cmds++;
  409. chip->corb.buf[wp] = cpu_to_le32(val);
  410. azx_writel(chip, CORBWP, wp);
  411. spin_unlock_irq(&chip->reg_lock);
  412. return 0;
  413. }
  414. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  415. /* retrieve RIRB entry - called from interrupt handler */
  416. static void azx_update_rirb(struct azx *chip)
  417. {
  418. unsigned int rp, wp;
  419. u32 res, res_ex;
  420. wp = azx_readb(chip, RIRBWP);
  421. if (wp == chip->rirb.wp)
  422. return;
  423. chip->rirb.wp = wp;
  424. while (chip->rirb.rp != wp) {
  425. chip->rirb.rp++;
  426. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  427. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  428. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  429. res = le32_to_cpu(chip->rirb.buf[rp]);
  430. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  431. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  432. else if (chip->rirb.cmds) {
  433. chip->rirb.cmds--;
  434. chip->rirb.res = res;
  435. }
  436. }
  437. }
  438. /* receive a response */
  439. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  440. {
  441. struct azx *chip = codec->bus->private_data;
  442. int timeout = 50;
  443. while (chip->rirb.cmds) {
  444. if (! --timeout) {
  445. snd_printk(KERN_ERR
  446. "hda_intel: azx_get_response timeout, "
  447. "switching to single_cmd mode...\n");
  448. chip->rirb.rp = azx_readb(chip, RIRBWP);
  449. chip->rirb.cmds = 0;
  450. /* switch to single_cmd mode */
  451. chip->single_cmd = 1;
  452. azx_free_cmd_io(chip);
  453. return -1;
  454. }
  455. msleep(1);
  456. }
  457. return chip->rirb.res; /* the last value */
  458. }
  459. /*
  460. * Use the single immediate command instead of CORB/RIRB for simplicity
  461. *
  462. * Note: according to Intel, this is not preferred use. The command was
  463. * intended for the BIOS only, and may get confused with unsolicited
  464. * responses. So, we shouldn't use it for normal operation from the
  465. * driver.
  466. * I left the codes, however, for debugging/testing purposes.
  467. */
  468. /* send a command */
  469. static int azx_single_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  470. int direct, unsigned int verb,
  471. unsigned int para)
  472. {
  473. struct azx *chip = codec->bus->private_data;
  474. u32 val;
  475. int timeout = 50;
  476. val = (u32)(codec->addr & 0x0f) << 28;
  477. val |= (u32)direct << 27;
  478. val |= (u32)nid << 20;
  479. val |= verb << 8;
  480. val |= para;
  481. while (timeout--) {
  482. /* check ICB busy bit */
  483. if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
  484. /* Clear IRV valid bit */
  485. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
  486. azx_writel(chip, IC, val);
  487. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
  488. return 0;
  489. }
  490. udelay(1);
  491. }
  492. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
  493. return -EIO;
  494. }
  495. /* receive a response */
  496. static unsigned int azx_single_get_response(struct hda_codec *codec)
  497. {
  498. struct azx *chip = codec->bus->private_data;
  499. int timeout = 50;
  500. while (timeout--) {
  501. /* check IRV busy bit */
  502. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  503. return azx_readl(chip, IR);
  504. udelay(1);
  505. }
  506. snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
  507. return (unsigned int)-1;
  508. }
  509. /*
  510. * The below are the main callbacks from hda_codec.
  511. *
  512. * They are just the skeleton to call sub-callbacks according to the
  513. * current setting of chip->single_cmd.
  514. */
  515. /* send a command */
  516. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  517. int direct, unsigned int verb,
  518. unsigned int para)
  519. {
  520. struct azx *chip = codec->bus->private_data;
  521. if (chip->single_cmd)
  522. return azx_single_send_cmd(codec, nid, direct, verb, para);
  523. else
  524. return azx_corb_send_cmd(codec, nid, direct, verb, para);
  525. }
  526. /* get a response */
  527. static unsigned int azx_get_response(struct hda_codec *codec)
  528. {
  529. struct azx *chip = codec->bus->private_data;
  530. if (chip->single_cmd)
  531. return azx_single_get_response(codec);
  532. else
  533. return azx_rirb_get_response(codec);
  534. }
  535. /* reset codec link */
  536. static int azx_reset(struct azx *chip)
  537. {
  538. int count;
  539. /* reset controller */
  540. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  541. count = 50;
  542. while (azx_readb(chip, GCTL) && --count)
  543. msleep(1);
  544. /* delay for >= 100us for codec PLL to settle per spec
  545. * Rev 0.9 section 5.5.1
  546. */
  547. msleep(1);
  548. /* Bring controller out of reset */
  549. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  550. count = 50;
  551. while (! azx_readb(chip, GCTL) && --count)
  552. msleep(1);
  553. /* Brent Chartrand said to wait >= 540us for codecs to intialize */
  554. msleep(1);
  555. /* check to see if controller is ready */
  556. if (! azx_readb(chip, GCTL)) {
  557. snd_printd("azx_reset: controller not ready!\n");
  558. return -EBUSY;
  559. }
  560. /* Accept unsolicited responses */
  561. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  562. /* detect codecs */
  563. if (! chip->codec_mask) {
  564. chip->codec_mask = azx_readw(chip, STATESTS);
  565. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  566. }
  567. return 0;
  568. }
  569. /*
  570. * Lowlevel interface
  571. */
  572. /* enable interrupts */
  573. static void azx_int_enable(struct azx *chip)
  574. {
  575. /* enable controller CIE and GIE */
  576. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  577. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  578. }
  579. /* disable interrupts */
  580. static void azx_int_disable(struct azx *chip)
  581. {
  582. int i;
  583. /* disable interrupts in stream descriptor */
  584. for (i = 0; i < chip->num_streams; i++) {
  585. struct azx_dev *azx_dev = &chip->azx_dev[i];
  586. azx_sd_writeb(azx_dev, SD_CTL,
  587. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  588. }
  589. /* disable SIE for all streams */
  590. azx_writeb(chip, INTCTL, 0);
  591. /* disable controller CIE and GIE */
  592. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  593. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  594. }
  595. /* clear interrupts */
  596. static void azx_int_clear(struct azx *chip)
  597. {
  598. int i;
  599. /* clear stream status */
  600. for (i = 0; i < chip->num_streams; i++) {
  601. struct azx_dev *azx_dev = &chip->azx_dev[i];
  602. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  603. }
  604. /* clear STATESTS */
  605. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  606. /* clear rirb status */
  607. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  608. /* clear int status */
  609. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  610. }
  611. /* start a stream */
  612. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  613. {
  614. /* enable SIE */
  615. azx_writeb(chip, INTCTL,
  616. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  617. /* set DMA start and interrupt mask */
  618. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  619. SD_CTL_DMA_START | SD_INT_MASK);
  620. }
  621. /* stop a stream */
  622. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  623. {
  624. /* stop DMA */
  625. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  626. ~(SD_CTL_DMA_START | SD_INT_MASK));
  627. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  628. /* disable SIE */
  629. azx_writeb(chip, INTCTL,
  630. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  631. }
  632. /*
  633. * initialize the chip
  634. */
  635. static void azx_init_chip(struct azx *chip)
  636. {
  637. unsigned char reg;
  638. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  639. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  640. * Ensuring these bits are 0 clears playback static on some HD Audio codecs
  641. */
  642. pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
  643. pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
  644. /* reset controller */
  645. azx_reset(chip);
  646. /* initialize interrupts */
  647. azx_int_clear(chip);
  648. azx_int_enable(chip);
  649. /* initialize the codec command I/O */
  650. if (! chip->single_cmd)
  651. azx_init_cmd_io(chip);
  652. /* program the position buffer */
  653. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  654. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  655. switch (chip->driver_type) {
  656. case AZX_DRIVER_ATI:
  657. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  658. pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  659. &reg);
  660. pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  661. (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  662. break;
  663. case AZX_DRIVER_NVIDIA:
  664. /* For NVIDIA HDA, enable snoop */
  665. pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
  666. pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
  667. (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
  668. break;
  669. }
  670. }
  671. /*
  672. * interrupt handler
  673. */
  674. static irqreturn_t azx_interrupt(int irq, void* dev_id, struct pt_regs *regs)
  675. {
  676. struct azx *chip = dev_id;
  677. struct azx_dev *azx_dev;
  678. u32 status;
  679. int i;
  680. spin_lock(&chip->reg_lock);
  681. status = azx_readl(chip, INTSTS);
  682. if (status == 0) {
  683. spin_unlock(&chip->reg_lock);
  684. return IRQ_NONE;
  685. }
  686. for (i = 0; i < chip->num_streams; i++) {
  687. azx_dev = &chip->azx_dev[i];
  688. if (status & azx_dev->sd_int_sta_mask) {
  689. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  690. if (azx_dev->substream && azx_dev->running) {
  691. azx_dev->period_intr++;
  692. spin_unlock(&chip->reg_lock);
  693. snd_pcm_period_elapsed(azx_dev->substream);
  694. spin_lock(&chip->reg_lock);
  695. }
  696. }
  697. }
  698. /* clear rirb int */
  699. status = azx_readb(chip, RIRBSTS);
  700. if (status & RIRB_INT_MASK) {
  701. if (! chip->single_cmd && (status & RIRB_INT_RESPONSE))
  702. azx_update_rirb(chip);
  703. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  704. }
  705. #if 0
  706. /* clear state status int */
  707. if (azx_readb(chip, STATESTS) & 0x04)
  708. azx_writeb(chip, STATESTS, 0x04);
  709. #endif
  710. spin_unlock(&chip->reg_lock);
  711. return IRQ_HANDLED;
  712. }
  713. /*
  714. * set up BDL entries
  715. */
  716. static void azx_setup_periods(struct azx_dev *azx_dev)
  717. {
  718. u32 *bdl = azx_dev->bdl;
  719. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  720. int idx;
  721. /* reset BDL address */
  722. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  723. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  724. /* program the initial BDL entries */
  725. for (idx = 0; idx < azx_dev->frags; idx++) {
  726. unsigned int off = idx << 2; /* 4 dword step */
  727. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  728. /* program the address field of the BDL entry */
  729. bdl[off] = cpu_to_le32((u32)addr);
  730. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  731. /* program the size field of the BDL entry */
  732. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  733. /* program the IOC to enable interrupt when buffer completes */
  734. bdl[off+3] = cpu_to_le32(0x01);
  735. }
  736. }
  737. /*
  738. * set up the SD for streaming
  739. */
  740. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  741. {
  742. unsigned char val;
  743. int timeout;
  744. /* make sure the run bit is zero for SD */
  745. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
  746. /* reset stream */
  747. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
  748. udelay(3);
  749. timeout = 300;
  750. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  751. --timeout)
  752. ;
  753. val &= ~SD_CTL_STREAM_RESET;
  754. azx_sd_writeb(azx_dev, SD_CTL, val);
  755. udelay(3);
  756. timeout = 300;
  757. /* waiting for hardware to report that the stream is out of reset */
  758. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  759. --timeout)
  760. ;
  761. /* program the stream_tag */
  762. azx_sd_writel(azx_dev, SD_CTL,
  763. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
  764. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  765. /* program the length of samples in cyclic buffer */
  766. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  767. /* program the stream format */
  768. /* this value needs to be the same as the one programmed */
  769. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  770. /* program the stream LVI (last valid index) of the BDL */
  771. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  772. /* program the BDL address */
  773. /* lower BDL address */
  774. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  775. /* upper BDL address */
  776. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  777. /* enable the position buffer */
  778. if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  779. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  780. /* set the interrupt enable bits in the descriptor control register */
  781. azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  782. return 0;
  783. }
  784. /*
  785. * Codec initialization
  786. */
  787. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  788. {
  789. struct hda_bus_template bus_temp;
  790. int c, codecs, err;
  791. memset(&bus_temp, 0, sizeof(bus_temp));
  792. bus_temp.private_data = chip;
  793. bus_temp.modelname = model;
  794. bus_temp.pci = chip->pci;
  795. bus_temp.ops.command = azx_send_cmd;
  796. bus_temp.ops.get_response = azx_get_response;
  797. if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
  798. return err;
  799. codecs = 0;
  800. for (c = 0; c < AZX_MAX_CODECS; c++) {
  801. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  802. err = snd_hda_codec_new(chip->bus, c, NULL);
  803. if (err < 0)
  804. continue;
  805. codecs++;
  806. }
  807. }
  808. if (! codecs) {
  809. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  810. return -ENXIO;
  811. }
  812. return 0;
  813. }
  814. /*
  815. * PCM support
  816. */
  817. /* assign a stream for the PCM */
  818. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  819. {
  820. int dev, i, nums;
  821. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  822. dev = chip->playback_index_offset;
  823. nums = chip->playback_streams;
  824. } else {
  825. dev = chip->capture_index_offset;
  826. nums = chip->capture_streams;
  827. }
  828. for (i = 0; i < nums; i++, dev++)
  829. if (! chip->azx_dev[dev].opened) {
  830. chip->azx_dev[dev].opened = 1;
  831. return &chip->azx_dev[dev];
  832. }
  833. return NULL;
  834. }
  835. /* release the assigned stream */
  836. static inline void azx_release_device(struct azx_dev *azx_dev)
  837. {
  838. azx_dev->opened = 0;
  839. }
  840. static struct snd_pcm_hardware azx_pcm_hw = {
  841. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  842. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  843. SNDRV_PCM_INFO_MMAP_VALID |
  844. SNDRV_PCM_INFO_PAUSE /*|*/
  845. /*SNDRV_PCM_INFO_RESUME*/),
  846. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  847. .rates = SNDRV_PCM_RATE_48000,
  848. .rate_min = 48000,
  849. .rate_max = 48000,
  850. .channels_min = 2,
  851. .channels_max = 2,
  852. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  853. .period_bytes_min = 128,
  854. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  855. .periods_min = 2,
  856. .periods_max = AZX_MAX_FRAG,
  857. .fifo_size = 0,
  858. };
  859. struct azx_pcm {
  860. struct azx *chip;
  861. struct hda_codec *codec;
  862. struct hda_pcm_stream *hinfo[2];
  863. };
  864. static int azx_pcm_open(struct snd_pcm_substream *substream)
  865. {
  866. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  867. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  868. struct azx *chip = apcm->chip;
  869. struct azx_dev *azx_dev;
  870. struct snd_pcm_runtime *runtime = substream->runtime;
  871. unsigned long flags;
  872. int err;
  873. mutex_lock(&chip->open_mutex);
  874. azx_dev = azx_assign_device(chip, substream->stream);
  875. if (azx_dev == NULL) {
  876. mutex_unlock(&chip->open_mutex);
  877. return -EBUSY;
  878. }
  879. runtime->hw = azx_pcm_hw;
  880. runtime->hw.channels_min = hinfo->channels_min;
  881. runtime->hw.channels_max = hinfo->channels_max;
  882. runtime->hw.formats = hinfo->formats;
  883. runtime->hw.rates = hinfo->rates;
  884. snd_pcm_limit_hw_rates(runtime);
  885. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  886. if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
  887. azx_release_device(azx_dev);
  888. mutex_unlock(&chip->open_mutex);
  889. return err;
  890. }
  891. spin_lock_irqsave(&chip->reg_lock, flags);
  892. azx_dev->substream = substream;
  893. azx_dev->running = 0;
  894. spin_unlock_irqrestore(&chip->reg_lock, flags);
  895. runtime->private_data = azx_dev;
  896. mutex_unlock(&chip->open_mutex);
  897. return 0;
  898. }
  899. static int azx_pcm_close(struct snd_pcm_substream *substream)
  900. {
  901. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  902. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  903. struct azx *chip = apcm->chip;
  904. struct azx_dev *azx_dev = get_azx_dev(substream);
  905. unsigned long flags;
  906. mutex_lock(&chip->open_mutex);
  907. spin_lock_irqsave(&chip->reg_lock, flags);
  908. azx_dev->substream = NULL;
  909. azx_dev->running = 0;
  910. spin_unlock_irqrestore(&chip->reg_lock, flags);
  911. azx_release_device(azx_dev);
  912. hinfo->ops.close(hinfo, apcm->codec, substream);
  913. mutex_unlock(&chip->open_mutex);
  914. return 0;
  915. }
  916. static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
  917. {
  918. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  919. }
  920. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  921. {
  922. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  923. struct azx_dev *azx_dev = get_azx_dev(substream);
  924. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  925. /* reset BDL address */
  926. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  927. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  928. azx_sd_writel(azx_dev, SD_CTL, 0);
  929. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  930. return snd_pcm_lib_free_pages(substream);
  931. }
  932. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  933. {
  934. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  935. struct azx *chip = apcm->chip;
  936. struct azx_dev *azx_dev = get_azx_dev(substream);
  937. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  938. struct snd_pcm_runtime *runtime = substream->runtime;
  939. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  940. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  941. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  942. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  943. runtime->channels,
  944. runtime->format,
  945. hinfo->maxbps);
  946. if (! azx_dev->format_val) {
  947. snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
  948. runtime->rate, runtime->channels, runtime->format);
  949. return -EINVAL;
  950. }
  951. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
  952. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  953. azx_setup_periods(azx_dev);
  954. azx_setup_controller(chip, azx_dev);
  955. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  956. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  957. else
  958. azx_dev->fifo_size = 0;
  959. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  960. azx_dev->format_val, substream);
  961. }
  962. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  963. {
  964. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  965. struct azx_dev *azx_dev = get_azx_dev(substream);
  966. struct azx *chip = apcm->chip;
  967. int err = 0;
  968. spin_lock(&chip->reg_lock);
  969. switch (cmd) {
  970. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  971. case SNDRV_PCM_TRIGGER_RESUME:
  972. case SNDRV_PCM_TRIGGER_START:
  973. azx_stream_start(chip, azx_dev);
  974. azx_dev->running = 1;
  975. break;
  976. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  977. case SNDRV_PCM_TRIGGER_SUSPEND:
  978. case SNDRV_PCM_TRIGGER_STOP:
  979. azx_stream_stop(chip, azx_dev);
  980. azx_dev->running = 0;
  981. break;
  982. default:
  983. err = -EINVAL;
  984. }
  985. spin_unlock(&chip->reg_lock);
  986. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  987. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  988. cmd == SNDRV_PCM_TRIGGER_STOP) {
  989. int timeout = 5000;
  990. while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
  991. ;
  992. }
  993. return err;
  994. }
  995. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  996. {
  997. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  998. struct azx *chip = apcm->chip;
  999. struct azx_dev *azx_dev = get_azx_dev(substream);
  1000. unsigned int pos;
  1001. if (chip->position_fix == POS_FIX_POSBUF ||
  1002. chip->position_fix == POS_FIX_AUTO) {
  1003. /* use the position buffer */
  1004. pos = *azx_dev->posbuf;
  1005. if (chip->position_fix == POS_FIX_AUTO &&
  1006. azx_dev->period_intr == 1 && ! pos) {
  1007. printk(KERN_WARNING
  1008. "hda-intel: Invalid position buffer, "
  1009. "using LPIB read method instead.\n");
  1010. chip->position_fix = POS_FIX_NONE;
  1011. goto read_lpib;
  1012. }
  1013. } else {
  1014. read_lpib:
  1015. /* read LPIB */
  1016. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1017. if (chip->position_fix == POS_FIX_FIFO)
  1018. pos += azx_dev->fifo_size;
  1019. }
  1020. if (pos >= azx_dev->bufsize)
  1021. pos = 0;
  1022. return bytes_to_frames(substream->runtime, pos);
  1023. }
  1024. static struct snd_pcm_ops azx_pcm_ops = {
  1025. .open = azx_pcm_open,
  1026. .close = azx_pcm_close,
  1027. .ioctl = snd_pcm_lib_ioctl,
  1028. .hw_params = azx_pcm_hw_params,
  1029. .hw_free = azx_pcm_hw_free,
  1030. .prepare = azx_pcm_prepare,
  1031. .trigger = azx_pcm_trigger,
  1032. .pointer = azx_pcm_pointer,
  1033. };
  1034. static void azx_pcm_free(struct snd_pcm *pcm)
  1035. {
  1036. kfree(pcm->private_data);
  1037. }
  1038. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1039. struct hda_pcm *cpcm, int pcm_dev)
  1040. {
  1041. int err;
  1042. struct snd_pcm *pcm;
  1043. struct azx_pcm *apcm;
  1044. snd_assert(cpcm->stream[0].substreams || cpcm->stream[1].substreams, return -EINVAL);
  1045. snd_assert(cpcm->name, return -EINVAL);
  1046. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1047. cpcm->stream[0].substreams, cpcm->stream[1].substreams,
  1048. &pcm);
  1049. if (err < 0)
  1050. return err;
  1051. strcpy(pcm->name, cpcm->name);
  1052. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1053. if (apcm == NULL)
  1054. return -ENOMEM;
  1055. apcm->chip = chip;
  1056. apcm->codec = codec;
  1057. apcm->hinfo[0] = &cpcm->stream[0];
  1058. apcm->hinfo[1] = &cpcm->stream[1];
  1059. pcm->private_data = apcm;
  1060. pcm->private_free = azx_pcm_free;
  1061. if (cpcm->stream[0].substreams)
  1062. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1063. if (cpcm->stream[1].substreams)
  1064. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1065. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1066. snd_dma_pci_data(chip->pci),
  1067. 1024 * 64, 1024 * 128);
  1068. chip->pcm[pcm_dev] = pcm;
  1069. chip->pcm_devs = pcm_dev + 1;
  1070. return 0;
  1071. }
  1072. static int __devinit azx_pcm_create(struct azx *chip)
  1073. {
  1074. struct list_head *p;
  1075. struct hda_codec *codec;
  1076. int c, err;
  1077. int pcm_dev;
  1078. if ((err = snd_hda_build_pcms(chip->bus)) < 0)
  1079. return err;
  1080. /* create audio PCMs */
  1081. pcm_dev = 0;
  1082. list_for_each(p, &chip->bus->codec_list) {
  1083. codec = list_entry(p, struct hda_codec, list);
  1084. for (c = 0; c < codec->num_pcms; c++) {
  1085. if (codec->pcm_info[c].is_modem)
  1086. continue; /* create later */
  1087. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1088. snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
  1089. return -EINVAL;
  1090. }
  1091. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1092. if (err < 0)
  1093. return err;
  1094. pcm_dev++;
  1095. }
  1096. }
  1097. /* create modem PCMs */
  1098. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1099. list_for_each(p, &chip->bus->codec_list) {
  1100. codec = list_entry(p, struct hda_codec, list);
  1101. for (c = 0; c < codec->num_pcms; c++) {
  1102. if (! codec->pcm_info[c].is_modem)
  1103. continue; /* already created */
  1104. if (pcm_dev >= AZX_MAX_PCMS) {
  1105. snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
  1106. return -EINVAL;
  1107. }
  1108. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1109. if (err < 0)
  1110. return err;
  1111. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1112. pcm_dev++;
  1113. }
  1114. }
  1115. return 0;
  1116. }
  1117. /*
  1118. * mixer creation - all stuff is implemented in hda module
  1119. */
  1120. static int __devinit azx_mixer_create(struct azx *chip)
  1121. {
  1122. return snd_hda_build_controls(chip->bus);
  1123. }
  1124. /*
  1125. * initialize SD streams
  1126. */
  1127. static int __devinit azx_init_stream(struct azx *chip)
  1128. {
  1129. int i;
  1130. /* initialize each stream (aka device)
  1131. * assign the starting bdl address to each stream (device) and initialize
  1132. */
  1133. for (i = 0; i < chip->num_streams; i++) {
  1134. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1135. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1136. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1137. azx_dev->bdl_addr = chip->bdl.addr + off;
  1138. azx_dev->posbuf = (volatile u32 *)(chip->posbuf.area + i * 8);
  1139. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1140. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1141. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1142. azx_dev->sd_int_sta_mask = 1 << i;
  1143. /* stream tag: must be non-zero and unique */
  1144. azx_dev->index = i;
  1145. azx_dev->stream_tag = i + 1;
  1146. }
  1147. return 0;
  1148. }
  1149. #ifdef CONFIG_PM
  1150. /*
  1151. * power management
  1152. */
  1153. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1154. {
  1155. struct snd_card *card = pci_get_drvdata(pci);
  1156. struct azx *chip = card->private_data;
  1157. int i;
  1158. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1159. for (i = 0; i < chip->pcm_devs; i++)
  1160. snd_pcm_suspend_all(chip->pcm[i]);
  1161. snd_hda_suspend(chip->bus, state);
  1162. azx_free_cmd_io(chip);
  1163. pci_disable_device(pci);
  1164. pci_save_state(pci);
  1165. return 0;
  1166. }
  1167. static int azx_resume(struct pci_dev *pci)
  1168. {
  1169. struct snd_card *card = pci_get_drvdata(pci);
  1170. struct azx *chip = card->private_data;
  1171. pci_restore_state(pci);
  1172. pci_enable_device(pci);
  1173. pci_set_master(pci);
  1174. azx_init_chip(chip);
  1175. snd_hda_resume(chip->bus);
  1176. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1177. return 0;
  1178. }
  1179. #endif /* CONFIG_PM */
  1180. /*
  1181. * destructor
  1182. */
  1183. static int azx_free(struct azx *chip)
  1184. {
  1185. if (chip->initialized) {
  1186. int i;
  1187. for (i = 0; i < chip->num_streams; i++)
  1188. azx_stream_stop(chip, &chip->azx_dev[i]);
  1189. /* disable interrupts */
  1190. azx_int_disable(chip);
  1191. azx_int_clear(chip);
  1192. /* disable CORB/RIRB */
  1193. azx_free_cmd_io(chip);
  1194. /* disable position buffer */
  1195. azx_writel(chip, DPLBASE, 0);
  1196. azx_writel(chip, DPUBASE, 0);
  1197. /* wait a little for interrupts to finish */
  1198. msleep(1);
  1199. }
  1200. if (chip->irq >= 0)
  1201. free_irq(chip->irq, (void*)chip);
  1202. if (chip->remap_addr)
  1203. iounmap(chip->remap_addr);
  1204. if (chip->bdl.area)
  1205. snd_dma_free_pages(&chip->bdl);
  1206. if (chip->rb.area)
  1207. snd_dma_free_pages(&chip->rb);
  1208. if (chip->posbuf.area)
  1209. snd_dma_free_pages(&chip->posbuf);
  1210. pci_release_regions(chip->pci);
  1211. pci_disable_device(chip->pci);
  1212. kfree(chip->azx_dev);
  1213. kfree(chip);
  1214. return 0;
  1215. }
  1216. static int azx_dev_free(struct snd_device *device)
  1217. {
  1218. return azx_free(device->device_data);
  1219. }
  1220. /*
  1221. * constructor
  1222. */
  1223. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1224. int driver_type,
  1225. struct azx **rchip)
  1226. {
  1227. struct azx *chip;
  1228. int err = 0;
  1229. static struct snd_device_ops ops = {
  1230. .dev_free = azx_dev_free,
  1231. };
  1232. *rchip = NULL;
  1233. if ((err = pci_enable_device(pci)) < 0)
  1234. return err;
  1235. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1236. if (NULL == chip) {
  1237. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1238. pci_disable_device(pci);
  1239. return -ENOMEM;
  1240. }
  1241. spin_lock_init(&chip->reg_lock);
  1242. mutex_init(&chip->open_mutex);
  1243. chip->card = card;
  1244. chip->pci = pci;
  1245. chip->irq = -1;
  1246. chip->driver_type = driver_type;
  1247. chip->position_fix = position_fix;
  1248. chip->single_cmd = single_cmd;
  1249. #if BITS_PER_LONG != 64
  1250. /* Fix up base address on ULI M5461 */
  1251. if (chip->driver_type == AZX_DRIVER_ULI) {
  1252. u16 tmp3;
  1253. pci_read_config_word(pci, 0x40, &tmp3);
  1254. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1255. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1256. }
  1257. #endif
  1258. if ((err = pci_request_regions(pci, "ICH HD audio")) < 0) {
  1259. kfree(chip);
  1260. pci_disable_device(pci);
  1261. return err;
  1262. }
  1263. chip->addr = pci_resource_start(pci,0);
  1264. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1265. if (chip->remap_addr == NULL) {
  1266. snd_printk(KERN_ERR SFX "ioremap error\n");
  1267. err = -ENXIO;
  1268. goto errout;
  1269. }
  1270. if (request_irq(pci->irq, azx_interrupt, IRQF_DISABLED|IRQF_SHARED,
  1271. "HDA Intel", (void*)chip)) {
  1272. snd_printk(KERN_ERR SFX "unable to grab IRQ %d\n", pci->irq);
  1273. err = -EBUSY;
  1274. goto errout;
  1275. }
  1276. chip->irq = pci->irq;
  1277. pci_set_master(pci);
  1278. synchronize_irq(chip->irq);
  1279. switch (chip->driver_type) {
  1280. case AZX_DRIVER_ULI:
  1281. chip->playback_streams = ULI_NUM_PLAYBACK;
  1282. chip->capture_streams = ULI_NUM_CAPTURE;
  1283. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1284. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1285. break;
  1286. case AZX_DRIVER_ATIHDMI:
  1287. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1288. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1289. chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
  1290. chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
  1291. break;
  1292. default:
  1293. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1294. chip->capture_streams = ICH6_NUM_CAPTURE;
  1295. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1296. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1297. break;
  1298. }
  1299. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1300. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
  1301. if (! chip->azx_dev) {
  1302. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1303. goto errout;
  1304. }
  1305. /* allocate memory for the BDL for each stream */
  1306. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1307. BDL_SIZE, &chip->bdl)) < 0) {
  1308. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1309. goto errout;
  1310. }
  1311. /* allocate memory for the position buffer */
  1312. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1313. chip->num_streams * 8, &chip->posbuf)) < 0) {
  1314. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1315. goto errout;
  1316. }
  1317. /* allocate CORB/RIRB */
  1318. if (! chip->single_cmd)
  1319. if ((err = azx_alloc_cmd_io(chip)) < 0)
  1320. goto errout;
  1321. /* initialize streams */
  1322. azx_init_stream(chip);
  1323. /* initialize chip */
  1324. azx_init_chip(chip);
  1325. chip->initialized = 1;
  1326. /* codec detection */
  1327. if (! chip->codec_mask) {
  1328. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1329. err = -ENODEV;
  1330. goto errout;
  1331. }
  1332. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
  1333. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1334. goto errout;
  1335. }
  1336. strcpy(card->driver, "HDA-Intel");
  1337. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1338. sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
  1339. *rchip = chip;
  1340. return 0;
  1341. errout:
  1342. azx_free(chip);
  1343. return err;
  1344. }
  1345. static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  1346. {
  1347. struct snd_card *card;
  1348. struct azx *chip;
  1349. int err = 0;
  1350. card = snd_card_new(index, id, THIS_MODULE, 0);
  1351. if (NULL == card) {
  1352. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1353. return -ENOMEM;
  1354. }
  1355. if ((err = azx_create(card, pci, pci_id->driver_data,
  1356. &chip)) < 0) {
  1357. snd_card_free(card);
  1358. return err;
  1359. }
  1360. card->private_data = chip;
  1361. /* create codec instances */
  1362. if ((err = azx_codec_create(chip, model)) < 0) {
  1363. snd_card_free(card);
  1364. return err;
  1365. }
  1366. /* create PCM streams */
  1367. if ((err = azx_pcm_create(chip)) < 0) {
  1368. snd_card_free(card);
  1369. return err;
  1370. }
  1371. /* create mixer controls */
  1372. if ((err = azx_mixer_create(chip)) < 0) {
  1373. snd_card_free(card);
  1374. return err;
  1375. }
  1376. snd_card_set_dev(card, &pci->dev);
  1377. if ((err = snd_card_register(card)) < 0) {
  1378. snd_card_free(card);
  1379. return err;
  1380. }
  1381. pci_set_drvdata(pci, card);
  1382. return err;
  1383. }
  1384. static void __devexit azx_remove(struct pci_dev *pci)
  1385. {
  1386. snd_card_free(pci_get_drvdata(pci));
  1387. pci_set_drvdata(pci, NULL);
  1388. }
  1389. /* PCI IDs */
  1390. static struct pci_device_id azx_ids[] = {
  1391. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1392. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1393. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1394. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1395. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1396. { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
  1397. { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
  1398. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1399. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1400. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1401. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 026c */
  1402. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 0371 */
  1403. { 0, }
  1404. };
  1405. MODULE_DEVICE_TABLE(pci, azx_ids);
  1406. /* pci_driver definition */
  1407. static struct pci_driver driver = {
  1408. .name = "HDA Intel",
  1409. .id_table = azx_ids,
  1410. .probe = azx_probe,
  1411. .remove = __devexit_p(azx_remove),
  1412. #ifdef CONFIG_PM
  1413. .suspend = azx_suspend,
  1414. .resume = azx_resume,
  1415. #endif
  1416. };
  1417. static int __init alsa_card_azx_init(void)
  1418. {
  1419. return pci_register_driver(&driver);
  1420. }
  1421. static void __exit alsa_card_azx_exit(void)
  1422. {
  1423. pci_unregister_driver(&driver);
  1424. }
  1425. module_init(alsa_card_azx_init)
  1426. module_exit(alsa_card_azx_exit)