watchdog.h 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /*
  2. * include/asm-sh/watchdog.h
  3. *
  4. * Copyright (C) 2002, 2003 Paul Mundt
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. #ifndef __ASM_SH_WATCHDOG_H
  12. #define __ASM_SH_WATCHDOG_H
  13. #ifdef __KERNEL__
  14. #include <linux/types.h>
  15. #include <asm/cpu/watchdog.h>
  16. #include <asm/io.h>
  17. /*
  18. * See asm/cpu-sh2/watchdog.h for explanation of this stupidity..
  19. */
  20. #ifndef WTCNT_R
  21. # define WTCNT_R WTCNT
  22. #endif
  23. #ifndef WTCSR_R
  24. # define WTCSR_R WTCSR
  25. #endif
  26. #define WTCNT_HIGH 0x5a
  27. #define WTCSR_HIGH 0xa5
  28. #define WTCSR_CKS2 0x04
  29. #define WTCSR_CKS1 0x02
  30. #define WTCSR_CKS0 0x01
  31. /*
  32. * CKS0-2 supports a number of clock division ratios. At the time the watchdog
  33. * is enabled, it defaults to a 41 usec overflow period .. we overload this to
  34. * something a little more reasonable, and really can't deal with anything
  35. * lower than WTCSR_CKS_1024, else we drop back into the usec range.
  36. *
  37. * Clock Division Ratio Overflow Period
  38. * --------------------------------------------
  39. * 1/32 (initial value) 41 usecs
  40. * 1/64 82 usecs
  41. * 1/128 164 usecs
  42. * 1/256 328 usecs
  43. * 1/512 656 usecs
  44. * 1/1024 1.31 msecs
  45. * 1/2048 2.62 msecs
  46. * 1/4096 5.25 msecs
  47. */
  48. #define WTCSR_CKS_32 0x00
  49. #define WTCSR_CKS_64 0x01
  50. #define WTCSR_CKS_128 0x02
  51. #define WTCSR_CKS_256 0x03
  52. #define WTCSR_CKS_512 0x04
  53. #define WTCSR_CKS_1024 0x05
  54. #define WTCSR_CKS_2048 0x06
  55. #define WTCSR_CKS_4096 0x07
  56. /**
  57. * sh_wdt_read_cnt - Read from Counter
  58. *
  59. * Reads back the WTCNT value.
  60. */
  61. static inline __u8 sh_wdt_read_cnt(void)
  62. {
  63. return ctrl_inb(WTCNT_R);
  64. }
  65. /**
  66. * sh_wdt_write_cnt - Write to Counter
  67. *
  68. * @val: Value to write
  69. *
  70. * Writes the given value @val to the lower byte of the timer counter.
  71. * The upper byte is set manually on each write.
  72. */
  73. static inline void sh_wdt_write_cnt(__u8 val)
  74. {
  75. ctrl_outw((WTCNT_HIGH << 8) | (__u16)val, WTCNT);
  76. }
  77. /**
  78. * sh_wdt_read_csr - Read from Control/Status Register
  79. *
  80. * Reads back the WTCSR value.
  81. */
  82. static inline __u8 sh_wdt_read_csr(void)
  83. {
  84. return ctrl_inb(WTCSR_R);
  85. }
  86. /**
  87. * sh_wdt_write_csr - Write to Control/Status Register
  88. *
  89. * @val: Value to write
  90. *
  91. * Writes the given value @val to the lower byte of the control/status
  92. * register. The upper byte is set manually on each write.
  93. */
  94. static inline void sh_wdt_write_csr(__u8 val)
  95. {
  96. ctrl_outw((WTCSR_HIGH << 8) | (__u16)val, WTCSR);
  97. }
  98. #endif /* __KERNEL__ */
  99. #endif /* __ASM_SH_WATCHDOG_H */