system.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. #ifndef __ASM_SH_SYSTEM_H
  2. #define __ASM_SH_SYSTEM_H
  3. /*
  4. * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
  5. * Copyright (C) 2002 Paul Mundt
  6. */
  7. /*
  8. * switch_to() should switch tasks to task nr n, first
  9. */
  10. #define switch_to(prev, next, last) do { \
  11. struct task_struct *__last; \
  12. register unsigned long *__ts1 __asm__ ("r1") = &prev->thread.sp; \
  13. register unsigned long *__ts2 __asm__ ("r2") = &prev->thread.pc; \
  14. register unsigned long *__ts4 __asm__ ("r4") = (unsigned long *)prev; \
  15. register unsigned long *__ts5 __asm__ ("r5") = (unsigned long *)next; \
  16. register unsigned long *__ts6 __asm__ ("r6") = &next->thread.sp; \
  17. register unsigned long __ts7 __asm__ ("r7") = next->thread.pc; \
  18. __asm__ __volatile__ (".balign 4\n\t" \
  19. "stc.l gbr, @-r15\n\t" \
  20. "sts.l pr, @-r15\n\t" \
  21. "mov.l r8, @-r15\n\t" \
  22. "mov.l r9, @-r15\n\t" \
  23. "mov.l r10, @-r15\n\t" \
  24. "mov.l r11, @-r15\n\t" \
  25. "mov.l r12, @-r15\n\t" \
  26. "mov.l r13, @-r15\n\t" \
  27. "mov.l r14, @-r15\n\t" \
  28. "mov.l r15, @r1 ! save SP\n\t" \
  29. "mov.l @r6, r15 ! change to new stack\n\t" \
  30. "mova 1f, %0\n\t" \
  31. "mov.l %0, @r2 ! save PC\n\t" \
  32. "mov.l 2f, %0\n\t" \
  33. "jmp @%0 ! call __switch_to\n\t" \
  34. " lds r7, pr ! with return to new PC\n\t" \
  35. ".balign 4\n" \
  36. "2:\n\t" \
  37. ".long __switch_to\n" \
  38. "1:\n\t" \
  39. "mov.l @r15+, r14\n\t" \
  40. "mov.l @r15+, r13\n\t" \
  41. "mov.l @r15+, r12\n\t" \
  42. "mov.l @r15+, r11\n\t" \
  43. "mov.l @r15+, r10\n\t" \
  44. "mov.l @r15+, r9\n\t" \
  45. "mov.l @r15+, r8\n\t" \
  46. "lds.l @r15+, pr\n\t" \
  47. "ldc.l @r15+, gbr\n\t" \
  48. : "=z" (__last) \
  49. : "r" (__ts1), "r" (__ts2), "r" (__ts4), \
  50. "r" (__ts5), "r" (__ts6), "r" (__ts7) \
  51. : "r3", "t"); \
  52. last = __last; \
  53. } while (0)
  54. /*
  55. * On SMP systems, when the scheduler does migration-cost autodetection,
  56. * it needs a way to flush as much of the CPU's caches as possible.
  57. *
  58. * TODO: fill this in!
  59. */
  60. static inline void sched_cacheflush(void)
  61. {
  62. }
  63. #define nop() __asm__ __volatile__ ("nop")
  64. #define xchg(ptr,x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  65. static __inline__ unsigned long tas(volatile int *m)
  66. { /* #define tas(ptr) (xchg((ptr),1)) */
  67. unsigned long retval;
  68. __asm__ __volatile__ ("tas.b @%1\n\t"
  69. "movt %0"
  70. : "=r" (retval): "r" (m): "t", "memory");
  71. return retval;
  72. }
  73. extern void __xchg_called_with_bad_pointer(void);
  74. #define mb() __asm__ __volatile__ ("": : :"memory")
  75. #define rmb() mb()
  76. #define wmb() __asm__ __volatile__ ("": : :"memory")
  77. #define read_barrier_depends() do { } while(0)
  78. #ifdef CONFIG_SMP
  79. #define smp_mb() mb()
  80. #define smp_rmb() rmb()
  81. #define smp_wmb() wmb()
  82. #define smp_read_barrier_depends() read_barrier_depends()
  83. #else
  84. #define smp_mb() barrier()
  85. #define smp_rmb() barrier()
  86. #define smp_wmb() barrier()
  87. #define smp_read_barrier_depends() do { } while(0)
  88. #endif
  89. #define set_mb(var, value) do { xchg(&var, value); } while (0)
  90. /* Interrupt Control */
  91. static __inline__ void local_irq_enable(void)
  92. {
  93. unsigned long __dummy0, __dummy1;
  94. __asm__ __volatile__("stc sr, %0\n\t"
  95. "and %1, %0\n\t"
  96. "stc r6_bank, %1\n\t"
  97. "or %1, %0\n\t"
  98. "ldc %0, sr"
  99. : "=&r" (__dummy0), "=r" (__dummy1)
  100. : "1" (~0x000000f0)
  101. : "memory");
  102. }
  103. static __inline__ void local_irq_disable(void)
  104. {
  105. unsigned long __dummy;
  106. __asm__ __volatile__("stc sr, %0\n\t"
  107. "or #0xf0, %0\n\t"
  108. "ldc %0, sr"
  109. : "=&z" (__dummy)
  110. : /* no inputs */
  111. : "memory");
  112. }
  113. #define local_save_flags(x) \
  114. __asm__("stc sr, %0; and #0xf0, %0" : "=&z" (x) :/**/: "memory" )
  115. #define irqs_disabled() \
  116. ({ \
  117. unsigned long flags; \
  118. local_save_flags(flags); \
  119. (flags != 0); \
  120. })
  121. static __inline__ unsigned long local_irq_save(void)
  122. {
  123. unsigned long flags, __dummy;
  124. __asm__ __volatile__("stc sr, %1\n\t"
  125. "mov %1, %0\n\t"
  126. "or #0xf0, %0\n\t"
  127. "ldc %0, sr\n\t"
  128. "mov %1, %0\n\t"
  129. "and #0xf0, %0"
  130. : "=&z" (flags), "=&r" (__dummy)
  131. :/**/
  132. : "memory" );
  133. return flags;
  134. }
  135. #ifdef DEBUG_CLI_STI
  136. static __inline__ void local_irq_restore(unsigned long x)
  137. {
  138. if ((x & 0x000000f0) != 0x000000f0)
  139. local_irq_enable();
  140. else {
  141. unsigned long flags;
  142. local_save_flags(flags);
  143. if (flags == 0) {
  144. extern void dump_stack(void);
  145. printk(KERN_ERR "BUG!\n");
  146. dump_stack();
  147. local_irq_disable();
  148. }
  149. }
  150. }
  151. #else
  152. #define local_irq_restore(x) do { \
  153. if ((x & 0x000000f0) != 0x000000f0) \
  154. local_irq_enable(); \
  155. } while (0)
  156. #endif
  157. #define really_restore_flags(x) do { \
  158. if ((x & 0x000000f0) != 0x000000f0) \
  159. local_irq_enable(); \
  160. else \
  161. local_irq_disable(); \
  162. } while (0)
  163. /*
  164. * Jump to P2 area.
  165. * When handling TLB or caches, we need to do it from P2 area.
  166. */
  167. #define jump_to_P2() \
  168. do { \
  169. unsigned long __dummy; \
  170. __asm__ __volatile__( \
  171. "mov.l 1f, %0\n\t" \
  172. "or %1, %0\n\t" \
  173. "jmp @%0\n\t" \
  174. " nop\n\t" \
  175. ".balign 4\n" \
  176. "1: .long 2f\n" \
  177. "2:" \
  178. : "=&r" (__dummy) \
  179. : "r" (0x20000000)); \
  180. } while (0)
  181. /*
  182. * Back to P1 area.
  183. */
  184. #define back_to_P1() \
  185. do { \
  186. unsigned long __dummy; \
  187. __asm__ __volatile__( \
  188. "nop;nop;nop;nop;nop;nop;nop\n\t" \
  189. "mov.l 1f, %0\n\t" \
  190. "jmp @%0\n\t" \
  191. " nop\n\t" \
  192. ".balign 4\n" \
  193. "1: .long 2f\n" \
  194. "2:" \
  195. : "=&r" (__dummy)); \
  196. } while (0)
  197. /* For spinlocks etc */
  198. #define local_irq_save(x) x = local_irq_save()
  199. static __inline__ unsigned long xchg_u32(volatile int * m, unsigned long val)
  200. {
  201. unsigned long flags, retval;
  202. local_irq_save(flags);
  203. retval = *m;
  204. *m = val;
  205. local_irq_restore(flags);
  206. return retval;
  207. }
  208. static __inline__ unsigned long xchg_u8(volatile unsigned char * m, unsigned long val)
  209. {
  210. unsigned long flags, retval;
  211. local_irq_save(flags);
  212. retval = *m;
  213. *m = val & 0xff;
  214. local_irq_restore(flags);
  215. return retval;
  216. }
  217. static __inline__ unsigned long __xchg(unsigned long x, volatile void * ptr, int size)
  218. {
  219. switch (size) {
  220. case 4:
  221. return xchg_u32(ptr, x);
  222. break;
  223. case 1:
  224. return xchg_u8(ptr, x);
  225. break;
  226. }
  227. __xchg_called_with_bad_pointer();
  228. return x;
  229. }
  230. /* XXX
  231. * disable hlt during certain critical i/o operations
  232. */
  233. #define HAVE_DISABLE_HLT
  234. void disable_hlt(void);
  235. void enable_hlt(void);
  236. #define arch_align_stack(x) (x)
  237. #endif