ptrace.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. #ifndef _ASM_M32R_PTRACE_H
  2. #define _ASM_M32R_PTRACE_H
  3. /*
  4. * linux/include/asm-m32r/ptrace.h
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. *
  10. * M32R version:
  11. * Copyright (C) 2001-2002, 2004 Hirokazu Takata <takata at linux-m32r.org>
  12. */
  13. #include <asm/m32r.h> /* M32R_PSW_BSM, M32R_PSW_BPM */
  14. /* 0 - 13 are integer registers (general purpose registers). */
  15. #define PT_R4 0
  16. #define PT_R5 1
  17. #define PT_R6 2
  18. #define PT_REGS 3
  19. #define PT_R0 4
  20. #define PT_R1 5
  21. #define PT_R2 6
  22. #define PT_R3 7
  23. #define PT_R7 8
  24. #define PT_R8 9
  25. #define PT_R9 10
  26. #define PT_R10 11
  27. #define PT_R11 12
  28. #define PT_R12 13
  29. #define PT_SYSCNR 14
  30. #define PT_R13 PT_FP
  31. #define PT_R14 PT_LR
  32. #define PT_R15 PT_SP
  33. /* processor status and miscellaneous context registers. */
  34. #if defined(CONFIG_ISA_M32R2) && defined(CONFIG_ISA_DSP_LEVEL2)
  35. #define PT_ACC0H 15
  36. #define PT_ACC0L 16
  37. #define PT_ACC1H 17
  38. #define PT_ACC1L 18
  39. #define PT_ACCH PT_ACC0H
  40. #define PT_ACCL PT_ACC0L
  41. #elif defined(CONFIG_ISA_M32R2) || defined(CONFIG_ISA_M32R)
  42. #define PT_ACCH 15
  43. #define PT_ACCL 16
  44. #define PT_DUMMY_ACC1H 17
  45. #define PT_DUMMY_ACC1L 18
  46. #else
  47. #error unknown isa conifiguration
  48. #endif
  49. #define PT_PSW 19
  50. #define PT_BPC 20
  51. #define PT_BBPSW 21
  52. #define PT_BBPC 22
  53. #define PT_SPU 23
  54. #define PT_FP 24
  55. #define PT_LR 25
  56. #define PT_SPI 26
  57. #define PT_ORIGR0 27
  58. /* virtual pt_reg entry for gdb */
  59. #define PT_PC 30
  60. #define PT_CBR 31
  61. #define PT_EVB 32
  62. /* Control registers. */
  63. #define SPR_CR0 PT_PSW
  64. #define SPR_CR1 PT_CBR /* read only */
  65. #define SPR_CR2 PT_SPI
  66. #define SPR_CR3 PT_SPU
  67. #define SPR_CR4
  68. #define SPR_CR5 PT_EVB /* part of M32R/E, M32R/I core only */
  69. #define SPR_CR6 PT_BPC
  70. #define SPR_CR7
  71. #define SPR_CR8 PT_BBPSW
  72. #define SPR_CR9
  73. #define SPR_CR10
  74. #define SPR_CR11
  75. #define SPR_CR12
  76. #define SPR_CR13 PT_WR
  77. #define SPR_CR14 PT_BBPC
  78. #define SPR_CR15
  79. /* this struct defines the way the registers are stored on the
  80. stack during a system call. */
  81. struct pt_regs {
  82. /* Saved main processor registers. */
  83. unsigned long r4;
  84. unsigned long r5;
  85. unsigned long r6;
  86. struct pt_regs *pt_regs;
  87. unsigned long r0;
  88. unsigned long r1;
  89. unsigned long r2;
  90. unsigned long r3;
  91. unsigned long r7;
  92. unsigned long r8;
  93. unsigned long r9;
  94. unsigned long r10;
  95. unsigned long r11;
  96. unsigned long r12;
  97. long syscall_nr;
  98. /* Saved main processor status and miscellaneous context registers. */
  99. #if defined(CONFIG_ISA_M32R2) && defined(CONFIG_ISA_DSP_LEVEL2)
  100. unsigned long acc0h;
  101. unsigned long acc0l;
  102. unsigned long acc1h;
  103. unsigned long acc1l;
  104. #elif defined(CONFIG_ISA_M32R2) || defined(CONFIG_ISA_M32R)
  105. unsigned long acch;
  106. unsigned long accl;
  107. unsigned long dummy_acc1h;
  108. unsigned long dummy_acc1l;
  109. #else
  110. #error unknown isa configuration
  111. #endif
  112. unsigned long psw;
  113. unsigned long bpc; /* saved PC for TRAP syscalls */
  114. unsigned long bbpsw;
  115. unsigned long bbpc;
  116. unsigned long spu; /* saved user stack */
  117. unsigned long fp;
  118. unsigned long lr; /* saved PC for JL syscalls */
  119. unsigned long spi; /* saved kernel stack */
  120. unsigned long orig_r0;
  121. };
  122. /* Arbitrarily choose the same ptrace numbers as used by the Sparc code. */
  123. #define PTRACE_GETREGS 12
  124. #define PTRACE_SETREGS 13
  125. #define PTRACE_OLDSETOPTIONS 21
  126. /* options set using PTRACE_SETOPTIONS */
  127. #define PTRACE_O_TRACESYSGOOD 0x00000001
  128. #ifdef __KERNEL__
  129. #define __ARCH_SYS_PTRACE 1
  130. #if defined(CONFIG_ISA_M32R2) || defined(CONFIG_CHIP_VDEC2)
  131. #define user_mode(regs) ((M32R_PSW_BPM & (regs)->psw) != 0)
  132. #elif defined(CONFIG_ISA_M32R)
  133. #define user_mode(regs) ((M32R_PSW_BSM & (regs)->psw) != 0)
  134. #else
  135. #error unknown isa configuration
  136. #endif
  137. #define instruction_pointer(regs) ((regs)->bpc)
  138. #define profile_pc(regs) instruction_pointer(regs)
  139. extern void show_regs(struct pt_regs *);
  140. extern void withdraw_debug_trap(struct pt_regs *regs);
  141. #define task_pt_regs(task) \
  142. ((struct pt_regs *)(task_stack_page(task) + THREAD_SIZE) - 1)
  143. #endif /* __KERNEL */
  144. #endif /* _ASM_M32R_PTRACE_H */