processor.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713
  1. #ifndef _ASM_IA64_PROCESSOR_H
  2. #define _ASM_IA64_PROCESSOR_H
  3. /*
  4. * Copyright (C) 1998-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
  8. * Copyright (C) 1999 Don Dugger <don.dugger@intel.com>
  9. *
  10. * 11/24/98 S.Eranian added ia64_set_iva()
  11. * 12/03/99 D. Mosberger implement thread_saved_pc() via kernel unwind API
  12. * 06/16/00 A. Mallick added csd/ssd/tssd for ia32 support
  13. */
  14. #include <asm/intrinsics.h>
  15. #include <asm/kregs.h>
  16. #include <asm/ptrace.h>
  17. #include <asm/ustack.h>
  18. #define IA64_NUM_DBG_REGS 8
  19. /*
  20. * Limits for PMC and PMD are set to less than maximum architected values
  21. * but should be sufficient for a while
  22. */
  23. #define IA64_NUM_PMC_REGS 64
  24. #define IA64_NUM_PMD_REGS 64
  25. #define DEFAULT_MAP_BASE __IA64_UL_CONST(0x2000000000000000)
  26. #define DEFAULT_TASK_SIZE __IA64_UL_CONST(0xa000000000000000)
  27. /*
  28. * TASK_SIZE really is a mis-named. It really is the maximum user
  29. * space address (plus one). On IA-64, there are five regions of 2TB
  30. * each (assuming 8KB page size), for a total of 8TB of user virtual
  31. * address space.
  32. */
  33. #define TASK_SIZE (current->thread.task_size)
  34. /*
  35. * This decides where the kernel will search for a free chunk of vm
  36. * space during mmap's.
  37. */
  38. #define TASK_UNMAPPED_BASE (current->thread.map_base)
  39. #define IA64_THREAD_FPH_VALID (__IA64_UL(1) << 0) /* floating-point high state valid? */
  40. #define IA64_THREAD_DBG_VALID (__IA64_UL(1) << 1) /* debug registers valid? */
  41. #define IA64_THREAD_PM_VALID (__IA64_UL(1) << 2) /* performance registers valid? */
  42. #define IA64_THREAD_UAC_NOPRINT (__IA64_UL(1) << 3) /* don't log unaligned accesses */
  43. #define IA64_THREAD_UAC_SIGBUS (__IA64_UL(1) << 4) /* generate SIGBUS on unaligned acc. */
  44. #define IA64_THREAD_MIGRATION (__IA64_UL(1) << 5) /* require migration
  45. sync at ctx sw */
  46. #define IA64_THREAD_FPEMU_NOPRINT (__IA64_UL(1) << 6) /* don't log any fpswa faults */
  47. #define IA64_THREAD_FPEMU_SIGFPE (__IA64_UL(1) << 7) /* send a SIGFPE for fpswa faults */
  48. #define IA64_THREAD_UAC_SHIFT 3
  49. #define IA64_THREAD_UAC_MASK (IA64_THREAD_UAC_NOPRINT | IA64_THREAD_UAC_SIGBUS)
  50. #define IA64_THREAD_FPEMU_SHIFT 6
  51. #define IA64_THREAD_FPEMU_MASK (IA64_THREAD_FPEMU_NOPRINT | IA64_THREAD_FPEMU_SIGFPE)
  52. /*
  53. * This shift should be large enough to be able to represent 1000000000/itc_freq with good
  54. * accuracy while being small enough to fit 10*1000000000<<IA64_NSEC_PER_CYC_SHIFT in 64 bits
  55. * (this will give enough slack to represent 10 seconds worth of time as a scaled number).
  56. */
  57. #define IA64_NSEC_PER_CYC_SHIFT 30
  58. #ifndef __ASSEMBLY__
  59. #include <linux/cache.h>
  60. #include <linux/compiler.h>
  61. #include <linux/threads.h>
  62. #include <linux/types.h>
  63. #include <asm/fpu.h>
  64. #include <asm/page.h>
  65. #include <asm/percpu.h>
  66. #include <asm/rse.h>
  67. #include <asm/unwind.h>
  68. #include <asm/atomic.h>
  69. #ifdef CONFIG_NUMA
  70. #include <asm/nodedata.h>
  71. #endif
  72. /* like above but expressed as bitfields for more efficient access: */
  73. struct ia64_psr {
  74. __u64 reserved0 : 1;
  75. __u64 be : 1;
  76. __u64 up : 1;
  77. __u64 ac : 1;
  78. __u64 mfl : 1;
  79. __u64 mfh : 1;
  80. __u64 reserved1 : 7;
  81. __u64 ic : 1;
  82. __u64 i : 1;
  83. __u64 pk : 1;
  84. __u64 reserved2 : 1;
  85. __u64 dt : 1;
  86. __u64 dfl : 1;
  87. __u64 dfh : 1;
  88. __u64 sp : 1;
  89. __u64 pp : 1;
  90. __u64 di : 1;
  91. __u64 si : 1;
  92. __u64 db : 1;
  93. __u64 lp : 1;
  94. __u64 tb : 1;
  95. __u64 rt : 1;
  96. __u64 reserved3 : 4;
  97. __u64 cpl : 2;
  98. __u64 is : 1;
  99. __u64 mc : 1;
  100. __u64 it : 1;
  101. __u64 id : 1;
  102. __u64 da : 1;
  103. __u64 dd : 1;
  104. __u64 ss : 1;
  105. __u64 ri : 2;
  106. __u64 ed : 1;
  107. __u64 bn : 1;
  108. __u64 reserved4 : 19;
  109. };
  110. /*
  111. * CPU type, hardware bug flags, and per-CPU state. Frequently used
  112. * state comes earlier:
  113. */
  114. struct cpuinfo_ia64 {
  115. __u32 softirq_pending;
  116. __u64 itm_delta; /* # of clock cycles between clock ticks */
  117. __u64 itm_next; /* interval timer mask value to use for next clock tick */
  118. __u64 nsec_per_cyc; /* (1000000000<<IA64_NSEC_PER_CYC_SHIFT)/itc_freq */
  119. __u64 unimpl_va_mask; /* mask of unimplemented virtual address bits (from PAL) */
  120. __u64 unimpl_pa_mask; /* mask of unimplemented physical address bits (from PAL) */
  121. __u64 itc_freq; /* frequency of ITC counter */
  122. __u64 proc_freq; /* frequency of processor */
  123. __u64 cyc_per_usec; /* itc_freq/1000000 */
  124. __u64 ptce_base;
  125. __u32 ptce_count[2];
  126. __u32 ptce_stride[2];
  127. struct task_struct *ksoftirqd; /* kernel softirq daemon for this CPU */
  128. #ifdef CONFIG_SMP
  129. __u64 loops_per_jiffy;
  130. int cpu;
  131. __u32 socket_id; /* physical processor socket id */
  132. __u16 core_id; /* core id */
  133. __u16 thread_id; /* thread id */
  134. __u16 num_log; /* Total number of logical processors on
  135. * this socket that were successfully booted */
  136. __u8 cores_per_socket; /* Cores per processor socket */
  137. __u8 threads_per_core; /* Threads per core */
  138. #endif
  139. /* CPUID-derived information: */
  140. __u64 ppn;
  141. __u64 features;
  142. __u8 number;
  143. __u8 revision;
  144. __u8 model;
  145. __u8 family;
  146. __u8 archrev;
  147. char vendor[16];
  148. #ifdef CONFIG_NUMA
  149. struct ia64_node_data *node_data;
  150. #endif
  151. };
  152. DECLARE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  153. /*
  154. * The "local" data variable. It refers to the per-CPU data of the currently executing
  155. * CPU, much like "current" points to the per-task data of the currently executing task.
  156. * Do not use the address of local_cpu_data, since it will be different from
  157. * cpu_data(smp_processor_id())!
  158. */
  159. #define local_cpu_data (&__ia64_per_cpu_var(cpu_info))
  160. #define cpu_data(cpu) (&per_cpu(cpu_info, cpu))
  161. extern void print_cpu_info (struct cpuinfo_ia64 *);
  162. typedef struct {
  163. unsigned long seg;
  164. } mm_segment_t;
  165. #define SET_UNALIGN_CTL(task,value) \
  166. ({ \
  167. (task)->thread.flags = (((task)->thread.flags & ~IA64_THREAD_UAC_MASK) \
  168. | (((value) << IA64_THREAD_UAC_SHIFT) & IA64_THREAD_UAC_MASK)); \
  169. 0; \
  170. })
  171. #define GET_UNALIGN_CTL(task,addr) \
  172. ({ \
  173. put_user(((task)->thread.flags & IA64_THREAD_UAC_MASK) >> IA64_THREAD_UAC_SHIFT, \
  174. (int __user *) (addr)); \
  175. })
  176. #define SET_FPEMU_CTL(task,value) \
  177. ({ \
  178. (task)->thread.flags = (((task)->thread.flags & ~IA64_THREAD_FPEMU_MASK) \
  179. | (((value) << IA64_THREAD_FPEMU_SHIFT) & IA64_THREAD_FPEMU_MASK)); \
  180. 0; \
  181. })
  182. #define GET_FPEMU_CTL(task,addr) \
  183. ({ \
  184. put_user(((task)->thread.flags & IA64_THREAD_FPEMU_MASK) >> IA64_THREAD_FPEMU_SHIFT, \
  185. (int __user *) (addr)); \
  186. })
  187. #ifdef CONFIG_IA32_SUPPORT
  188. struct desc_struct {
  189. unsigned int a, b;
  190. };
  191. #define desc_empty(desc) (!((desc)->a + (desc)->b))
  192. #define desc_equal(desc1, desc2) (((desc1)->a == (desc2)->a) && ((desc1)->b == (desc2)->b))
  193. #define GDT_ENTRY_TLS_ENTRIES 3
  194. #define GDT_ENTRY_TLS_MIN 6
  195. #define GDT_ENTRY_TLS_MAX (GDT_ENTRY_TLS_MIN + GDT_ENTRY_TLS_ENTRIES - 1)
  196. #define TLS_SIZE (GDT_ENTRY_TLS_ENTRIES * 8)
  197. struct partial_page_list;
  198. #endif
  199. struct thread_struct {
  200. __u32 flags; /* various thread flags (see IA64_THREAD_*) */
  201. /* writing on_ustack is performance-critical, so it's worth spending 8 bits on it... */
  202. __u8 on_ustack; /* executing on user-stacks? */
  203. __u8 pad[3];
  204. __u64 ksp; /* kernel stack pointer */
  205. __u64 map_base; /* base address for get_unmapped_area() */
  206. __u64 task_size; /* limit for task size */
  207. __u64 rbs_bot; /* the base address for the RBS */
  208. int last_fph_cpu; /* CPU that may hold the contents of f32-f127 */
  209. #ifdef CONFIG_IA32_SUPPORT
  210. __u64 eflag; /* IA32 EFLAGS reg */
  211. __u64 fsr; /* IA32 floating pt status reg */
  212. __u64 fcr; /* IA32 floating pt control reg */
  213. __u64 fir; /* IA32 fp except. instr. reg */
  214. __u64 fdr; /* IA32 fp except. data reg */
  215. __u64 old_k1; /* old value of ar.k1 */
  216. __u64 old_iob; /* old IOBase value */
  217. struct partial_page_list *ppl; /* partial page list for 4K page size issue */
  218. /* cached TLS descriptors. */
  219. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  220. # define INIT_THREAD_IA32 .eflag = 0, \
  221. .fsr = 0, \
  222. .fcr = 0x17800000037fULL, \
  223. .fir = 0, \
  224. .fdr = 0, \
  225. .old_k1 = 0, \
  226. .old_iob = 0, \
  227. .ppl = NULL,
  228. #else
  229. # define INIT_THREAD_IA32
  230. #endif /* CONFIG_IA32_SUPPORT */
  231. #ifdef CONFIG_PERFMON
  232. __u64 pmcs[IA64_NUM_PMC_REGS];
  233. __u64 pmds[IA64_NUM_PMD_REGS];
  234. void *pfm_context; /* pointer to detailed PMU context */
  235. unsigned long pfm_needs_checking; /* when >0, pending perfmon work on kernel exit */
  236. # define INIT_THREAD_PM .pmcs = {0UL, }, \
  237. .pmds = {0UL, }, \
  238. .pfm_context = NULL, \
  239. .pfm_needs_checking = 0UL,
  240. #else
  241. # define INIT_THREAD_PM
  242. #endif
  243. __u64 dbr[IA64_NUM_DBG_REGS];
  244. __u64 ibr[IA64_NUM_DBG_REGS];
  245. struct ia64_fpreg fph[96]; /* saved/loaded on demand */
  246. };
  247. #define INIT_THREAD { \
  248. .flags = 0, \
  249. .on_ustack = 0, \
  250. .ksp = 0, \
  251. .map_base = DEFAULT_MAP_BASE, \
  252. .rbs_bot = STACK_TOP - DEFAULT_USER_STACK_SIZE, \
  253. .task_size = DEFAULT_TASK_SIZE, \
  254. .last_fph_cpu = -1, \
  255. INIT_THREAD_IA32 \
  256. INIT_THREAD_PM \
  257. .dbr = {0, }, \
  258. .ibr = {0, }, \
  259. .fph = {{{{0}}}, } \
  260. }
  261. #define start_thread(regs,new_ip,new_sp) do { \
  262. set_fs(USER_DS); \
  263. regs->cr_ipsr = ((regs->cr_ipsr | (IA64_PSR_BITS_TO_SET | IA64_PSR_CPL)) \
  264. & ~(IA64_PSR_BITS_TO_CLEAR | IA64_PSR_RI | IA64_PSR_IS)); \
  265. regs->cr_iip = new_ip; \
  266. regs->ar_rsc = 0xf; /* eager mode, privilege level 3 */ \
  267. regs->ar_rnat = 0; \
  268. regs->ar_bspstore = current->thread.rbs_bot; \
  269. regs->ar_fpsr = FPSR_DEFAULT; \
  270. regs->loadrs = 0; \
  271. regs->r8 = current->mm->dumpable; /* set "don't zap registers" flag */ \
  272. regs->r12 = new_sp - 16; /* allocate 16 byte scratch area */ \
  273. if (unlikely(!current->mm->dumpable)) { \
  274. /* \
  275. * Zap scratch regs to avoid leaking bits between processes with different \
  276. * uid/privileges. \
  277. */ \
  278. regs->ar_pfs = 0; regs->b0 = 0; regs->pr = 0; \
  279. regs->r1 = 0; regs->r9 = 0; regs->r11 = 0; regs->r13 = 0; regs->r15 = 0; \
  280. } \
  281. } while (0)
  282. /* Forward declarations, a strange C thing... */
  283. struct mm_struct;
  284. struct task_struct;
  285. /*
  286. * Free all resources held by a thread. This is called after the
  287. * parent of DEAD_TASK has collected the exit status of the task via
  288. * wait().
  289. */
  290. #define release_thread(dead_task)
  291. /* Prepare to copy thread state - unlazy all lazy status */
  292. #define prepare_to_copy(tsk) do { } while (0)
  293. /*
  294. * This is the mechanism for creating a new kernel thread.
  295. *
  296. * NOTE 1: Only a kernel-only process (ie the swapper or direct
  297. * descendants who haven't done an "execve()") should use this: it
  298. * will work within a system call from a "real" process, but the
  299. * process memory space will not be free'd until both the parent and
  300. * the child have exited.
  301. *
  302. * NOTE 2: This MUST NOT be an inlined function. Otherwise, we get
  303. * into trouble in init/main.c when the child thread returns to
  304. * do_basic_setup() and the timing is such that free_initmem() has
  305. * been called already.
  306. */
  307. extern pid_t kernel_thread (int (*fn)(void *), void *arg, unsigned long flags);
  308. /* Get wait channel for task P. */
  309. extern unsigned long get_wchan (struct task_struct *p);
  310. /* Return instruction pointer of blocked task TSK. */
  311. #define KSTK_EIP(tsk) \
  312. ({ \
  313. struct pt_regs *_regs = task_pt_regs(tsk); \
  314. _regs->cr_iip + ia64_psr(_regs)->ri; \
  315. })
  316. /* Return stack pointer of blocked task TSK. */
  317. #define KSTK_ESP(tsk) ((tsk)->thread.ksp)
  318. extern void ia64_getreg_unknown_kr (void);
  319. extern void ia64_setreg_unknown_kr (void);
  320. #define ia64_get_kr(regnum) \
  321. ({ \
  322. unsigned long r = 0; \
  323. \
  324. switch (regnum) { \
  325. case 0: r = ia64_getreg(_IA64_REG_AR_KR0); break; \
  326. case 1: r = ia64_getreg(_IA64_REG_AR_KR1); break; \
  327. case 2: r = ia64_getreg(_IA64_REG_AR_KR2); break; \
  328. case 3: r = ia64_getreg(_IA64_REG_AR_KR3); break; \
  329. case 4: r = ia64_getreg(_IA64_REG_AR_KR4); break; \
  330. case 5: r = ia64_getreg(_IA64_REG_AR_KR5); break; \
  331. case 6: r = ia64_getreg(_IA64_REG_AR_KR6); break; \
  332. case 7: r = ia64_getreg(_IA64_REG_AR_KR7); break; \
  333. default: ia64_getreg_unknown_kr(); break; \
  334. } \
  335. r; \
  336. })
  337. #define ia64_set_kr(regnum, r) \
  338. ({ \
  339. switch (regnum) { \
  340. case 0: ia64_setreg(_IA64_REG_AR_KR0, r); break; \
  341. case 1: ia64_setreg(_IA64_REG_AR_KR1, r); break; \
  342. case 2: ia64_setreg(_IA64_REG_AR_KR2, r); break; \
  343. case 3: ia64_setreg(_IA64_REG_AR_KR3, r); break; \
  344. case 4: ia64_setreg(_IA64_REG_AR_KR4, r); break; \
  345. case 5: ia64_setreg(_IA64_REG_AR_KR5, r); break; \
  346. case 6: ia64_setreg(_IA64_REG_AR_KR6, r); break; \
  347. case 7: ia64_setreg(_IA64_REG_AR_KR7, r); break; \
  348. default: ia64_setreg_unknown_kr(); break; \
  349. } \
  350. })
  351. /*
  352. * The following three macros can't be inline functions because we don't have struct
  353. * task_struct at this point.
  354. */
  355. /*
  356. * Return TRUE if task T owns the fph partition of the CPU we're running on.
  357. * Must be called from code that has preemption disabled.
  358. */
  359. #define ia64_is_local_fpu_owner(t) \
  360. ({ \
  361. struct task_struct *__ia64_islfo_task = (t); \
  362. (__ia64_islfo_task->thread.last_fph_cpu == smp_processor_id() \
  363. && __ia64_islfo_task == (struct task_struct *) ia64_get_kr(IA64_KR_FPU_OWNER)); \
  364. })
  365. /*
  366. * Mark task T as owning the fph partition of the CPU we're running on.
  367. * Must be called from code that has preemption disabled.
  368. */
  369. #define ia64_set_local_fpu_owner(t) do { \
  370. struct task_struct *__ia64_slfo_task = (t); \
  371. __ia64_slfo_task->thread.last_fph_cpu = smp_processor_id(); \
  372. ia64_set_kr(IA64_KR_FPU_OWNER, (unsigned long) __ia64_slfo_task); \
  373. } while (0)
  374. /* Mark the fph partition of task T as being invalid on all CPUs. */
  375. #define ia64_drop_fpu(t) ((t)->thread.last_fph_cpu = -1)
  376. extern void __ia64_init_fpu (void);
  377. extern void __ia64_save_fpu (struct ia64_fpreg *fph);
  378. extern void __ia64_load_fpu (struct ia64_fpreg *fph);
  379. extern void ia64_save_debug_regs (unsigned long *save_area);
  380. extern void ia64_load_debug_regs (unsigned long *save_area);
  381. #ifdef CONFIG_IA32_SUPPORT
  382. extern void ia32_save_state (struct task_struct *task);
  383. extern void ia32_load_state (struct task_struct *task);
  384. #endif
  385. #define ia64_fph_enable() do { ia64_rsm(IA64_PSR_DFH); ia64_srlz_d(); } while (0)
  386. #define ia64_fph_disable() do { ia64_ssm(IA64_PSR_DFH); ia64_srlz_d(); } while (0)
  387. /* load fp 0.0 into fph */
  388. static inline void
  389. ia64_init_fpu (void) {
  390. ia64_fph_enable();
  391. __ia64_init_fpu();
  392. ia64_fph_disable();
  393. }
  394. /* save f32-f127 at FPH */
  395. static inline void
  396. ia64_save_fpu (struct ia64_fpreg *fph) {
  397. ia64_fph_enable();
  398. __ia64_save_fpu(fph);
  399. ia64_fph_disable();
  400. }
  401. /* load f32-f127 from FPH */
  402. static inline void
  403. ia64_load_fpu (struct ia64_fpreg *fph) {
  404. ia64_fph_enable();
  405. __ia64_load_fpu(fph);
  406. ia64_fph_disable();
  407. }
  408. static inline __u64
  409. ia64_clear_ic (void)
  410. {
  411. __u64 psr;
  412. psr = ia64_getreg(_IA64_REG_PSR);
  413. ia64_stop();
  414. ia64_rsm(IA64_PSR_I | IA64_PSR_IC);
  415. ia64_srlz_i();
  416. return psr;
  417. }
  418. /*
  419. * Restore the psr.
  420. */
  421. static inline void
  422. ia64_set_psr (__u64 psr)
  423. {
  424. ia64_stop();
  425. ia64_setreg(_IA64_REG_PSR_L, psr);
  426. ia64_srlz_d();
  427. }
  428. /*
  429. * Insert a translation into an instruction and/or data translation
  430. * register.
  431. */
  432. static inline void
  433. ia64_itr (__u64 target_mask, __u64 tr_num,
  434. __u64 vmaddr, __u64 pte,
  435. __u64 log_page_size)
  436. {
  437. ia64_setreg(_IA64_REG_CR_ITIR, (log_page_size << 2));
  438. ia64_setreg(_IA64_REG_CR_IFA, vmaddr);
  439. ia64_stop();
  440. if (target_mask & 0x1)
  441. ia64_itri(tr_num, pte);
  442. if (target_mask & 0x2)
  443. ia64_itrd(tr_num, pte);
  444. }
  445. /*
  446. * Insert a translation into the instruction and/or data translation
  447. * cache.
  448. */
  449. static inline void
  450. ia64_itc (__u64 target_mask, __u64 vmaddr, __u64 pte,
  451. __u64 log_page_size)
  452. {
  453. ia64_setreg(_IA64_REG_CR_ITIR, (log_page_size << 2));
  454. ia64_setreg(_IA64_REG_CR_IFA, vmaddr);
  455. ia64_stop();
  456. /* as per EAS2.6, itc must be the last instruction in an instruction group */
  457. if (target_mask & 0x1)
  458. ia64_itci(pte);
  459. if (target_mask & 0x2)
  460. ia64_itcd(pte);
  461. }
  462. /*
  463. * Purge a range of addresses from instruction and/or data translation
  464. * register(s).
  465. */
  466. static inline void
  467. ia64_ptr (__u64 target_mask, __u64 vmaddr, __u64 log_size)
  468. {
  469. if (target_mask & 0x1)
  470. ia64_ptri(vmaddr, (log_size << 2));
  471. if (target_mask & 0x2)
  472. ia64_ptrd(vmaddr, (log_size << 2));
  473. }
  474. /* Set the interrupt vector address. The address must be suitably aligned (32KB). */
  475. static inline void
  476. ia64_set_iva (void *ivt_addr)
  477. {
  478. ia64_setreg(_IA64_REG_CR_IVA, (__u64) ivt_addr);
  479. ia64_srlz_i();
  480. }
  481. /* Set the page table address and control bits. */
  482. static inline void
  483. ia64_set_pta (__u64 pta)
  484. {
  485. /* Note: srlz.i implies srlz.d */
  486. ia64_setreg(_IA64_REG_CR_PTA, pta);
  487. ia64_srlz_i();
  488. }
  489. static inline void
  490. ia64_eoi (void)
  491. {
  492. ia64_setreg(_IA64_REG_CR_EOI, 0);
  493. ia64_srlz_d();
  494. }
  495. #define cpu_relax() ia64_hint(ia64_hint_pause)
  496. static inline int
  497. ia64_get_irr(unsigned int vector)
  498. {
  499. unsigned int reg = vector / 64;
  500. unsigned int bit = vector % 64;
  501. u64 irr;
  502. switch (reg) {
  503. case 0: irr = ia64_getreg(_IA64_REG_CR_IRR0); break;
  504. case 1: irr = ia64_getreg(_IA64_REG_CR_IRR1); break;
  505. case 2: irr = ia64_getreg(_IA64_REG_CR_IRR2); break;
  506. case 3: irr = ia64_getreg(_IA64_REG_CR_IRR3); break;
  507. }
  508. return test_bit(bit, &irr);
  509. }
  510. static inline void
  511. ia64_set_lrr0 (unsigned long val)
  512. {
  513. ia64_setreg(_IA64_REG_CR_LRR0, val);
  514. ia64_srlz_d();
  515. }
  516. static inline void
  517. ia64_set_lrr1 (unsigned long val)
  518. {
  519. ia64_setreg(_IA64_REG_CR_LRR1, val);
  520. ia64_srlz_d();
  521. }
  522. /*
  523. * Given the address to which a spill occurred, return the unat bit
  524. * number that corresponds to this address.
  525. */
  526. static inline __u64
  527. ia64_unat_pos (void *spill_addr)
  528. {
  529. return ((__u64) spill_addr >> 3) & 0x3f;
  530. }
  531. /*
  532. * Set the NaT bit of an integer register which was spilled at address
  533. * SPILL_ADDR. UNAT is the mask to be updated.
  534. */
  535. static inline void
  536. ia64_set_unat (__u64 *unat, void *spill_addr, unsigned long nat)
  537. {
  538. __u64 bit = ia64_unat_pos(spill_addr);
  539. __u64 mask = 1UL << bit;
  540. *unat = (*unat & ~mask) | (nat << bit);
  541. }
  542. /*
  543. * Return saved PC of a blocked thread.
  544. * Note that the only way T can block is through a call to schedule() -> switch_to().
  545. */
  546. static inline unsigned long
  547. thread_saved_pc (struct task_struct *t)
  548. {
  549. struct unw_frame_info info;
  550. unsigned long ip;
  551. unw_init_from_blocked_task(&info, t);
  552. if (unw_unwind(&info) < 0)
  553. return 0;
  554. unw_get_ip(&info, &ip);
  555. return ip;
  556. }
  557. /*
  558. * Get the current instruction/program counter value.
  559. */
  560. #define current_text_addr() \
  561. ({ void *_pc; _pc = (void *)ia64_getreg(_IA64_REG_IP); _pc; })
  562. static inline __u64
  563. ia64_get_ivr (void)
  564. {
  565. __u64 r;
  566. ia64_srlz_d();
  567. r = ia64_getreg(_IA64_REG_CR_IVR);
  568. ia64_srlz_d();
  569. return r;
  570. }
  571. static inline void
  572. ia64_set_dbr (__u64 regnum, __u64 value)
  573. {
  574. __ia64_set_dbr(regnum, value);
  575. #ifdef CONFIG_ITANIUM
  576. ia64_srlz_d();
  577. #endif
  578. }
  579. static inline __u64
  580. ia64_get_dbr (__u64 regnum)
  581. {
  582. __u64 retval;
  583. retval = __ia64_get_dbr(regnum);
  584. #ifdef CONFIG_ITANIUM
  585. ia64_srlz_d();
  586. #endif
  587. return retval;
  588. }
  589. static inline __u64
  590. ia64_rotr (__u64 w, __u64 n)
  591. {
  592. return (w >> n) | (w << (64 - n));
  593. }
  594. #define ia64_rotl(w,n) ia64_rotr((w), (64) - (n))
  595. /*
  596. * Take a mapped kernel address and return the equivalent address
  597. * in the region 7 identity mapped virtual area.
  598. */
  599. static inline void *
  600. ia64_imva (void *addr)
  601. {
  602. void *result;
  603. result = (void *) ia64_tpa(addr);
  604. return __va(result);
  605. }
  606. #define ARCH_HAS_PREFETCH
  607. #define ARCH_HAS_PREFETCHW
  608. #define ARCH_HAS_SPINLOCK_PREFETCH
  609. #define PREFETCH_STRIDE L1_CACHE_BYTES
  610. static inline void
  611. prefetch (const void *x)
  612. {
  613. ia64_lfetch(ia64_lfhint_none, x);
  614. }
  615. static inline void
  616. prefetchw (const void *x)
  617. {
  618. ia64_lfetch_excl(ia64_lfhint_none, x);
  619. }
  620. #define spin_lock_prefetch(x) prefetchw(x)
  621. extern unsigned long boot_option_idle_override;
  622. #endif /* !__ASSEMBLY__ */
  623. #endif /* _ASM_IA64_PROCESSOR_H */