sata_sil24.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #include <asm/io.h>
  31. #define DRV_NAME "sata_sil24"
  32. #define DRV_VERSION "0.3"
  33. /*
  34. * Port request block (PRB) 32 bytes
  35. */
  36. struct sil24_prb {
  37. __le16 ctrl;
  38. __le16 prot;
  39. __le32 rx_cnt;
  40. u8 fis[6 * 4];
  41. };
  42. /*
  43. * Scatter gather entry (SGE) 16 bytes
  44. */
  45. struct sil24_sge {
  46. __le64 addr;
  47. __le32 cnt;
  48. __le32 flags;
  49. };
  50. /*
  51. * Port multiplier
  52. */
  53. struct sil24_port_multiplier {
  54. __le32 diag;
  55. __le32 sactive;
  56. };
  57. enum {
  58. /*
  59. * Global controller registers (128 bytes @ BAR0)
  60. */
  61. /* 32 bit regs */
  62. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  63. HOST_CTRL = 0x40,
  64. HOST_IRQ_STAT = 0x44,
  65. HOST_PHY_CFG = 0x48,
  66. HOST_BIST_CTRL = 0x50,
  67. HOST_BIST_PTRN = 0x54,
  68. HOST_BIST_STAT = 0x58,
  69. HOST_MEM_BIST_STAT = 0x5c,
  70. HOST_FLASH_CMD = 0x70,
  71. /* 8 bit regs */
  72. HOST_FLASH_DATA = 0x74,
  73. HOST_TRANSITION_DETECT = 0x75,
  74. HOST_GPIO_CTRL = 0x76,
  75. HOST_I2C_ADDR = 0x78, /* 32 bit */
  76. HOST_I2C_DATA = 0x7c,
  77. HOST_I2C_XFER_CNT = 0x7e,
  78. HOST_I2C_CTRL = 0x7f,
  79. /* HOST_SLOT_STAT bits */
  80. HOST_SSTAT_ATTN = (1 << 31),
  81. /* HOST_CTRL bits */
  82. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  83. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  84. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  85. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  86. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  87. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  88. /*
  89. * Port registers
  90. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  91. */
  92. PORT_REGS_SIZE = 0x2000,
  93. PORT_LRAM = 0x0000, /* 31 LRAM slots and PM regs */
  94. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  95. PORT_PM = 0x0f80, /* 8 bytes PM * 16 (128 bytes) */
  96. /* 32 bit regs */
  97. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  98. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  99. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  100. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  101. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  102. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  103. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  104. PORT_CMD_ERR = 0x1024, /* command error number */
  105. PORT_FIS_CFG = 0x1028,
  106. PORT_FIFO_THRES = 0x102c,
  107. /* 16 bit regs */
  108. PORT_DECODE_ERR_CNT = 0x1040,
  109. PORT_DECODE_ERR_THRESH = 0x1042,
  110. PORT_CRC_ERR_CNT = 0x1044,
  111. PORT_CRC_ERR_THRESH = 0x1046,
  112. PORT_HSHK_ERR_CNT = 0x1048,
  113. PORT_HSHK_ERR_THRESH = 0x104a,
  114. /* 32 bit regs */
  115. PORT_PHY_CFG = 0x1050,
  116. PORT_SLOT_STAT = 0x1800,
  117. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  118. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  119. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  120. PORT_SCONTROL = 0x1f00,
  121. PORT_SSTATUS = 0x1f04,
  122. PORT_SERROR = 0x1f08,
  123. PORT_SACTIVE = 0x1f0c,
  124. /* PORT_CTRL_STAT bits */
  125. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  126. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  127. PORT_CS_INIT = (1 << 2), /* port initialize */
  128. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  129. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  130. PORT_CS_RESUME = (1 << 6), /* port resume */
  131. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  132. PORT_CS_PM_EN = (1 << 13), /* port multiplier enable */
  133. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  134. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  135. /* bits[11:0] are masked */
  136. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  137. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  138. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  139. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  140. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  141. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  142. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  143. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  144. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  145. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  146. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  147. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  148. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  149. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  150. PORT_IRQ_UNK_FIS,
  151. /* bits[27:16] are unmasked (raw) */
  152. PORT_IRQ_RAW_SHIFT = 16,
  153. PORT_IRQ_MASKED_MASK = 0x7ff,
  154. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  155. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  156. PORT_IRQ_STEER_SHIFT = 30,
  157. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  158. /* PORT_CMD_ERR constants */
  159. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  160. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  161. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  162. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  163. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  164. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  165. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  166. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  167. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  168. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  169. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  170. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  171. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  172. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  173. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  174. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  175. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  176. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  177. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  178. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  179. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  180. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  181. /* bits of PRB control field */
  182. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  183. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  184. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  185. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  186. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  187. /* PRB protocol field */
  188. PRB_PROT_PACKET = (1 << 0),
  189. PRB_PROT_TCQ = (1 << 1),
  190. PRB_PROT_NCQ = (1 << 2),
  191. PRB_PROT_READ = (1 << 3),
  192. PRB_PROT_WRITE = (1 << 4),
  193. PRB_PROT_TRANSPARENT = (1 << 5),
  194. /*
  195. * Other constants
  196. */
  197. SGE_TRM = (1 << 31), /* Last SGE in chain */
  198. SGE_LNK = (1 << 30), /* linked list
  199. Points to SGT, not SGE */
  200. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  201. data address ignored */
  202. SIL24_MAX_CMDS = 31,
  203. /* board id */
  204. BID_SIL3124 = 0,
  205. BID_SIL3132 = 1,
  206. BID_SIL3131 = 2,
  207. /* host flags */
  208. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  209. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  210. ATA_FLAG_NCQ | ATA_FLAG_SKIP_D2H_BSY,
  211. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  212. IRQ_STAT_4PORTS = 0xf,
  213. };
  214. struct sil24_ata_block {
  215. struct sil24_prb prb;
  216. struct sil24_sge sge[LIBATA_MAX_PRD];
  217. };
  218. struct sil24_atapi_block {
  219. struct sil24_prb prb;
  220. u8 cdb[16];
  221. struct sil24_sge sge[LIBATA_MAX_PRD - 1];
  222. };
  223. union sil24_cmd_block {
  224. struct sil24_ata_block ata;
  225. struct sil24_atapi_block atapi;
  226. };
  227. static struct sil24_cerr_info {
  228. unsigned int err_mask, action;
  229. const char *desc;
  230. } sil24_cerr_db[] = {
  231. [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  232. "device error" },
  233. [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  234. "device error via D2H FIS" },
  235. [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  236. "device error via SDB FIS" },
  237. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  238. "error in data FIS" },
  239. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  240. "failed to transmit command FIS" },
  241. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  242. "protocol mismatch" },
  243. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  244. "data directon mismatch" },
  245. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  246. "ran out of SGEs while writing" },
  247. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  248. "ran out of SGEs while reading" },
  249. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  250. "invalid data directon for ATAPI CDB" },
  251. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  252. "SGT no on qword boundary" },
  253. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  254. "PCI target abort while fetching SGT" },
  255. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  256. "PCI master abort while fetching SGT" },
  257. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  258. "PCI parity error while fetching SGT" },
  259. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  260. "PRB not on qword boundary" },
  261. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  262. "PCI target abort while fetching PRB" },
  263. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  264. "PCI master abort while fetching PRB" },
  265. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  266. "PCI parity error while fetching PRB" },
  267. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  268. "undefined error while transferring data" },
  269. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  270. "PCI target abort while transferring data" },
  271. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  272. "PCI master abort while transferring data" },
  273. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  274. "PCI parity error while transferring data" },
  275. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  276. "FIS received while sending service FIS" },
  277. };
  278. /*
  279. * ap->private_data
  280. *
  281. * The preview driver always returned 0 for status. We emulate it
  282. * here from the previous interrupt.
  283. */
  284. struct sil24_port_priv {
  285. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  286. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  287. struct ata_taskfile tf; /* Cached taskfile registers */
  288. };
  289. /* ap->host_set->private_data */
  290. struct sil24_host_priv {
  291. void __iomem *host_base; /* global controller control (128 bytes @BAR0) */
  292. void __iomem *port_base; /* port registers (4 * 8192 bytes @BAR2) */
  293. };
  294. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev);
  295. static u8 sil24_check_status(struct ata_port *ap);
  296. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
  297. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  298. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  299. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  300. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  301. static void sil24_irq_clear(struct ata_port *ap);
  302. static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs);
  303. static void sil24_freeze(struct ata_port *ap);
  304. static void sil24_thaw(struct ata_port *ap);
  305. static void sil24_error_handler(struct ata_port *ap);
  306. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  307. static int sil24_port_start(struct ata_port *ap);
  308. static void sil24_port_stop(struct ata_port *ap);
  309. static void sil24_host_stop(struct ata_host_set *host_set);
  310. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  311. static int sil24_pci_device_resume(struct pci_dev *pdev);
  312. static const struct pci_device_id sil24_pci_tbl[] = {
  313. { 0x1095, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
  314. { 0x8086, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
  315. { 0x1095, 0x3132, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3132 },
  316. { 0x1095, 0x3131, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
  317. { 0x1095, 0x3531, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
  318. { } /* terminate list */
  319. };
  320. static struct pci_driver sil24_pci_driver = {
  321. .name = DRV_NAME,
  322. .id_table = sil24_pci_tbl,
  323. .probe = sil24_init_one,
  324. .remove = ata_pci_remove_one, /* safe? */
  325. .suspend = ata_pci_device_suspend,
  326. .resume = sil24_pci_device_resume,
  327. };
  328. static struct scsi_host_template sil24_sht = {
  329. .module = THIS_MODULE,
  330. .name = DRV_NAME,
  331. .ioctl = ata_scsi_ioctl,
  332. .queuecommand = ata_scsi_queuecmd,
  333. .change_queue_depth = ata_scsi_change_queue_depth,
  334. .can_queue = SIL24_MAX_CMDS,
  335. .this_id = ATA_SHT_THIS_ID,
  336. .sg_tablesize = LIBATA_MAX_PRD,
  337. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  338. .emulated = ATA_SHT_EMULATED,
  339. .use_clustering = ATA_SHT_USE_CLUSTERING,
  340. .proc_name = DRV_NAME,
  341. .dma_boundary = ATA_DMA_BOUNDARY,
  342. .slave_configure = ata_scsi_slave_config,
  343. .slave_destroy = ata_scsi_slave_destroy,
  344. .bios_param = ata_std_bios_param,
  345. .suspend = ata_scsi_device_suspend,
  346. .resume = ata_scsi_device_resume,
  347. };
  348. static const struct ata_port_operations sil24_ops = {
  349. .port_disable = ata_port_disable,
  350. .dev_config = sil24_dev_config,
  351. .check_status = sil24_check_status,
  352. .check_altstatus = sil24_check_status,
  353. .dev_select = ata_noop_dev_select,
  354. .tf_read = sil24_tf_read,
  355. .qc_prep = sil24_qc_prep,
  356. .qc_issue = sil24_qc_issue,
  357. .irq_handler = sil24_interrupt,
  358. .irq_clear = sil24_irq_clear,
  359. .scr_read = sil24_scr_read,
  360. .scr_write = sil24_scr_write,
  361. .freeze = sil24_freeze,
  362. .thaw = sil24_thaw,
  363. .error_handler = sil24_error_handler,
  364. .post_internal_cmd = sil24_post_internal_cmd,
  365. .port_start = sil24_port_start,
  366. .port_stop = sil24_port_stop,
  367. .host_stop = sil24_host_stop,
  368. };
  369. /*
  370. * Use bits 30-31 of host_flags to encode available port numbers.
  371. * Current maxium is 4.
  372. */
  373. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  374. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  375. static struct ata_port_info sil24_port_info[] = {
  376. /* sil_3124 */
  377. {
  378. .sht = &sil24_sht,
  379. .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  380. SIL24_FLAG_PCIX_IRQ_WOC,
  381. .pio_mask = 0x1f, /* pio0-4 */
  382. .mwdma_mask = 0x07, /* mwdma0-2 */
  383. .udma_mask = 0x3f, /* udma0-5 */
  384. .port_ops = &sil24_ops,
  385. },
  386. /* sil_3132 */
  387. {
  388. .sht = &sil24_sht,
  389. .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  390. .pio_mask = 0x1f, /* pio0-4 */
  391. .mwdma_mask = 0x07, /* mwdma0-2 */
  392. .udma_mask = 0x3f, /* udma0-5 */
  393. .port_ops = &sil24_ops,
  394. },
  395. /* sil_3131/sil_3531 */
  396. {
  397. .sht = &sil24_sht,
  398. .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  399. .pio_mask = 0x1f, /* pio0-4 */
  400. .mwdma_mask = 0x07, /* mwdma0-2 */
  401. .udma_mask = 0x3f, /* udma0-5 */
  402. .port_ops = &sil24_ops,
  403. },
  404. };
  405. static int sil24_tag(int tag)
  406. {
  407. if (unlikely(ata_tag_internal(tag)))
  408. return 0;
  409. return tag;
  410. }
  411. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev)
  412. {
  413. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  414. if (dev->cdb_len == 16)
  415. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  416. else
  417. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  418. }
  419. static inline void sil24_update_tf(struct ata_port *ap)
  420. {
  421. struct sil24_port_priv *pp = ap->private_data;
  422. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  423. struct sil24_prb __iomem *prb = port;
  424. u8 fis[6 * 4];
  425. memcpy_fromio(fis, prb->fis, 6 * 4);
  426. ata_tf_from_fis(fis, &pp->tf);
  427. }
  428. static u8 sil24_check_status(struct ata_port *ap)
  429. {
  430. struct sil24_port_priv *pp = ap->private_data;
  431. return pp->tf.command;
  432. }
  433. static int sil24_scr_map[] = {
  434. [SCR_CONTROL] = 0,
  435. [SCR_STATUS] = 1,
  436. [SCR_ERROR] = 2,
  437. [SCR_ACTIVE] = 3,
  438. };
  439. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
  440. {
  441. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  442. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  443. void __iomem *addr;
  444. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  445. return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  446. }
  447. return 0xffffffffU;
  448. }
  449. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  450. {
  451. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  452. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  453. void __iomem *addr;
  454. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  455. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  456. }
  457. }
  458. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  459. {
  460. struct sil24_port_priv *pp = ap->private_data;
  461. *tf = pp->tf;
  462. }
  463. static int sil24_init_port(struct ata_port *ap)
  464. {
  465. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  466. u32 tmp;
  467. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  468. ata_wait_register(port + PORT_CTRL_STAT,
  469. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  470. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  471. PORT_CS_RDY, 0, 10, 100);
  472. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
  473. return -EIO;
  474. return 0;
  475. }
  476. static int sil24_softreset(struct ata_port *ap, unsigned int *class)
  477. {
  478. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  479. struct sil24_port_priv *pp = ap->private_data;
  480. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  481. dma_addr_t paddr = pp->cmd_block_dma;
  482. u32 mask, irq_stat;
  483. const char *reason;
  484. DPRINTK("ENTER\n");
  485. if (ata_port_offline(ap)) {
  486. DPRINTK("PHY reports no device\n");
  487. *class = ATA_DEV_NONE;
  488. goto out;
  489. }
  490. /* put the port into known state */
  491. if (sil24_init_port(ap)) {
  492. reason ="port not ready";
  493. goto err;
  494. }
  495. /* do SRST */
  496. prb->ctrl = cpu_to_le16(PRB_CTRL_SRST);
  497. prb->fis[1] = 0; /* no PM yet */
  498. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  499. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  500. mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  501. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, mask, 0x0,
  502. 100, ATA_TMOUT_BOOT / HZ * 1000);
  503. writel(irq_stat, port + PORT_IRQ_STAT); /* clear IRQs */
  504. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  505. if (!(irq_stat & PORT_IRQ_COMPLETE)) {
  506. if (irq_stat & PORT_IRQ_ERROR)
  507. reason = "SRST command error";
  508. else
  509. reason = "timeout";
  510. goto err;
  511. }
  512. sil24_update_tf(ap);
  513. *class = ata_dev_classify(&pp->tf);
  514. if (*class == ATA_DEV_UNKNOWN)
  515. *class = ATA_DEV_NONE;
  516. out:
  517. DPRINTK("EXIT, class=%u\n", *class);
  518. return 0;
  519. err:
  520. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  521. return -EIO;
  522. }
  523. static int sil24_hardreset(struct ata_port *ap, unsigned int *class)
  524. {
  525. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  526. const char *reason;
  527. int tout_msec, rc;
  528. u32 tmp;
  529. /* sil24 does the right thing(tm) without any protection */
  530. sata_set_spd(ap);
  531. tout_msec = 100;
  532. if (ata_port_online(ap))
  533. tout_msec = 5000;
  534. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  535. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  536. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
  537. /* SStatus oscillates between zero and valid status after
  538. * DEV_RST, debounce it.
  539. */
  540. rc = sata_phy_debounce(ap, sata_deb_timing_long);
  541. if (rc) {
  542. reason = "PHY debouncing failed";
  543. goto err;
  544. }
  545. if (tmp & PORT_CS_DEV_RST) {
  546. if (ata_port_offline(ap))
  547. return 0;
  548. reason = "link not ready";
  549. goto err;
  550. }
  551. /* Sil24 doesn't store signature FIS after hardreset, so we
  552. * can't wait for BSY to clear. Some devices take a long time
  553. * to get ready and those devices will choke if we don't wait
  554. * for BSY clearance here. Tell libata to perform follow-up
  555. * softreset.
  556. */
  557. return -EAGAIN;
  558. err:
  559. ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason);
  560. return -EIO;
  561. }
  562. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  563. struct sil24_sge *sge)
  564. {
  565. struct scatterlist *sg;
  566. unsigned int idx = 0;
  567. ata_for_each_sg(sg, qc) {
  568. sge->addr = cpu_to_le64(sg_dma_address(sg));
  569. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  570. if (ata_sg_is_last(sg, qc))
  571. sge->flags = cpu_to_le32(SGE_TRM);
  572. else
  573. sge->flags = 0;
  574. sge++;
  575. idx++;
  576. }
  577. }
  578. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  579. {
  580. struct ata_port *ap = qc->ap;
  581. struct sil24_port_priv *pp = ap->private_data;
  582. union sil24_cmd_block *cb;
  583. struct sil24_prb *prb;
  584. struct sil24_sge *sge;
  585. u16 ctrl = 0;
  586. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  587. switch (qc->tf.protocol) {
  588. case ATA_PROT_PIO:
  589. case ATA_PROT_DMA:
  590. case ATA_PROT_NCQ:
  591. case ATA_PROT_NODATA:
  592. prb = &cb->ata.prb;
  593. sge = cb->ata.sge;
  594. break;
  595. case ATA_PROT_ATAPI:
  596. case ATA_PROT_ATAPI_DMA:
  597. case ATA_PROT_ATAPI_NODATA:
  598. prb = &cb->atapi.prb;
  599. sge = cb->atapi.sge;
  600. memset(cb->atapi.cdb, 0, 32);
  601. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  602. if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
  603. if (qc->tf.flags & ATA_TFLAG_WRITE)
  604. ctrl = PRB_CTRL_PACKET_WRITE;
  605. else
  606. ctrl = PRB_CTRL_PACKET_READ;
  607. }
  608. break;
  609. default:
  610. prb = NULL; /* shut up, gcc */
  611. sge = NULL;
  612. BUG();
  613. }
  614. prb->ctrl = cpu_to_le16(ctrl);
  615. ata_tf_to_fis(&qc->tf, prb->fis, 0);
  616. if (qc->flags & ATA_QCFLAG_DMAMAP)
  617. sil24_fill_sg(qc, sge);
  618. }
  619. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  620. {
  621. struct ata_port *ap = qc->ap;
  622. struct sil24_port_priv *pp = ap->private_data;
  623. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  624. unsigned int tag = sil24_tag(qc->tag);
  625. dma_addr_t paddr;
  626. void __iomem *activate;
  627. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  628. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  629. writel((u32)paddr, activate);
  630. writel((u64)paddr >> 32, activate + 4);
  631. return 0;
  632. }
  633. static void sil24_irq_clear(struct ata_port *ap)
  634. {
  635. /* unused */
  636. }
  637. static void sil24_freeze(struct ata_port *ap)
  638. {
  639. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  640. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  641. * PORT_IRQ_ENABLE instead.
  642. */
  643. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  644. }
  645. static void sil24_thaw(struct ata_port *ap)
  646. {
  647. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  648. u32 tmp;
  649. /* clear IRQ */
  650. tmp = readl(port + PORT_IRQ_STAT);
  651. writel(tmp, port + PORT_IRQ_STAT);
  652. /* turn IRQ back on */
  653. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  654. }
  655. static void sil24_error_intr(struct ata_port *ap)
  656. {
  657. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  658. struct ata_eh_info *ehi = &ap->eh_info;
  659. int freeze = 0;
  660. u32 irq_stat;
  661. /* on error, we need to clear IRQ explicitly */
  662. irq_stat = readl(port + PORT_IRQ_STAT);
  663. writel(irq_stat, port + PORT_IRQ_STAT);
  664. /* first, analyze and record host port events */
  665. ata_ehi_clear_desc(ehi);
  666. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  667. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  668. ata_ehi_hotplugged(ehi);
  669. ata_ehi_push_desc(ehi, ", %s",
  670. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  671. "PHY RDY changed" : "device exchanged");
  672. freeze = 1;
  673. }
  674. if (irq_stat & PORT_IRQ_UNK_FIS) {
  675. ehi->err_mask |= AC_ERR_HSM;
  676. ehi->action |= ATA_EH_SOFTRESET;
  677. ata_ehi_push_desc(ehi , ", unknown FIS");
  678. freeze = 1;
  679. }
  680. /* deal with command error */
  681. if (irq_stat & PORT_IRQ_ERROR) {
  682. struct sil24_cerr_info *ci = NULL;
  683. unsigned int err_mask = 0, action = 0;
  684. struct ata_queued_cmd *qc;
  685. u32 cerr;
  686. /* analyze CMD_ERR */
  687. cerr = readl(port + PORT_CMD_ERR);
  688. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  689. ci = &sil24_cerr_db[cerr];
  690. if (ci && ci->desc) {
  691. err_mask |= ci->err_mask;
  692. action |= ci->action;
  693. ata_ehi_push_desc(ehi, ", %s", ci->desc);
  694. } else {
  695. err_mask |= AC_ERR_OTHER;
  696. action |= ATA_EH_SOFTRESET;
  697. ata_ehi_push_desc(ehi, ", unknown command error %d",
  698. cerr);
  699. }
  700. /* record error info */
  701. qc = ata_qc_from_tag(ap, ap->active_tag);
  702. if (qc) {
  703. sil24_update_tf(ap);
  704. qc->err_mask |= err_mask;
  705. } else
  706. ehi->err_mask |= err_mask;
  707. ehi->action |= action;
  708. }
  709. /* freeze or abort */
  710. if (freeze)
  711. ata_port_freeze(ap);
  712. else
  713. ata_port_abort(ap);
  714. }
  715. static void sil24_finish_qc(struct ata_queued_cmd *qc)
  716. {
  717. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  718. sil24_update_tf(qc->ap);
  719. }
  720. static inline void sil24_host_intr(struct ata_port *ap)
  721. {
  722. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  723. u32 slot_stat, qc_active;
  724. int rc;
  725. slot_stat = readl(port + PORT_SLOT_STAT);
  726. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  727. sil24_error_intr(ap);
  728. return;
  729. }
  730. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  731. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  732. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  733. rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
  734. if (rc > 0)
  735. return;
  736. if (rc < 0) {
  737. struct ata_eh_info *ehi = &ap->eh_info;
  738. ehi->err_mask |= AC_ERR_HSM;
  739. ehi->action |= ATA_EH_SOFTRESET;
  740. ata_port_freeze(ap);
  741. return;
  742. }
  743. if (ata_ratelimit())
  744. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  745. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  746. slot_stat, ap->active_tag, ap->sactive);
  747. }
  748. static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  749. {
  750. struct ata_host_set *host_set = dev_instance;
  751. struct sil24_host_priv *hpriv = host_set->private_data;
  752. unsigned handled = 0;
  753. u32 status;
  754. int i;
  755. status = readl(hpriv->host_base + HOST_IRQ_STAT);
  756. if (status == 0xffffffff) {
  757. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  758. "PCI fault or device removal?\n");
  759. goto out;
  760. }
  761. if (!(status & IRQ_STAT_4PORTS))
  762. goto out;
  763. spin_lock(&host_set->lock);
  764. for (i = 0; i < host_set->n_ports; i++)
  765. if (status & (1 << i)) {
  766. struct ata_port *ap = host_set->ports[i];
  767. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  768. sil24_host_intr(host_set->ports[i]);
  769. handled++;
  770. } else
  771. printk(KERN_ERR DRV_NAME
  772. ": interrupt from disabled port %d\n", i);
  773. }
  774. spin_unlock(&host_set->lock);
  775. out:
  776. return IRQ_RETVAL(handled);
  777. }
  778. static void sil24_error_handler(struct ata_port *ap)
  779. {
  780. struct ata_eh_context *ehc = &ap->eh_context;
  781. if (sil24_init_port(ap)) {
  782. ata_eh_freeze_port(ap);
  783. ehc->i.action |= ATA_EH_HARDRESET;
  784. }
  785. /* perform recovery */
  786. ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
  787. ata_std_postreset);
  788. }
  789. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  790. {
  791. struct ata_port *ap = qc->ap;
  792. if (qc->flags & ATA_QCFLAG_FAILED)
  793. qc->err_mask |= AC_ERR_OTHER;
  794. /* make DMA engine forget about the failed command */
  795. if (qc->err_mask)
  796. sil24_init_port(ap);
  797. }
  798. static inline void sil24_cblk_free(struct sil24_port_priv *pp, struct device *dev)
  799. {
  800. const size_t cb_size = sizeof(*pp->cmd_block) * SIL24_MAX_CMDS;
  801. dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma);
  802. }
  803. static int sil24_port_start(struct ata_port *ap)
  804. {
  805. struct device *dev = ap->host_set->dev;
  806. struct sil24_port_priv *pp;
  807. union sil24_cmd_block *cb;
  808. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  809. dma_addr_t cb_dma;
  810. int rc = -ENOMEM;
  811. pp = kzalloc(sizeof(*pp), GFP_KERNEL);
  812. if (!pp)
  813. goto err_out;
  814. pp->tf.command = ATA_DRDY;
  815. cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  816. if (!cb)
  817. goto err_out_pp;
  818. memset(cb, 0, cb_size);
  819. rc = ata_pad_alloc(ap, dev);
  820. if (rc)
  821. goto err_out_pad;
  822. pp->cmd_block = cb;
  823. pp->cmd_block_dma = cb_dma;
  824. ap->private_data = pp;
  825. return 0;
  826. err_out_pad:
  827. sil24_cblk_free(pp, dev);
  828. err_out_pp:
  829. kfree(pp);
  830. err_out:
  831. return rc;
  832. }
  833. static void sil24_port_stop(struct ata_port *ap)
  834. {
  835. struct device *dev = ap->host_set->dev;
  836. struct sil24_port_priv *pp = ap->private_data;
  837. sil24_cblk_free(pp, dev);
  838. ata_pad_free(ap, dev);
  839. kfree(pp);
  840. }
  841. static void sil24_host_stop(struct ata_host_set *host_set)
  842. {
  843. struct sil24_host_priv *hpriv = host_set->private_data;
  844. struct pci_dev *pdev = to_pci_dev(host_set->dev);
  845. pci_iounmap(pdev, hpriv->host_base);
  846. pci_iounmap(pdev, hpriv->port_base);
  847. kfree(hpriv);
  848. }
  849. static void sil24_init_controller(struct pci_dev *pdev, int n_ports,
  850. unsigned long host_flags,
  851. void __iomem *host_base,
  852. void __iomem *port_base)
  853. {
  854. u32 tmp;
  855. int i;
  856. /* GPIO off */
  857. writel(0, host_base + HOST_FLASH_CMD);
  858. /* clear global reset & mask interrupts during initialization */
  859. writel(0, host_base + HOST_CTRL);
  860. /* init ports */
  861. for (i = 0; i < n_ports; i++) {
  862. void __iomem *port = port_base + i * PORT_REGS_SIZE;
  863. /* Initial PHY setting */
  864. writel(0x20c, port + PORT_PHY_CFG);
  865. /* Clear port RST */
  866. tmp = readl(port + PORT_CTRL_STAT);
  867. if (tmp & PORT_CS_PORT_RST) {
  868. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  869. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  870. PORT_CS_PORT_RST,
  871. PORT_CS_PORT_RST, 10, 100);
  872. if (tmp & PORT_CS_PORT_RST)
  873. dev_printk(KERN_ERR, &pdev->dev,
  874. "failed to clear port RST\n");
  875. }
  876. /* Configure IRQ WoC */
  877. if (host_flags & SIL24_FLAG_PCIX_IRQ_WOC)
  878. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  879. else
  880. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  881. /* Zero error counters. */
  882. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  883. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  884. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  885. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  886. writel(0x0000, port + PORT_CRC_ERR_CNT);
  887. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  888. /* Always use 64bit activation */
  889. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  890. /* Clear port multiplier enable and resume bits */
  891. writel(PORT_CS_PM_EN | PORT_CS_RESUME, port + PORT_CTRL_CLR);
  892. }
  893. /* Turn on interrupts */
  894. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  895. }
  896. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  897. {
  898. static int printed_version = 0;
  899. unsigned int board_id = (unsigned int)ent->driver_data;
  900. struct ata_port_info *pinfo = &sil24_port_info[board_id];
  901. struct ata_probe_ent *probe_ent = NULL;
  902. struct sil24_host_priv *hpriv = NULL;
  903. void __iomem *host_base = NULL;
  904. void __iomem *port_base = NULL;
  905. int i, rc;
  906. u32 tmp;
  907. if (!printed_version++)
  908. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  909. rc = pci_enable_device(pdev);
  910. if (rc)
  911. return rc;
  912. rc = pci_request_regions(pdev, DRV_NAME);
  913. if (rc)
  914. goto out_disable;
  915. rc = -ENOMEM;
  916. /* map mmio registers */
  917. host_base = pci_iomap(pdev, 0, 0);
  918. if (!host_base)
  919. goto out_free;
  920. port_base = pci_iomap(pdev, 2, 0);
  921. if (!port_base)
  922. goto out_free;
  923. /* allocate & init probe_ent and hpriv */
  924. probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
  925. if (!probe_ent)
  926. goto out_free;
  927. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  928. if (!hpriv)
  929. goto out_free;
  930. probe_ent->dev = pci_dev_to_dev(pdev);
  931. INIT_LIST_HEAD(&probe_ent->node);
  932. probe_ent->sht = pinfo->sht;
  933. probe_ent->host_flags = pinfo->host_flags;
  934. probe_ent->pio_mask = pinfo->pio_mask;
  935. probe_ent->mwdma_mask = pinfo->mwdma_mask;
  936. probe_ent->udma_mask = pinfo->udma_mask;
  937. probe_ent->port_ops = pinfo->port_ops;
  938. probe_ent->n_ports = SIL24_FLAG2NPORTS(pinfo->host_flags);
  939. probe_ent->irq = pdev->irq;
  940. probe_ent->irq_flags = IRQF_SHARED;
  941. probe_ent->private_data = hpriv;
  942. hpriv->host_base = host_base;
  943. hpriv->port_base = port_base;
  944. /*
  945. * Configure the device
  946. */
  947. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  948. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  949. if (rc) {
  950. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  951. if (rc) {
  952. dev_printk(KERN_ERR, &pdev->dev,
  953. "64-bit DMA enable failed\n");
  954. goto out_free;
  955. }
  956. }
  957. } else {
  958. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  959. if (rc) {
  960. dev_printk(KERN_ERR, &pdev->dev,
  961. "32-bit DMA enable failed\n");
  962. goto out_free;
  963. }
  964. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  965. if (rc) {
  966. dev_printk(KERN_ERR, &pdev->dev,
  967. "32-bit consistent DMA enable failed\n");
  968. goto out_free;
  969. }
  970. }
  971. /* Apply workaround for completion IRQ loss on PCI-X errata */
  972. if (probe_ent->host_flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  973. tmp = readl(host_base + HOST_CTRL);
  974. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  975. dev_printk(KERN_INFO, &pdev->dev,
  976. "Applying completion IRQ loss on PCI-X "
  977. "errata fix\n");
  978. else
  979. probe_ent->host_flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  980. }
  981. for (i = 0; i < probe_ent->n_ports; i++) {
  982. unsigned long portu =
  983. (unsigned long)port_base + i * PORT_REGS_SIZE;
  984. probe_ent->port[i].cmd_addr = portu;
  985. probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;
  986. ata_std_ports(&probe_ent->port[i]);
  987. }
  988. sil24_init_controller(pdev, probe_ent->n_ports, probe_ent->host_flags,
  989. host_base, port_base);
  990. pci_set_master(pdev);
  991. /* FIXME: check ata_device_add return value */
  992. ata_device_add(probe_ent);
  993. kfree(probe_ent);
  994. return 0;
  995. out_free:
  996. if (host_base)
  997. pci_iounmap(pdev, host_base);
  998. if (port_base)
  999. pci_iounmap(pdev, port_base);
  1000. kfree(probe_ent);
  1001. kfree(hpriv);
  1002. pci_release_regions(pdev);
  1003. out_disable:
  1004. pci_disable_device(pdev);
  1005. return rc;
  1006. }
  1007. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1008. {
  1009. struct ata_host_set *host_set = dev_get_drvdata(&pdev->dev);
  1010. struct sil24_host_priv *hpriv = host_set->private_data;
  1011. ata_pci_device_do_resume(pdev);
  1012. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1013. writel(HOST_CTRL_GLOBAL_RST, hpriv->host_base + HOST_CTRL);
  1014. sil24_init_controller(pdev, host_set->n_ports,
  1015. host_set->ports[0]->flags,
  1016. hpriv->host_base, hpriv->port_base);
  1017. ata_host_set_resume(host_set);
  1018. return 0;
  1019. }
  1020. static int __init sil24_init(void)
  1021. {
  1022. return pci_module_init(&sil24_pci_driver);
  1023. }
  1024. static void __exit sil24_exit(void)
  1025. {
  1026. pci_unregister_driver(&sil24_pci_driver);
  1027. }
  1028. MODULE_AUTHOR("Tejun Heo");
  1029. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1030. MODULE_LICENSE("GPL");
  1031. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1032. module_init(sil24_init);
  1033. module_exit(sil24_exit);