ata_piix.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "2.00"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_IGNORE_PCS = (1 << 25), /* ignore PCS present bits */
  101. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  102. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  103. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  104. /* combined mode. if set, PATA is channel 0.
  105. * if clear, PATA is channel 1.
  106. */
  107. PIIX_PORT_ENABLED = (1 << 0),
  108. PIIX_PORT_PRESENT = (1 << 4),
  109. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  110. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  111. /* controller IDs */
  112. piix4_pata = 0,
  113. ich5_pata = 1,
  114. ich5_sata = 2,
  115. esb_sata = 3,
  116. ich6_sata = 4,
  117. ich6_sata_ahci = 5,
  118. ich6m_sata_ahci = 6,
  119. ich8_sata_ahci = 7,
  120. /* constants for mapping table */
  121. P0 = 0, /* port 0 */
  122. P1 = 1, /* port 1 */
  123. P2 = 2, /* port 2 */
  124. P3 = 3, /* port 3 */
  125. IDE = -1, /* IDE */
  126. NA = -2, /* not avaliable */
  127. RV = -3, /* reserved */
  128. PIIX_AHCI_DEVICE = 6,
  129. };
  130. struct piix_map_db {
  131. const u32 mask;
  132. const u16 port_enable;
  133. const int present_shift;
  134. const int map[][4];
  135. };
  136. struct piix_host_priv {
  137. const int *map;
  138. const struct piix_map_db *map_db;
  139. };
  140. static int piix_init_one (struct pci_dev *pdev,
  141. const struct pci_device_id *ent);
  142. static void piix_host_stop(struct ata_host_set *host_set);
  143. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  144. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  145. static void piix_pata_error_handler(struct ata_port *ap);
  146. static void piix_sata_error_handler(struct ata_port *ap);
  147. static unsigned int in_module_init = 1;
  148. static const struct pci_device_id piix_pci_tbl[] = {
  149. #ifdef ATA_ENABLE_PATA
  150. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix4_pata },
  151. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  152. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  153. { 0x8086, 0x27df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  154. #endif
  155. /* NOTE: The following PCI ids must be kept in sync with the
  156. * list in drivers/pci/quirks.c.
  157. */
  158. /* 82801EB (ICH5) */
  159. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  160. /* 82801EB (ICH5) */
  161. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  162. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  163. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  164. /* 6300ESB pretending RAID */
  165. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  166. /* 82801FB/FW (ICH6/ICH6W) */
  167. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  168. /* 82801FR/FRW (ICH6R/ICH6RW) */
  169. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  170. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  171. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  172. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  173. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  174. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  175. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  176. /* Enterprise Southbridge 2 (where's the datasheet?) */
  177. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  178. /* SATA Controller 1 IDE (ICH8, no datasheet yet) */
  179. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  180. /* SATA Controller 2 IDE (ICH8, ditto) */
  181. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  182. /* Mobile SATA Controller IDE (ICH8M, ditto) */
  183. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  184. { } /* terminate list */
  185. };
  186. static struct pci_driver piix_pci_driver = {
  187. .name = DRV_NAME,
  188. .id_table = piix_pci_tbl,
  189. .probe = piix_init_one,
  190. .remove = ata_pci_remove_one,
  191. .suspend = ata_pci_device_suspend,
  192. .resume = ata_pci_device_resume,
  193. };
  194. static struct scsi_host_template piix_sht = {
  195. .module = THIS_MODULE,
  196. .name = DRV_NAME,
  197. .ioctl = ata_scsi_ioctl,
  198. .queuecommand = ata_scsi_queuecmd,
  199. .can_queue = ATA_DEF_QUEUE,
  200. .this_id = ATA_SHT_THIS_ID,
  201. .sg_tablesize = LIBATA_MAX_PRD,
  202. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  203. .emulated = ATA_SHT_EMULATED,
  204. .use_clustering = ATA_SHT_USE_CLUSTERING,
  205. .proc_name = DRV_NAME,
  206. .dma_boundary = ATA_DMA_BOUNDARY,
  207. .slave_configure = ata_scsi_slave_config,
  208. .slave_destroy = ata_scsi_slave_destroy,
  209. .bios_param = ata_std_bios_param,
  210. .resume = ata_scsi_device_resume,
  211. .suspend = ata_scsi_device_suspend,
  212. };
  213. static const struct ata_port_operations piix_pata_ops = {
  214. .port_disable = ata_port_disable,
  215. .set_piomode = piix_set_piomode,
  216. .set_dmamode = piix_set_dmamode,
  217. .mode_filter = ata_pci_default_filter,
  218. .tf_load = ata_tf_load,
  219. .tf_read = ata_tf_read,
  220. .check_status = ata_check_status,
  221. .exec_command = ata_exec_command,
  222. .dev_select = ata_std_dev_select,
  223. .bmdma_setup = ata_bmdma_setup,
  224. .bmdma_start = ata_bmdma_start,
  225. .bmdma_stop = ata_bmdma_stop,
  226. .bmdma_status = ata_bmdma_status,
  227. .qc_prep = ata_qc_prep,
  228. .qc_issue = ata_qc_issue_prot,
  229. .data_xfer = ata_pio_data_xfer,
  230. .freeze = ata_bmdma_freeze,
  231. .thaw = ata_bmdma_thaw,
  232. .error_handler = piix_pata_error_handler,
  233. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  234. .irq_handler = ata_interrupt,
  235. .irq_clear = ata_bmdma_irq_clear,
  236. .port_start = ata_port_start,
  237. .port_stop = ata_port_stop,
  238. .host_stop = piix_host_stop,
  239. };
  240. static const struct ata_port_operations piix_sata_ops = {
  241. .port_disable = ata_port_disable,
  242. .tf_load = ata_tf_load,
  243. .tf_read = ata_tf_read,
  244. .check_status = ata_check_status,
  245. .exec_command = ata_exec_command,
  246. .dev_select = ata_std_dev_select,
  247. .bmdma_setup = ata_bmdma_setup,
  248. .bmdma_start = ata_bmdma_start,
  249. .bmdma_stop = ata_bmdma_stop,
  250. .bmdma_status = ata_bmdma_status,
  251. .qc_prep = ata_qc_prep,
  252. .qc_issue = ata_qc_issue_prot,
  253. .data_xfer = ata_pio_data_xfer,
  254. .freeze = ata_bmdma_freeze,
  255. .thaw = ata_bmdma_thaw,
  256. .error_handler = piix_sata_error_handler,
  257. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  258. .irq_handler = ata_interrupt,
  259. .irq_clear = ata_bmdma_irq_clear,
  260. .port_start = ata_port_start,
  261. .port_stop = ata_port_stop,
  262. .host_stop = piix_host_stop,
  263. };
  264. static const struct piix_map_db ich5_map_db = {
  265. .mask = 0x7,
  266. .port_enable = 0x3,
  267. .present_shift = 4,
  268. .map = {
  269. /* PM PS SM SS MAP */
  270. { P0, NA, P1, NA }, /* 000b */
  271. { P1, NA, P0, NA }, /* 001b */
  272. { RV, RV, RV, RV },
  273. { RV, RV, RV, RV },
  274. { P0, P1, IDE, IDE }, /* 100b */
  275. { P1, P0, IDE, IDE }, /* 101b */
  276. { IDE, IDE, P0, P1 }, /* 110b */
  277. { IDE, IDE, P1, P0 }, /* 111b */
  278. },
  279. };
  280. static const struct piix_map_db ich6_map_db = {
  281. .mask = 0x3,
  282. .port_enable = 0xf,
  283. .present_shift = 4,
  284. .map = {
  285. /* PM PS SM SS MAP */
  286. { P0, P2, P1, P3 }, /* 00b */
  287. { IDE, IDE, P1, P3 }, /* 01b */
  288. { P0, P2, IDE, IDE }, /* 10b */
  289. { RV, RV, RV, RV },
  290. },
  291. };
  292. static const struct piix_map_db ich6m_map_db = {
  293. .mask = 0x3,
  294. .port_enable = 0x5,
  295. .present_shift = 4,
  296. .map = {
  297. /* PM PS SM SS MAP */
  298. { P0, P2, RV, RV }, /* 00b */
  299. { RV, RV, RV, RV },
  300. { P0, P2, IDE, IDE }, /* 10b */
  301. { RV, RV, RV, RV },
  302. },
  303. };
  304. static const struct piix_map_db ich8_map_db = {
  305. .mask = 0x3,
  306. .port_enable = 0x3,
  307. .present_shift = 8,
  308. .map = {
  309. /* PM PS SM SS MAP */
  310. { P0, NA, P1, NA }, /* 00b (hardwired) */
  311. { RV, RV, RV, RV },
  312. { RV, RV, RV, RV }, /* 10b (never) */
  313. { RV, RV, RV, RV },
  314. },
  315. };
  316. static const struct piix_map_db *piix_map_db_table[] = {
  317. [ich5_sata] = &ich5_map_db,
  318. [esb_sata] = &ich5_map_db,
  319. [ich6_sata] = &ich6_map_db,
  320. [ich6_sata_ahci] = &ich6_map_db,
  321. [ich6m_sata_ahci] = &ich6m_map_db,
  322. [ich8_sata_ahci] = &ich8_map_db,
  323. };
  324. static struct ata_port_info piix_port_info[] = {
  325. /* piix4_pata */
  326. {
  327. .sht = &piix_sht,
  328. .host_flags = ATA_FLAG_SLAVE_POSS,
  329. .pio_mask = 0x1f, /* pio0-4 */
  330. #if 0
  331. .mwdma_mask = 0x06, /* mwdma1-2 */
  332. #else
  333. .mwdma_mask = 0x00, /* mwdma broken */
  334. #endif
  335. .udma_mask = ATA_UDMA_MASK_40C,
  336. .port_ops = &piix_pata_ops,
  337. },
  338. /* ich5_pata */
  339. {
  340. .sht = &piix_sht,
  341. .host_flags = ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
  342. .pio_mask = 0x1f, /* pio0-4 */
  343. #if 0
  344. .mwdma_mask = 0x06, /* mwdma1-2 */
  345. #else
  346. .mwdma_mask = 0x00, /* mwdma broken */
  347. #endif
  348. .udma_mask = 0x3f, /* udma0-5 */
  349. .port_ops = &piix_pata_ops,
  350. },
  351. /* ich5_sata */
  352. {
  353. .sht = &piix_sht,
  354. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR |
  355. PIIX_FLAG_IGNORE_PCS,
  356. .pio_mask = 0x1f, /* pio0-4 */
  357. .mwdma_mask = 0x07, /* mwdma0-2 */
  358. .udma_mask = 0x7f, /* udma0-6 */
  359. .port_ops = &piix_sata_ops,
  360. },
  361. /* i6300esb_sata */
  362. {
  363. .sht = &piix_sht,
  364. .host_flags = ATA_FLAG_SATA |
  365. PIIX_FLAG_CHECKINTR | PIIX_FLAG_IGNORE_PCS,
  366. .pio_mask = 0x1f, /* pio0-4 */
  367. .mwdma_mask = 0x07, /* mwdma0-2 */
  368. .udma_mask = 0x7f, /* udma0-6 */
  369. .port_ops = &piix_sata_ops,
  370. },
  371. /* ich6_sata */
  372. {
  373. .sht = &piix_sht,
  374. .host_flags = ATA_FLAG_SATA |
  375. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR,
  376. .pio_mask = 0x1f, /* pio0-4 */
  377. .mwdma_mask = 0x07, /* mwdma0-2 */
  378. .udma_mask = 0x7f, /* udma0-6 */
  379. .port_ops = &piix_sata_ops,
  380. },
  381. /* ich6_sata_ahci */
  382. {
  383. .sht = &piix_sht,
  384. .host_flags = ATA_FLAG_SATA |
  385. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  386. PIIX_FLAG_AHCI,
  387. .pio_mask = 0x1f, /* pio0-4 */
  388. .mwdma_mask = 0x07, /* mwdma0-2 */
  389. .udma_mask = 0x7f, /* udma0-6 */
  390. .port_ops = &piix_sata_ops,
  391. },
  392. /* ich6m_sata_ahci */
  393. {
  394. .sht = &piix_sht,
  395. .host_flags = ATA_FLAG_SATA |
  396. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  397. PIIX_FLAG_AHCI,
  398. .pio_mask = 0x1f, /* pio0-4 */
  399. .mwdma_mask = 0x07, /* mwdma0-2 */
  400. .udma_mask = 0x7f, /* udma0-6 */
  401. .port_ops = &piix_sata_ops,
  402. },
  403. /* ich8_sata_ahci */
  404. {
  405. .sht = &piix_sht,
  406. .host_flags = ATA_FLAG_SATA |
  407. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  408. PIIX_FLAG_AHCI,
  409. .pio_mask = 0x1f, /* pio0-4 */
  410. .mwdma_mask = 0x07, /* mwdma0-2 */
  411. .udma_mask = 0x7f, /* udma0-6 */
  412. .port_ops = &piix_sata_ops,
  413. },
  414. };
  415. static struct pci_bits piix_enable_bits[] = {
  416. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  417. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  418. };
  419. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  420. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  421. MODULE_LICENSE("GPL");
  422. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  423. MODULE_VERSION(DRV_VERSION);
  424. static int force_pcs = 0;
  425. module_param(force_pcs, int, 0444);
  426. MODULE_PARM_DESC(force_pcs, "force honoring or ignoring PCS to work around "
  427. "device mis-detection (0=default, 1=ignore PCS, 2=honor PCS)");
  428. /**
  429. * piix_pata_cbl_detect - Probe host controller cable detect info
  430. * @ap: Port for which cable detect info is desired
  431. *
  432. * Read 80c cable indicator from ATA PCI device's PCI config
  433. * register. This register is normally set by firmware (BIOS).
  434. *
  435. * LOCKING:
  436. * None (inherited from caller).
  437. */
  438. static void piix_pata_cbl_detect(struct ata_port *ap)
  439. {
  440. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  441. u8 tmp, mask;
  442. /* no 80c support in host controller? */
  443. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  444. goto cbl40;
  445. /* check BIOS cable detect results */
  446. mask = ap->hard_port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  447. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  448. if ((tmp & mask) == 0)
  449. goto cbl40;
  450. ap->cbl = ATA_CBL_PATA80;
  451. return;
  452. cbl40:
  453. ap->cbl = ATA_CBL_PATA40;
  454. ap->udma_mask &= ATA_UDMA_MASK_40C;
  455. }
  456. /**
  457. * piix_pata_prereset - prereset for PATA host controller
  458. * @ap: Target port
  459. *
  460. * Prereset including cable detection.
  461. *
  462. * LOCKING:
  463. * None (inherited from caller).
  464. */
  465. static int piix_pata_prereset(struct ata_port *ap)
  466. {
  467. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  468. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->hard_port_no])) {
  469. ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
  470. ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
  471. return 0;
  472. }
  473. piix_pata_cbl_detect(ap);
  474. return ata_std_prereset(ap);
  475. }
  476. static void piix_pata_error_handler(struct ata_port *ap)
  477. {
  478. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  479. ata_std_postreset);
  480. }
  481. /**
  482. * piix_sata_present_mask - determine present mask for SATA host controller
  483. * @ap: Target port
  484. *
  485. * Reads SATA PCI device's PCI config register Port Configuration
  486. * and Status (PCS) to determine port and device availability.
  487. *
  488. * LOCKING:
  489. * None (inherited from caller).
  490. *
  491. * RETURNS:
  492. * determined present_mask
  493. */
  494. static unsigned int piix_sata_present_mask(struct ata_port *ap)
  495. {
  496. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  497. struct piix_host_priv *hpriv = ap->host_set->private_data;
  498. const unsigned int *map = hpriv->map;
  499. int base = 2 * ap->hard_port_no;
  500. unsigned int present_mask = 0;
  501. int port, i;
  502. u16 pcs;
  503. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  504. DPRINTK("ata%u: ENTER, pcs=0x%x base=%d\n", ap->id, pcs, base);
  505. for (i = 0; i < 2; i++) {
  506. port = map[base + i];
  507. if (port < 0)
  508. continue;
  509. if ((ap->flags & PIIX_FLAG_IGNORE_PCS) ||
  510. (pcs & 1 << (hpriv->map_db->present_shift + port)))
  511. present_mask |= 1 << i;
  512. }
  513. DPRINTK("ata%u: LEAVE, pcs=0x%x present_mask=0x%x\n",
  514. ap->id, pcs, present_mask);
  515. return present_mask;
  516. }
  517. /**
  518. * piix_sata_softreset - reset SATA host port via ATA SRST
  519. * @ap: port to reset
  520. * @classes: resulting classes of attached devices
  521. *
  522. * Reset SATA host port via ATA SRST. On controllers with
  523. * reliable PCS present bits, the bits are used to determine
  524. * device presence.
  525. *
  526. * LOCKING:
  527. * Kernel thread context (may sleep)
  528. *
  529. * RETURNS:
  530. * 0 on success, -errno otherwise.
  531. */
  532. static int piix_sata_softreset(struct ata_port *ap, unsigned int *classes)
  533. {
  534. unsigned int present_mask;
  535. int i, rc;
  536. present_mask = piix_sata_present_mask(ap);
  537. rc = ata_std_softreset(ap, classes);
  538. if (rc)
  539. return rc;
  540. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  541. if (!(present_mask & (1 << i)))
  542. classes[i] = ATA_DEV_NONE;
  543. }
  544. return 0;
  545. }
  546. static void piix_sata_error_handler(struct ata_port *ap)
  547. {
  548. ata_bmdma_drive_eh(ap, ata_std_prereset, piix_sata_softreset, NULL,
  549. ata_std_postreset);
  550. }
  551. /**
  552. * piix_set_piomode - Initialize host controller PATA PIO timings
  553. * @ap: Port whose timings we are configuring
  554. * @adev: um
  555. *
  556. * Set PIO mode for device, in host controller PCI config space.
  557. *
  558. * LOCKING:
  559. * None (inherited from caller).
  560. */
  561. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  562. {
  563. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  564. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  565. unsigned int is_slave = (adev->devno != 0);
  566. unsigned int master_port= ap->hard_port_no ? 0x42 : 0x40;
  567. unsigned int slave_port = 0x44;
  568. u16 master_data;
  569. u8 slave_data;
  570. static const /* ISP RTC */
  571. u8 timings[][2] = { { 0, 0 },
  572. { 0, 0 },
  573. { 1, 0 },
  574. { 2, 1 },
  575. { 2, 3 }, };
  576. pci_read_config_word(dev, master_port, &master_data);
  577. if (is_slave) {
  578. master_data |= 0x4000;
  579. /* enable PPE, IE and TIME */
  580. master_data |= 0x0070;
  581. pci_read_config_byte(dev, slave_port, &slave_data);
  582. slave_data &= (ap->hard_port_no ? 0x0f : 0xf0);
  583. slave_data |=
  584. (timings[pio][0] << 2) |
  585. (timings[pio][1] << (ap->hard_port_no ? 4 : 0));
  586. } else {
  587. master_data &= 0xccf8;
  588. /* enable PPE, IE and TIME */
  589. master_data |= 0x0007;
  590. master_data |=
  591. (timings[pio][0] << 12) |
  592. (timings[pio][1] << 8);
  593. }
  594. pci_write_config_word(dev, master_port, master_data);
  595. if (is_slave)
  596. pci_write_config_byte(dev, slave_port, slave_data);
  597. }
  598. /**
  599. * piix_set_dmamode - Initialize host controller PATA PIO timings
  600. * @ap: Port whose timings we are configuring
  601. * @adev: um
  602. * @udma: udma mode, 0 - 6
  603. *
  604. * Set UDMA mode for device, in host controller PCI config space.
  605. *
  606. * LOCKING:
  607. * None (inherited from caller).
  608. */
  609. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  610. {
  611. unsigned int udma = adev->dma_mode; /* FIXME: MWDMA too */
  612. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  613. u8 maslave = ap->hard_port_no ? 0x42 : 0x40;
  614. u8 speed = udma;
  615. unsigned int drive_dn = (ap->hard_port_no ? 2 : 0) + adev->devno;
  616. int a_speed = 3 << (drive_dn * 4);
  617. int u_flag = 1 << drive_dn;
  618. int v_flag = 0x01 << drive_dn;
  619. int w_flag = 0x10 << drive_dn;
  620. int u_speed = 0;
  621. int sitre;
  622. u16 reg4042, reg4a;
  623. u8 reg48, reg54, reg55;
  624. pci_read_config_word(dev, maslave, &reg4042);
  625. DPRINTK("reg4042 = 0x%04x\n", reg4042);
  626. sitre = (reg4042 & 0x4000) ? 1 : 0;
  627. pci_read_config_byte(dev, 0x48, &reg48);
  628. pci_read_config_word(dev, 0x4a, &reg4a);
  629. pci_read_config_byte(dev, 0x54, &reg54);
  630. pci_read_config_byte(dev, 0x55, &reg55);
  631. switch(speed) {
  632. case XFER_UDMA_4:
  633. case XFER_UDMA_2: u_speed = 2 << (drive_dn * 4); break;
  634. case XFER_UDMA_6:
  635. case XFER_UDMA_5:
  636. case XFER_UDMA_3:
  637. case XFER_UDMA_1: u_speed = 1 << (drive_dn * 4); break;
  638. case XFER_UDMA_0: u_speed = 0 << (drive_dn * 4); break;
  639. case XFER_MW_DMA_2:
  640. case XFER_MW_DMA_1: break;
  641. default:
  642. BUG();
  643. return;
  644. }
  645. if (speed >= XFER_UDMA_0) {
  646. if (!(reg48 & u_flag))
  647. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  648. if (speed == XFER_UDMA_5) {
  649. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  650. } else {
  651. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  652. }
  653. if ((reg4a & a_speed) != u_speed)
  654. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  655. if (speed > XFER_UDMA_2) {
  656. if (!(reg54 & v_flag))
  657. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  658. } else
  659. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  660. } else {
  661. if (reg48 & u_flag)
  662. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  663. if (reg4a & a_speed)
  664. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  665. if (reg54 & v_flag)
  666. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  667. if (reg55 & w_flag)
  668. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  669. }
  670. }
  671. #define AHCI_PCI_BAR 5
  672. #define AHCI_GLOBAL_CTL 0x04
  673. #define AHCI_ENABLE (1 << 31)
  674. static int piix_disable_ahci(struct pci_dev *pdev)
  675. {
  676. void __iomem *mmio;
  677. u32 tmp;
  678. int rc = 0;
  679. /* BUG: pci_enable_device has not yet been called. This
  680. * works because this device is usually set up by BIOS.
  681. */
  682. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  683. !pci_resource_len(pdev, AHCI_PCI_BAR))
  684. return 0;
  685. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  686. if (!mmio)
  687. return -ENOMEM;
  688. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  689. if (tmp & AHCI_ENABLE) {
  690. tmp &= ~AHCI_ENABLE;
  691. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  692. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  693. if (tmp & AHCI_ENABLE)
  694. rc = -EIO;
  695. }
  696. pci_iounmap(pdev, mmio);
  697. return rc;
  698. }
  699. /**
  700. * piix_check_450nx_errata - Check for problem 450NX setup
  701. * @ata_dev: the PCI device to check
  702. *
  703. * Check for the present of 450NX errata #19 and errata #25. If
  704. * they are found return an error code so we can turn off DMA
  705. */
  706. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  707. {
  708. struct pci_dev *pdev = NULL;
  709. u16 cfg;
  710. u8 rev;
  711. int no_piix_dma = 0;
  712. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  713. {
  714. /* Look for 450NX PXB. Check for problem configurations
  715. A PCI quirk checks bit 6 already */
  716. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  717. pci_read_config_word(pdev, 0x41, &cfg);
  718. /* Only on the original revision: IDE DMA can hang */
  719. if (rev == 0x00)
  720. no_piix_dma = 1;
  721. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  722. else if (cfg & (1<<14) && rev < 5)
  723. no_piix_dma = 2;
  724. }
  725. if (no_piix_dma)
  726. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  727. if (no_piix_dma == 2)
  728. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  729. return no_piix_dma;
  730. }
  731. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  732. struct ata_port_info *pinfo,
  733. const struct piix_map_db *map_db)
  734. {
  735. u16 pcs, new_pcs;
  736. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  737. new_pcs = pcs | map_db->port_enable;
  738. if (new_pcs != pcs) {
  739. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  740. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  741. msleep(150);
  742. }
  743. if (force_pcs == 1) {
  744. dev_printk(KERN_INFO, &pdev->dev,
  745. "force ignoring PCS (0x%x)\n", new_pcs);
  746. pinfo[0].host_flags |= PIIX_FLAG_IGNORE_PCS;
  747. pinfo[1].host_flags |= PIIX_FLAG_IGNORE_PCS;
  748. } else if (force_pcs == 2) {
  749. dev_printk(KERN_INFO, &pdev->dev,
  750. "force honoring PCS (0x%x)\n", new_pcs);
  751. pinfo[0].host_flags &= ~PIIX_FLAG_IGNORE_PCS;
  752. pinfo[1].host_flags &= ~PIIX_FLAG_IGNORE_PCS;
  753. }
  754. }
  755. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  756. struct ata_port_info *pinfo,
  757. const struct piix_map_db *map_db)
  758. {
  759. struct piix_host_priv *hpriv = pinfo[0].private_data;
  760. const unsigned int *map;
  761. int i, invalid_map = 0;
  762. u8 map_value;
  763. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  764. map = map_db->map[map_value & map_db->mask];
  765. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  766. for (i = 0; i < 4; i++) {
  767. switch (map[i]) {
  768. case RV:
  769. invalid_map = 1;
  770. printk(" XX");
  771. break;
  772. case NA:
  773. printk(" --");
  774. break;
  775. case IDE:
  776. WARN_ON((i & 1) || map[i + 1] != IDE);
  777. pinfo[i / 2] = piix_port_info[ich5_pata];
  778. pinfo[i / 2].private_data = hpriv;
  779. i++;
  780. printk(" IDE IDE");
  781. break;
  782. default:
  783. printk(" P%d", map[i]);
  784. if (i & 1)
  785. pinfo[i / 2].host_flags |= ATA_FLAG_SLAVE_POSS;
  786. break;
  787. }
  788. }
  789. printk(" ]\n");
  790. if (invalid_map)
  791. dev_printk(KERN_ERR, &pdev->dev,
  792. "invalid MAP value %u\n", map_value);
  793. hpriv->map = map;
  794. hpriv->map_db = map_db;
  795. }
  796. /**
  797. * piix_init_one - Register PIIX ATA PCI device with kernel services
  798. * @pdev: PCI device to register
  799. * @ent: Entry in piix_pci_tbl matching with @pdev
  800. *
  801. * Called from kernel PCI layer. We probe for combined mode (sigh),
  802. * and then hand over control to libata, for it to do the rest.
  803. *
  804. * LOCKING:
  805. * Inherited from PCI layer (may sleep).
  806. *
  807. * RETURNS:
  808. * Zero on success, or -ERRNO value.
  809. */
  810. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  811. {
  812. static int printed_version;
  813. struct ata_port_info port_info[2];
  814. struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
  815. struct piix_host_priv *hpriv;
  816. unsigned long host_flags;
  817. if (!printed_version++)
  818. dev_printk(KERN_DEBUG, &pdev->dev,
  819. "version " DRV_VERSION "\n");
  820. /* no hotplugging support (FIXME) */
  821. if (!in_module_init)
  822. return -ENODEV;
  823. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  824. if (!hpriv)
  825. return -ENOMEM;
  826. port_info[0] = piix_port_info[ent->driver_data];
  827. port_info[1] = piix_port_info[ent->driver_data];
  828. port_info[0].private_data = hpriv;
  829. port_info[1].private_data = hpriv;
  830. host_flags = port_info[0].host_flags;
  831. if (host_flags & PIIX_FLAG_AHCI) {
  832. u8 tmp;
  833. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  834. if (tmp == PIIX_AHCI_DEVICE) {
  835. int rc = piix_disable_ahci(pdev);
  836. if (rc)
  837. return rc;
  838. }
  839. }
  840. /* Initialize SATA map */
  841. if (host_flags & ATA_FLAG_SATA) {
  842. piix_init_sata_map(pdev, port_info,
  843. piix_map_db_table[ent->driver_data]);
  844. piix_init_pcs(pdev, port_info,
  845. piix_map_db_table[ent->driver_data]);
  846. }
  847. /* On ICH5, some BIOSen disable the interrupt using the
  848. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  849. * On ICH6, this bit has the same effect, but only when
  850. * MSI is disabled (and it is disabled, as we don't use
  851. * message-signalled interrupts currently).
  852. */
  853. if (host_flags & PIIX_FLAG_CHECKINTR)
  854. pci_intx(pdev, 1);
  855. if (piix_check_450nx_errata(pdev)) {
  856. /* This writes into the master table but it does not
  857. really matter for this errata as we will apply it to
  858. all the PIIX devices on the board */
  859. port_info[0].mwdma_mask = 0;
  860. port_info[0].udma_mask = 0;
  861. port_info[1].mwdma_mask = 0;
  862. port_info[1].udma_mask = 0;
  863. }
  864. return ata_pci_init_one(pdev, ppinfo, 2);
  865. }
  866. static void piix_host_stop(struct ata_host_set *host_set)
  867. {
  868. if (host_set->next == NULL)
  869. kfree(host_set->private_data);
  870. ata_host_stop(host_set);
  871. }
  872. static int __init piix_init(void)
  873. {
  874. int rc;
  875. DPRINTK("pci_module_init\n");
  876. rc = pci_module_init(&piix_pci_driver);
  877. if (rc)
  878. return rc;
  879. in_module_init = 0;
  880. DPRINTK("done\n");
  881. return 0;
  882. }
  883. static void __exit piix_exit(void)
  884. {
  885. pci_unregister_driver(&piix_pci_driver);
  886. }
  887. module_init(piix_init);
  888. module_exit(piix_exit);