jedec_probe.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169
  1. /*
  2. Common Flash Interface probe code.
  3. (C) 2000 Red Hat. GPL'd.
  4. $Id: jedec_probe.c,v 1.66 2005/11/07 11:14:23 gleixner Exp $
  5. See JEDEC (http://www.jedec.org/) standard JESD21C (section 3.5)
  6. for the standard this probe goes back to.
  7. Occasionally maintained by Thayne Harbaugh tharbaugh at lnxi dot com
  8. */
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/kernel.h>
  13. #include <asm/io.h>
  14. #include <asm/byteorder.h>
  15. #include <linux/errno.h>
  16. #include <linux/slab.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/init.h>
  19. #include <linux/mtd/mtd.h>
  20. #include <linux/mtd/map.h>
  21. #include <linux/mtd/cfi.h>
  22. #include <linux/mtd/gen_probe.h>
  23. /* Manufacturers */
  24. #define MANUFACTURER_AMD 0x0001
  25. #define MANUFACTURER_ATMEL 0x001f
  26. #define MANUFACTURER_FUJITSU 0x0004
  27. #define MANUFACTURER_HYUNDAI 0x00AD
  28. #define MANUFACTURER_INTEL 0x0089
  29. #define MANUFACTURER_MACRONIX 0x00C2
  30. #define MANUFACTURER_NEC 0x0010
  31. #define MANUFACTURER_PMC 0x009D
  32. #define MANUFACTURER_SHARP 0x00b0
  33. #define MANUFACTURER_SST 0x00BF
  34. #define MANUFACTURER_ST 0x0020
  35. #define MANUFACTURER_TOSHIBA 0x0098
  36. #define MANUFACTURER_WINBOND 0x00da
  37. /* AMD */
  38. #define AM29DL800BB 0x22C8
  39. #define AM29DL800BT 0x224A
  40. #define AM29F800BB 0x2258
  41. #define AM29F800BT 0x22D6
  42. #define AM29LV400BB 0x22BA
  43. #define AM29LV400BT 0x22B9
  44. #define AM29LV800BB 0x225B
  45. #define AM29LV800BT 0x22DA
  46. #define AM29LV160DT 0x22C4
  47. #define AM29LV160DB 0x2249
  48. #define AM29F017D 0x003D
  49. #define AM29F016D 0x00AD
  50. #define AM29F080 0x00D5
  51. #define AM29F040 0x00A4
  52. #define AM29LV040B 0x004F
  53. #define AM29F032B 0x0041
  54. #define AM29F002T 0x00B0
  55. /* Atmel */
  56. #define AT49BV512 0x0003
  57. #define AT29LV512 0x003d
  58. #define AT49BV16X 0x00C0
  59. #define AT49BV16XT 0x00C2
  60. #define AT49BV32X 0x00C8
  61. #define AT49BV32XT 0x00C9
  62. /* Fujitsu */
  63. #define MBM29F040C 0x00A4
  64. #define MBM29LV650UE 0x22D7
  65. #define MBM29LV320TE 0x22F6
  66. #define MBM29LV320BE 0x22F9
  67. #define MBM29LV160TE 0x22C4
  68. #define MBM29LV160BE 0x2249
  69. #define MBM29LV800BA 0x225B
  70. #define MBM29LV800TA 0x22DA
  71. #define MBM29LV400TC 0x22B9
  72. #define MBM29LV400BC 0x22BA
  73. /* Hyundai */
  74. #define HY29F002T 0x00B0
  75. /* Intel */
  76. #define I28F004B3T 0x00d4
  77. #define I28F004B3B 0x00d5
  78. #define I28F400B3T 0x8894
  79. #define I28F400B3B 0x8895
  80. #define I28F008S5 0x00a6
  81. #define I28F016S5 0x00a0
  82. #define I28F008SA 0x00a2
  83. #define I28F008B3T 0x00d2
  84. #define I28F008B3B 0x00d3
  85. #define I28F800B3T 0x8892
  86. #define I28F800B3B 0x8893
  87. #define I28F016S3 0x00aa
  88. #define I28F016B3T 0x00d0
  89. #define I28F016B3B 0x00d1
  90. #define I28F160B3T 0x8890
  91. #define I28F160B3B 0x8891
  92. #define I28F320B3T 0x8896
  93. #define I28F320B3B 0x8897
  94. #define I28F640B3T 0x8898
  95. #define I28F640B3B 0x8899
  96. #define I82802AB 0x00ad
  97. #define I82802AC 0x00ac
  98. /* Macronix */
  99. #define MX29LV040C 0x004F
  100. #define MX29LV160T 0x22C4
  101. #define MX29LV160B 0x2249
  102. #define MX29F016 0x00AD
  103. #define MX29F002T 0x00B0
  104. #define MX29F004T 0x0045
  105. #define MX29F004B 0x0046
  106. /* NEC */
  107. #define UPD29F064115 0x221C
  108. /* PMC */
  109. #define PM49FL002 0x006D
  110. #define PM49FL004 0x006E
  111. #define PM49FL008 0x006A
  112. /* Sharp */
  113. #define LH28F640BF 0x00b0
  114. /* ST - www.st.com */
  115. #define M29W800DT 0x00D7
  116. #define M29W800DB 0x005B
  117. #define M29W160DT 0x22C4
  118. #define M29W160DB 0x2249
  119. #define M29W040B 0x00E3
  120. #define M50FW040 0x002C
  121. #define M50FW080 0x002D
  122. #define M50FW016 0x002E
  123. #define M50LPW080 0x002F
  124. /* SST */
  125. #define SST29EE020 0x0010
  126. #define SST29LE020 0x0012
  127. #define SST29EE512 0x005d
  128. #define SST29LE512 0x003d
  129. #define SST39LF800 0x2781
  130. #define SST39LF160 0x2782
  131. #define SST39VF1601 0x234b
  132. #define SST39LF512 0x00D4
  133. #define SST39LF010 0x00D5
  134. #define SST39LF020 0x00D6
  135. #define SST39LF040 0x00D7
  136. #define SST39SF010A 0x00B5
  137. #define SST39SF020A 0x00B6
  138. #define SST49LF004B 0x0060
  139. #define SST49LF008A 0x005a
  140. #define SST49LF030A 0x001C
  141. #define SST49LF040A 0x0051
  142. #define SST49LF080A 0x005B
  143. /* Toshiba */
  144. #define TC58FVT160 0x00C2
  145. #define TC58FVB160 0x0043
  146. #define TC58FVT321 0x009A
  147. #define TC58FVB321 0x009C
  148. #define TC58FVT641 0x0093
  149. #define TC58FVB641 0x0095
  150. /* Winbond */
  151. #define W49V002A 0x00b0
  152. /*
  153. * Unlock address sets for AMD command sets.
  154. * Intel command sets use the MTD_UADDR_UNNECESSARY.
  155. * Each identifier, except MTD_UADDR_UNNECESSARY, and
  156. * MTD_UADDR_NO_SUPPORT must be defined below in unlock_addrs[].
  157. * MTD_UADDR_NOT_SUPPORTED must be 0 so that structure
  158. * initialization need not require initializing all of the
  159. * unlock addresses for all bit widths.
  160. */
  161. enum uaddr {
  162. MTD_UADDR_NOT_SUPPORTED = 0, /* data width not supported */
  163. MTD_UADDR_0x0555_0x02AA,
  164. MTD_UADDR_0x0555_0x0AAA,
  165. MTD_UADDR_0x5555_0x2AAA,
  166. MTD_UADDR_0x0AAA_0x0555,
  167. MTD_UADDR_DONT_CARE, /* Requires an arbitrary address */
  168. MTD_UADDR_UNNECESSARY, /* Does not require any address */
  169. };
  170. struct unlock_addr {
  171. u32 addr1;
  172. u32 addr2;
  173. };
  174. /*
  175. * I don't like the fact that the first entry in unlock_addrs[]
  176. * exists, but is for MTD_UADDR_NOT_SUPPORTED - and, therefore,
  177. * should not be used. The problem is that structures with
  178. * initializers have extra fields initialized to 0. It is _very_
  179. * desireable to have the unlock address entries for unsupported
  180. * data widths automatically initialized - that means that
  181. * MTD_UADDR_NOT_SUPPORTED must be 0 and the first entry here
  182. * must go unused.
  183. */
  184. static const struct unlock_addr unlock_addrs[] = {
  185. [MTD_UADDR_NOT_SUPPORTED] = {
  186. .addr1 = 0xffff,
  187. .addr2 = 0xffff
  188. },
  189. [MTD_UADDR_0x0555_0x02AA] = {
  190. .addr1 = 0x0555,
  191. .addr2 = 0x02aa
  192. },
  193. [MTD_UADDR_0x0555_0x0AAA] = {
  194. .addr1 = 0x0555,
  195. .addr2 = 0x0aaa
  196. },
  197. [MTD_UADDR_0x5555_0x2AAA] = {
  198. .addr1 = 0x5555,
  199. .addr2 = 0x2aaa
  200. },
  201. [MTD_UADDR_0x0AAA_0x0555] = {
  202. .addr1 = 0x0AAA,
  203. .addr2 = 0x0555
  204. },
  205. [MTD_UADDR_DONT_CARE] = {
  206. .addr1 = 0x0000, /* Doesn't matter which address */
  207. .addr2 = 0x0000 /* is used - must be last entry */
  208. },
  209. [MTD_UADDR_UNNECESSARY] = {
  210. .addr1 = 0x0000,
  211. .addr2 = 0x0000
  212. }
  213. };
  214. struct amd_flash_info {
  215. const __u16 mfr_id;
  216. const __u16 dev_id;
  217. const char *name;
  218. const int DevSize;
  219. const int NumEraseRegions;
  220. const int CmdSet;
  221. const __u8 uaddr[4]; /* unlock addrs for 8, 16, 32, 64 */
  222. const ulong regions[6];
  223. };
  224. #define ERASEINFO(size,blocks) (size<<8)|(blocks-1)
  225. #define SIZE_64KiB 16
  226. #define SIZE_128KiB 17
  227. #define SIZE_256KiB 18
  228. #define SIZE_512KiB 19
  229. #define SIZE_1MiB 20
  230. #define SIZE_2MiB 21
  231. #define SIZE_4MiB 22
  232. #define SIZE_8MiB 23
  233. /*
  234. * Please keep this list ordered by manufacturer!
  235. * Fortunately, the list isn't searched often and so a
  236. * slow, linear search isn't so bad.
  237. */
  238. static const struct amd_flash_info jedec_table[] = {
  239. {
  240. .mfr_id = MANUFACTURER_AMD,
  241. .dev_id = AM29F032B,
  242. .name = "AMD AM29F032B",
  243. .uaddr = {
  244. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  245. },
  246. .DevSize = SIZE_4MiB,
  247. .CmdSet = P_ID_AMD_STD,
  248. .NumEraseRegions= 1,
  249. .regions = {
  250. ERASEINFO(0x10000,64)
  251. }
  252. }, {
  253. .mfr_id = MANUFACTURER_AMD,
  254. .dev_id = AM29LV160DT,
  255. .name = "AMD AM29LV160DT",
  256. .uaddr = {
  257. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  258. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  259. },
  260. .DevSize = SIZE_2MiB,
  261. .CmdSet = P_ID_AMD_STD,
  262. .NumEraseRegions= 4,
  263. .regions = {
  264. ERASEINFO(0x10000,31),
  265. ERASEINFO(0x08000,1),
  266. ERASEINFO(0x02000,2),
  267. ERASEINFO(0x04000,1)
  268. }
  269. }, {
  270. .mfr_id = MANUFACTURER_AMD,
  271. .dev_id = AM29LV160DB,
  272. .name = "AMD AM29LV160DB",
  273. .uaddr = {
  274. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  275. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  276. },
  277. .DevSize = SIZE_2MiB,
  278. .CmdSet = P_ID_AMD_STD,
  279. .NumEraseRegions= 4,
  280. .regions = {
  281. ERASEINFO(0x04000,1),
  282. ERASEINFO(0x02000,2),
  283. ERASEINFO(0x08000,1),
  284. ERASEINFO(0x10000,31)
  285. }
  286. }, {
  287. .mfr_id = MANUFACTURER_AMD,
  288. .dev_id = AM29LV400BB,
  289. .name = "AMD AM29LV400BB",
  290. .uaddr = {
  291. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  292. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  293. },
  294. .DevSize = SIZE_512KiB,
  295. .CmdSet = P_ID_AMD_STD,
  296. .NumEraseRegions= 4,
  297. .regions = {
  298. ERASEINFO(0x04000,1),
  299. ERASEINFO(0x02000,2),
  300. ERASEINFO(0x08000,1),
  301. ERASEINFO(0x10000,7)
  302. }
  303. }, {
  304. .mfr_id = MANUFACTURER_AMD,
  305. .dev_id = AM29LV400BT,
  306. .name = "AMD AM29LV400BT",
  307. .uaddr = {
  308. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  309. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  310. },
  311. .DevSize = SIZE_512KiB,
  312. .CmdSet = P_ID_AMD_STD,
  313. .NumEraseRegions= 4,
  314. .regions = {
  315. ERASEINFO(0x10000,7),
  316. ERASEINFO(0x08000,1),
  317. ERASEINFO(0x02000,2),
  318. ERASEINFO(0x04000,1)
  319. }
  320. }, {
  321. .mfr_id = MANUFACTURER_AMD,
  322. .dev_id = AM29LV800BB,
  323. .name = "AMD AM29LV800BB",
  324. .uaddr = {
  325. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  326. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  327. },
  328. .DevSize = SIZE_1MiB,
  329. .CmdSet = P_ID_AMD_STD,
  330. .NumEraseRegions= 4,
  331. .regions = {
  332. ERASEINFO(0x04000,1),
  333. ERASEINFO(0x02000,2),
  334. ERASEINFO(0x08000,1),
  335. ERASEINFO(0x10000,15),
  336. }
  337. }, {
  338. /* add DL */
  339. .mfr_id = MANUFACTURER_AMD,
  340. .dev_id = AM29DL800BB,
  341. .name = "AMD AM29DL800BB",
  342. .uaddr = {
  343. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  344. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  345. },
  346. .DevSize = SIZE_1MiB,
  347. .CmdSet = P_ID_AMD_STD,
  348. .NumEraseRegions= 6,
  349. .regions = {
  350. ERASEINFO(0x04000,1),
  351. ERASEINFO(0x08000,1),
  352. ERASEINFO(0x02000,4),
  353. ERASEINFO(0x08000,1),
  354. ERASEINFO(0x04000,1),
  355. ERASEINFO(0x10000,14)
  356. }
  357. }, {
  358. .mfr_id = MANUFACTURER_AMD,
  359. .dev_id = AM29DL800BT,
  360. .name = "AMD AM29DL800BT",
  361. .uaddr = {
  362. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  363. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  364. },
  365. .DevSize = SIZE_1MiB,
  366. .CmdSet = P_ID_AMD_STD,
  367. .NumEraseRegions= 6,
  368. .regions = {
  369. ERASEINFO(0x10000,14),
  370. ERASEINFO(0x04000,1),
  371. ERASEINFO(0x08000,1),
  372. ERASEINFO(0x02000,4),
  373. ERASEINFO(0x08000,1),
  374. ERASEINFO(0x04000,1)
  375. }
  376. }, {
  377. .mfr_id = MANUFACTURER_AMD,
  378. .dev_id = AM29F800BB,
  379. .name = "AMD AM29F800BB",
  380. .uaddr = {
  381. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  382. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  383. },
  384. .DevSize = SIZE_1MiB,
  385. .CmdSet = P_ID_AMD_STD,
  386. .NumEraseRegions= 4,
  387. .regions = {
  388. ERASEINFO(0x04000,1),
  389. ERASEINFO(0x02000,2),
  390. ERASEINFO(0x08000,1),
  391. ERASEINFO(0x10000,15),
  392. }
  393. }, {
  394. .mfr_id = MANUFACTURER_AMD,
  395. .dev_id = AM29LV800BT,
  396. .name = "AMD AM29LV800BT",
  397. .uaddr = {
  398. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  399. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  400. },
  401. .DevSize = SIZE_1MiB,
  402. .CmdSet = P_ID_AMD_STD,
  403. .NumEraseRegions= 4,
  404. .regions = {
  405. ERASEINFO(0x10000,15),
  406. ERASEINFO(0x08000,1),
  407. ERASEINFO(0x02000,2),
  408. ERASEINFO(0x04000,1)
  409. }
  410. }, {
  411. .mfr_id = MANUFACTURER_AMD,
  412. .dev_id = AM29F800BT,
  413. .name = "AMD AM29F800BT",
  414. .uaddr = {
  415. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  416. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  417. },
  418. .DevSize = SIZE_1MiB,
  419. .CmdSet = P_ID_AMD_STD,
  420. .NumEraseRegions= 4,
  421. .regions = {
  422. ERASEINFO(0x10000,15),
  423. ERASEINFO(0x08000,1),
  424. ERASEINFO(0x02000,2),
  425. ERASEINFO(0x04000,1)
  426. }
  427. }, {
  428. .mfr_id = MANUFACTURER_AMD,
  429. .dev_id = AM29F017D,
  430. .name = "AMD AM29F017D",
  431. .uaddr = {
  432. [0] = MTD_UADDR_DONT_CARE /* x8 */
  433. },
  434. .DevSize = SIZE_2MiB,
  435. .CmdSet = P_ID_AMD_STD,
  436. .NumEraseRegions= 1,
  437. .regions = {
  438. ERASEINFO(0x10000,32),
  439. }
  440. }, {
  441. .mfr_id = MANUFACTURER_AMD,
  442. .dev_id = AM29F016D,
  443. .name = "AMD AM29F016D",
  444. .uaddr = {
  445. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  446. },
  447. .DevSize = SIZE_2MiB,
  448. .CmdSet = P_ID_AMD_STD,
  449. .NumEraseRegions= 1,
  450. .regions = {
  451. ERASEINFO(0x10000,32),
  452. }
  453. }, {
  454. .mfr_id = MANUFACTURER_AMD,
  455. .dev_id = AM29F080,
  456. .name = "AMD AM29F080",
  457. .uaddr = {
  458. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  459. },
  460. .DevSize = SIZE_1MiB,
  461. .CmdSet = P_ID_AMD_STD,
  462. .NumEraseRegions= 1,
  463. .regions = {
  464. ERASEINFO(0x10000,16),
  465. }
  466. }, {
  467. .mfr_id = MANUFACTURER_AMD,
  468. .dev_id = AM29F040,
  469. .name = "AMD AM29F040",
  470. .uaddr = {
  471. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  472. },
  473. .DevSize = SIZE_512KiB,
  474. .CmdSet = P_ID_AMD_STD,
  475. .NumEraseRegions= 1,
  476. .regions = {
  477. ERASEINFO(0x10000,8),
  478. }
  479. }, {
  480. .mfr_id = MANUFACTURER_AMD,
  481. .dev_id = AM29LV040B,
  482. .name = "AMD AM29LV040B",
  483. .uaddr = {
  484. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  485. },
  486. .DevSize = SIZE_512KiB,
  487. .CmdSet = P_ID_AMD_STD,
  488. .NumEraseRegions= 1,
  489. .regions = {
  490. ERASEINFO(0x10000,8),
  491. }
  492. }, {
  493. .mfr_id = MANUFACTURER_AMD,
  494. .dev_id = AM29F002T,
  495. .name = "AMD AM29F002T",
  496. .uaddr = {
  497. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  498. },
  499. .DevSize = SIZE_256KiB,
  500. .CmdSet = P_ID_AMD_STD,
  501. .NumEraseRegions= 4,
  502. .regions = {
  503. ERASEINFO(0x10000,3),
  504. ERASEINFO(0x08000,1),
  505. ERASEINFO(0x02000,2),
  506. ERASEINFO(0x04000,1),
  507. }
  508. }, {
  509. .mfr_id = MANUFACTURER_ATMEL,
  510. .dev_id = AT49BV512,
  511. .name = "Atmel AT49BV512",
  512. .uaddr = {
  513. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  514. },
  515. .DevSize = SIZE_64KiB,
  516. .CmdSet = P_ID_AMD_STD,
  517. .NumEraseRegions= 1,
  518. .regions = {
  519. ERASEINFO(0x10000,1)
  520. }
  521. }, {
  522. .mfr_id = MANUFACTURER_ATMEL,
  523. .dev_id = AT29LV512,
  524. .name = "Atmel AT29LV512",
  525. .uaddr = {
  526. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  527. },
  528. .DevSize = SIZE_64KiB,
  529. .CmdSet = P_ID_AMD_STD,
  530. .NumEraseRegions= 1,
  531. .regions = {
  532. ERASEINFO(0x80,256),
  533. ERASEINFO(0x80,256)
  534. }
  535. }, {
  536. .mfr_id = MANUFACTURER_ATMEL,
  537. .dev_id = AT49BV16X,
  538. .name = "Atmel AT49BV16X",
  539. .uaddr = {
  540. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  541. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  542. },
  543. .DevSize = SIZE_2MiB,
  544. .CmdSet = P_ID_AMD_STD,
  545. .NumEraseRegions= 2,
  546. .regions = {
  547. ERASEINFO(0x02000,8),
  548. ERASEINFO(0x10000,31)
  549. }
  550. }, {
  551. .mfr_id = MANUFACTURER_ATMEL,
  552. .dev_id = AT49BV16XT,
  553. .name = "Atmel AT49BV16XT",
  554. .uaddr = {
  555. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  556. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  557. },
  558. .DevSize = SIZE_2MiB,
  559. .CmdSet = P_ID_AMD_STD,
  560. .NumEraseRegions= 2,
  561. .regions = {
  562. ERASEINFO(0x10000,31),
  563. ERASEINFO(0x02000,8)
  564. }
  565. }, {
  566. .mfr_id = MANUFACTURER_ATMEL,
  567. .dev_id = AT49BV32X,
  568. .name = "Atmel AT49BV32X",
  569. .uaddr = {
  570. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  571. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  572. },
  573. .DevSize = SIZE_4MiB,
  574. .CmdSet = P_ID_AMD_STD,
  575. .NumEraseRegions= 2,
  576. .regions = {
  577. ERASEINFO(0x02000,8),
  578. ERASEINFO(0x10000,63)
  579. }
  580. }, {
  581. .mfr_id = MANUFACTURER_ATMEL,
  582. .dev_id = AT49BV32XT,
  583. .name = "Atmel AT49BV32XT",
  584. .uaddr = {
  585. [0] = MTD_UADDR_0x0555_0x0AAA, /* x8 */
  586. [1] = MTD_UADDR_0x0555_0x0AAA /* x16 */
  587. },
  588. .DevSize = SIZE_4MiB,
  589. .CmdSet = P_ID_AMD_STD,
  590. .NumEraseRegions= 2,
  591. .regions = {
  592. ERASEINFO(0x10000,63),
  593. ERASEINFO(0x02000,8)
  594. }
  595. }, {
  596. .mfr_id = MANUFACTURER_FUJITSU,
  597. .dev_id = MBM29F040C,
  598. .name = "Fujitsu MBM29F040C",
  599. .uaddr = {
  600. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  601. },
  602. .DevSize = SIZE_512KiB,
  603. .CmdSet = P_ID_AMD_STD,
  604. .NumEraseRegions= 1,
  605. .regions = {
  606. ERASEINFO(0x10000,8)
  607. }
  608. }, {
  609. .mfr_id = MANUFACTURER_FUJITSU,
  610. .dev_id = MBM29LV650UE,
  611. .name = "Fujitsu MBM29LV650UE",
  612. .uaddr = {
  613. [0] = MTD_UADDR_DONT_CARE /* x16 */
  614. },
  615. .DevSize = SIZE_8MiB,
  616. .CmdSet = P_ID_AMD_STD,
  617. .NumEraseRegions= 1,
  618. .regions = {
  619. ERASEINFO(0x10000,128)
  620. }
  621. }, {
  622. .mfr_id = MANUFACTURER_FUJITSU,
  623. .dev_id = MBM29LV320TE,
  624. .name = "Fujitsu MBM29LV320TE",
  625. .uaddr = {
  626. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  627. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  628. },
  629. .DevSize = SIZE_4MiB,
  630. .CmdSet = P_ID_AMD_STD,
  631. .NumEraseRegions= 2,
  632. .regions = {
  633. ERASEINFO(0x10000,63),
  634. ERASEINFO(0x02000,8)
  635. }
  636. }, {
  637. .mfr_id = MANUFACTURER_FUJITSU,
  638. .dev_id = MBM29LV320BE,
  639. .name = "Fujitsu MBM29LV320BE",
  640. .uaddr = {
  641. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  642. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  643. },
  644. .DevSize = SIZE_4MiB,
  645. .CmdSet = P_ID_AMD_STD,
  646. .NumEraseRegions= 2,
  647. .regions = {
  648. ERASEINFO(0x02000,8),
  649. ERASEINFO(0x10000,63)
  650. }
  651. }, {
  652. .mfr_id = MANUFACTURER_FUJITSU,
  653. .dev_id = MBM29LV160TE,
  654. .name = "Fujitsu MBM29LV160TE",
  655. .uaddr = {
  656. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  657. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  658. },
  659. .DevSize = SIZE_2MiB,
  660. .CmdSet = P_ID_AMD_STD,
  661. .NumEraseRegions= 4,
  662. .regions = {
  663. ERASEINFO(0x10000,31),
  664. ERASEINFO(0x08000,1),
  665. ERASEINFO(0x02000,2),
  666. ERASEINFO(0x04000,1)
  667. }
  668. }, {
  669. .mfr_id = MANUFACTURER_FUJITSU,
  670. .dev_id = MBM29LV160BE,
  671. .name = "Fujitsu MBM29LV160BE",
  672. .uaddr = {
  673. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  674. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  675. },
  676. .DevSize = SIZE_2MiB,
  677. .CmdSet = P_ID_AMD_STD,
  678. .NumEraseRegions= 4,
  679. .regions = {
  680. ERASEINFO(0x04000,1),
  681. ERASEINFO(0x02000,2),
  682. ERASEINFO(0x08000,1),
  683. ERASEINFO(0x10000,31)
  684. }
  685. }, {
  686. .mfr_id = MANUFACTURER_FUJITSU,
  687. .dev_id = MBM29LV800BA,
  688. .name = "Fujitsu MBM29LV800BA",
  689. .uaddr = {
  690. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  691. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  692. },
  693. .DevSize = SIZE_1MiB,
  694. .CmdSet = P_ID_AMD_STD,
  695. .NumEraseRegions= 4,
  696. .regions = {
  697. ERASEINFO(0x04000,1),
  698. ERASEINFO(0x02000,2),
  699. ERASEINFO(0x08000,1),
  700. ERASEINFO(0x10000,15)
  701. }
  702. }, {
  703. .mfr_id = MANUFACTURER_FUJITSU,
  704. .dev_id = MBM29LV800TA,
  705. .name = "Fujitsu MBM29LV800TA",
  706. .uaddr = {
  707. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  708. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  709. },
  710. .DevSize = SIZE_1MiB,
  711. .CmdSet = P_ID_AMD_STD,
  712. .NumEraseRegions= 4,
  713. .regions = {
  714. ERASEINFO(0x10000,15),
  715. ERASEINFO(0x08000,1),
  716. ERASEINFO(0x02000,2),
  717. ERASEINFO(0x04000,1)
  718. }
  719. }, {
  720. .mfr_id = MANUFACTURER_FUJITSU,
  721. .dev_id = MBM29LV400BC,
  722. .name = "Fujitsu MBM29LV400BC",
  723. .uaddr = {
  724. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  725. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  726. },
  727. .DevSize = SIZE_512KiB,
  728. .CmdSet = P_ID_AMD_STD,
  729. .NumEraseRegions= 4,
  730. .regions = {
  731. ERASEINFO(0x04000,1),
  732. ERASEINFO(0x02000,2),
  733. ERASEINFO(0x08000,1),
  734. ERASEINFO(0x10000,7)
  735. }
  736. }, {
  737. .mfr_id = MANUFACTURER_FUJITSU,
  738. .dev_id = MBM29LV400TC,
  739. .name = "Fujitsu MBM29LV400TC",
  740. .uaddr = {
  741. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  742. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  743. },
  744. .DevSize = SIZE_512KiB,
  745. .CmdSet = P_ID_AMD_STD,
  746. .NumEraseRegions= 4,
  747. .regions = {
  748. ERASEINFO(0x10000,7),
  749. ERASEINFO(0x08000,1),
  750. ERASEINFO(0x02000,2),
  751. ERASEINFO(0x04000,1)
  752. }
  753. }, {
  754. .mfr_id = MANUFACTURER_HYUNDAI,
  755. .dev_id = HY29F002T,
  756. .name = "Hyundai HY29F002T",
  757. .uaddr = {
  758. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  759. },
  760. .DevSize = SIZE_256KiB,
  761. .CmdSet = P_ID_AMD_STD,
  762. .NumEraseRegions= 4,
  763. .regions = {
  764. ERASEINFO(0x10000,3),
  765. ERASEINFO(0x08000,1),
  766. ERASEINFO(0x02000,2),
  767. ERASEINFO(0x04000,1),
  768. }
  769. }, {
  770. .mfr_id = MANUFACTURER_INTEL,
  771. .dev_id = I28F004B3B,
  772. .name = "Intel 28F004B3B",
  773. .uaddr = {
  774. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  775. },
  776. .DevSize = SIZE_512KiB,
  777. .CmdSet = P_ID_INTEL_STD,
  778. .NumEraseRegions= 2,
  779. .regions = {
  780. ERASEINFO(0x02000, 8),
  781. ERASEINFO(0x10000, 7),
  782. }
  783. }, {
  784. .mfr_id = MANUFACTURER_INTEL,
  785. .dev_id = I28F004B3T,
  786. .name = "Intel 28F004B3T",
  787. .uaddr = {
  788. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  789. },
  790. .DevSize = SIZE_512KiB,
  791. .CmdSet = P_ID_INTEL_STD,
  792. .NumEraseRegions= 2,
  793. .regions = {
  794. ERASEINFO(0x10000, 7),
  795. ERASEINFO(0x02000, 8),
  796. }
  797. }, {
  798. .mfr_id = MANUFACTURER_INTEL,
  799. .dev_id = I28F400B3B,
  800. .name = "Intel 28F400B3B",
  801. .uaddr = {
  802. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  803. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  804. },
  805. .DevSize = SIZE_512KiB,
  806. .CmdSet = P_ID_INTEL_STD,
  807. .NumEraseRegions= 2,
  808. .regions = {
  809. ERASEINFO(0x02000, 8),
  810. ERASEINFO(0x10000, 7),
  811. }
  812. }, {
  813. .mfr_id = MANUFACTURER_INTEL,
  814. .dev_id = I28F400B3T,
  815. .name = "Intel 28F400B3T",
  816. .uaddr = {
  817. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  818. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  819. },
  820. .DevSize = SIZE_512KiB,
  821. .CmdSet = P_ID_INTEL_STD,
  822. .NumEraseRegions= 2,
  823. .regions = {
  824. ERASEINFO(0x10000, 7),
  825. ERASEINFO(0x02000, 8),
  826. }
  827. }, {
  828. .mfr_id = MANUFACTURER_INTEL,
  829. .dev_id = I28F008B3B,
  830. .name = "Intel 28F008B3B",
  831. .uaddr = {
  832. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  833. },
  834. .DevSize = SIZE_1MiB,
  835. .CmdSet = P_ID_INTEL_STD,
  836. .NumEraseRegions= 2,
  837. .regions = {
  838. ERASEINFO(0x02000, 8),
  839. ERASEINFO(0x10000, 15),
  840. }
  841. }, {
  842. .mfr_id = MANUFACTURER_INTEL,
  843. .dev_id = I28F008B3T,
  844. .name = "Intel 28F008B3T",
  845. .uaddr = {
  846. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  847. },
  848. .DevSize = SIZE_1MiB,
  849. .CmdSet = P_ID_INTEL_STD,
  850. .NumEraseRegions= 2,
  851. .regions = {
  852. ERASEINFO(0x10000, 15),
  853. ERASEINFO(0x02000, 8),
  854. }
  855. }, {
  856. .mfr_id = MANUFACTURER_INTEL,
  857. .dev_id = I28F008S5,
  858. .name = "Intel 28F008S5",
  859. .uaddr = {
  860. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  861. },
  862. .DevSize = SIZE_1MiB,
  863. .CmdSet = P_ID_INTEL_EXT,
  864. .NumEraseRegions= 1,
  865. .regions = {
  866. ERASEINFO(0x10000,16),
  867. }
  868. }, {
  869. .mfr_id = MANUFACTURER_INTEL,
  870. .dev_id = I28F016S5,
  871. .name = "Intel 28F016S5",
  872. .uaddr = {
  873. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  874. },
  875. .DevSize = SIZE_2MiB,
  876. .CmdSet = P_ID_INTEL_EXT,
  877. .NumEraseRegions= 1,
  878. .regions = {
  879. ERASEINFO(0x10000,32),
  880. }
  881. }, {
  882. .mfr_id = MANUFACTURER_INTEL,
  883. .dev_id = I28F008SA,
  884. .name = "Intel 28F008SA",
  885. .uaddr = {
  886. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  887. },
  888. .DevSize = SIZE_1MiB,
  889. .CmdSet = P_ID_INTEL_STD,
  890. .NumEraseRegions= 1,
  891. .regions = {
  892. ERASEINFO(0x10000, 16),
  893. }
  894. }, {
  895. .mfr_id = MANUFACTURER_INTEL,
  896. .dev_id = I28F800B3B,
  897. .name = "Intel 28F800B3B",
  898. .uaddr = {
  899. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  900. },
  901. .DevSize = SIZE_1MiB,
  902. .CmdSet = P_ID_INTEL_STD,
  903. .NumEraseRegions= 2,
  904. .regions = {
  905. ERASEINFO(0x02000, 8),
  906. ERASEINFO(0x10000, 15),
  907. }
  908. }, {
  909. .mfr_id = MANUFACTURER_INTEL,
  910. .dev_id = I28F800B3T,
  911. .name = "Intel 28F800B3T",
  912. .uaddr = {
  913. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  914. },
  915. .DevSize = SIZE_1MiB,
  916. .CmdSet = P_ID_INTEL_STD,
  917. .NumEraseRegions= 2,
  918. .regions = {
  919. ERASEINFO(0x10000, 15),
  920. ERASEINFO(0x02000, 8),
  921. }
  922. }, {
  923. .mfr_id = MANUFACTURER_INTEL,
  924. .dev_id = I28F016B3B,
  925. .name = "Intel 28F016B3B",
  926. .uaddr = {
  927. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  928. },
  929. .DevSize = SIZE_2MiB,
  930. .CmdSet = P_ID_INTEL_STD,
  931. .NumEraseRegions= 2,
  932. .regions = {
  933. ERASEINFO(0x02000, 8),
  934. ERASEINFO(0x10000, 31),
  935. }
  936. }, {
  937. .mfr_id = MANUFACTURER_INTEL,
  938. .dev_id = I28F016S3,
  939. .name = "Intel I28F016S3",
  940. .uaddr = {
  941. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  942. },
  943. .DevSize = SIZE_2MiB,
  944. .CmdSet = P_ID_INTEL_STD,
  945. .NumEraseRegions= 1,
  946. .regions = {
  947. ERASEINFO(0x10000, 32),
  948. }
  949. }, {
  950. .mfr_id = MANUFACTURER_INTEL,
  951. .dev_id = I28F016B3T,
  952. .name = "Intel 28F016B3T",
  953. .uaddr = {
  954. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  955. },
  956. .DevSize = SIZE_2MiB,
  957. .CmdSet = P_ID_INTEL_STD,
  958. .NumEraseRegions= 2,
  959. .regions = {
  960. ERASEINFO(0x10000, 31),
  961. ERASEINFO(0x02000, 8),
  962. }
  963. }, {
  964. .mfr_id = MANUFACTURER_INTEL,
  965. .dev_id = I28F160B3B,
  966. .name = "Intel 28F160B3B",
  967. .uaddr = {
  968. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  969. },
  970. .DevSize = SIZE_2MiB,
  971. .CmdSet = P_ID_INTEL_STD,
  972. .NumEraseRegions= 2,
  973. .regions = {
  974. ERASEINFO(0x02000, 8),
  975. ERASEINFO(0x10000, 31),
  976. }
  977. }, {
  978. .mfr_id = MANUFACTURER_INTEL,
  979. .dev_id = I28F160B3T,
  980. .name = "Intel 28F160B3T",
  981. .uaddr = {
  982. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  983. },
  984. .DevSize = SIZE_2MiB,
  985. .CmdSet = P_ID_INTEL_STD,
  986. .NumEraseRegions= 2,
  987. .regions = {
  988. ERASEINFO(0x10000, 31),
  989. ERASEINFO(0x02000, 8),
  990. }
  991. }, {
  992. .mfr_id = MANUFACTURER_INTEL,
  993. .dev_id = I28F320B3B,
  994. .name = "Intel 28F320B3B",
  995. .uaddr = {
  996. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  997. },
  998. .DevSize = SIZE_4MiB,
  999. .CmdSet = P_ID_INTEL_STD,
  1000. .NumEraseRegions= 2,
  1001. .regions = {
  1002. ERASEINFO(0x02000, 8),
  1003. ERASEINFO(0x10000, 63),
  1004. }
  1005. }, {
  1006. .mfr_id = MANUFACTURER_INTEL,
  1007. .dev_id = I28F320B3T,
  1008. .name = "Intel 28F320B3T",
  1009. .uaddr = {
  1010. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1011. },
  1012. .DevSize = SIZE_4MiB,
  1013. .CmdSet = P_ID_INTEL_STD,
  1014. .NumEraseRegions= 2,
  1015. .regions = {
  1016. ERASEINFO(0x10000, 63),
  1017. ERASEINFO(0x02000, 8),
  1018. }
  1019. }, {
  1020. .mfr_id = MANUFACTURER_INTEL,
  1021. .dev_id = I28F640B3B,
  1022. .name = "Intel 28F640B3B",
  1023. .uaddr = {
  1024. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1025. },
  1026. .DevSize = SIZE_8MiB,
  1027. .CmdSet = P_ID_INTEL_STD,
  1028. .NumEraseRegions= 2,
  1029. .regions = {
  1030. ERASEINFO(0x02000, 8),
  1031. ERASEINFO(0x10000, 127),
  1032. }
  1033. }, {
  1034. .mfr_id = MANUFACTURER_INTEL,
  1035. .dev_id = I28F640B3T,
  1036. .name = "Intel 28F640B3T",
  1037. .uaddr = {
  1038. [1] = MTD_UADDR_UNNECESSARY, /* x16 */
  1039. },
  1040. .DevSize = SIZE_8MiB,
  1041. .CmdSet = P_ID_INTEL_STD,
  1042. .NumEraseRegions= 2,
  1043. .regions = {
  1044. ERASEINFO(0x10000, 127),
  1045. ERASEINFO(0x02000, 8),
  1046. }
  1047. }, {
  1048. .mfr_id = MANUFACTURER_INTEL,
  1049. .dev_id = I82802AB,
  1050. .name = "Intel 82802AB",
  1051. .uaddr = {
  1052. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1053. },
  1054. .DevSize = SIZE_512KiB,
  1055. .CmdSet = P_ID_INTEL_EXT,
  1056. .NumEraseRegions= 1,
  1057. .regions = {
  1058. ERASEINFO(0x10000,8),
  1059. }
  1060. }, {
  1061. .mfr_id = MANUFACTURER_INTEL,
  1062. .dev_id = I82802AC,
  1063. .name = "Intel 82802AC",
  1064. .uaddr = {
  1065. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1066. },
  1067. .DevSize = SIZE_1MiB,
  1068. .CmdSet = P_ID_INTEL_EXT,
  1069. .NumEraseRegions= 1,
  1070. .regions = {
  1071. ERASEINFO(0x10000,16),
  1072. }
  1073. }, {
  1074. .mfr_id = MANUFACTURER_MACRONIX,
  1075. .dev_id = MX29LV040C,
  1076. .name = "Macronix MX29LV040C",
  1077. .uaddr = {
  1078. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1079. },
  1080. .DevSize = SIZE_512KiB,
  1081. .CmdSet = P_ID_AMD_STD,
  1082. .NumEraseRegions= 1,
  1083. .regions = {
  1084. ERASEINFO(0x10000,8),
  1085. }
  1086. }, {
  1087. .mfr_id = MANUFACTURER_MACRONIX,
  1088. .dev_id = MX29LV160T,
  1089. .name = "MXIC MX29LV160T",
  1090. .uaddr = {
  1091. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1092. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1093. },
  1094. .DevSize = SIZE_2MiB,
  1095. .CmdSet = P_ID_AMD_STD,
  1096. .NumEraseRegions= 4,
  1097. .regions = {
  1098. ERASEINFO(0x10000,31),
  1099. ERASEINFO(0x08000,1),
  1100. ERASEINFO(0x02000,2),
  1101. ERASEINFO(0x04000,1)
  1102. }
  1103. }, {
  1104. .mfr_id = MANUFACTURER_NEC,
  1105. .dev_id = UPD29F064115,
  1106. .name = "NEC uPD29F064115",
  1107. .uaddr = {
  1108. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1109. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1110. },
  1111. .DevSize = SIZE_8MiB,
  1112. .CmdSet = P_ID_AMD_STD,
  1113. .NumEraseRegions= 3,
  1114. .regions = {
  1115. ERASEINFO(0x2000,8),
  1116. ERASEINFO(0x10000,126),
  1117. ERASEINFO(0x2000,8),
  1118. }
  1119. }, {
  1120. .mfr_id = MANUFACTURER_MACRONIX,
  1121. .dev_id = MX29LV160B,
  1122. .name = "MXIC MX29LV160B",
  1123. .uaddr = {
  1124. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1125. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1126. },
  1127. .DevSize = SIZE_2MiB,
  1128. .CmdSet = P_ID_AMD_STD,
  1129. .NumEraseRegions= 4,
  1130. .regions = {
  1131. ERASEINFO(0x04000,1),
  1132. ERASEINFO(0x02000,2),
  1133. ERASEINFO(0x08000,1),
  1134. ERASEINFO(0x10000,31)
  1135. }
  1136. }, {
  1137. .mfr_id = MANUFACTURER_MACRONIX,
  1138. .dev_id = MX29F016,
  1139. .name = "Macronix MX29F016",
  1140. .uaddr = {
  1141. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1142. },
  1143. .DevSize = SIZE_2MiB,
  1144. .CmdSet = P_ID_AMD_STD,
  1145. .NumEraseRegions= 1,
  1146. .regions = {
  1147. ERASEINFO(0x10000,32),
  1148. }
  1149. }, {
  1150. .mfr_id = MANUFACTURER_MACRONIX,
  1151. .dev_id = MX29F004T,
  1152. .name = "Macronix MX29F004T",
  1153. .uaddr = {
  1154. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1155. },
  1156. .DevSize = SIZE_512KiB,
  1157. .CmdSet = P_ID_AMD_STD,
  1158. .NumEraseRegions= 4,
  1159. .regions = {
  1160. ERASEINFO(0x10000,7),
  1161. ERASEINFO(0x08000,1),
  1162. ERASEINFO(0x02000,2),
  1163. ERASEINFO(0x04000,1),
  1164. }
  1165. }, {
  1166. .mfr_id = MANUFACTURER_MACRONIX,
  1167. .dev_id = MX29F004B,
  1168. .name = "Macronix MX29F004B",
  1169. .uaddr = {
  1170. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1171. },
  1172. .DevSize = SIZE_512KiB,
  1173. .CmdSet = P_ID_AMD_STD,
  1174. .NumEraseRegions= 4,
  1175. .regions = {
  1176. ERASEINFO(0x04000,1),
  1177. ERASEINFO(0x02000,2),
  1178. ERASEINFO(0x08000,1),
  1179. ERASEINFO(0x10000,7),
  1180. }
  1181. }, {
  1182. .mfr_id = MANUFACTURER_MACRONIX,
  1183. .dev_id = MX29F002T,
  1184. .name = "Macronix MX29F002T",
  1185. .uaddr = {
  1186. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1187. },
  1188. .DevSize = SIZE_256KiB,
  1189. .CmdSet = P_ID_AMD_STD,
  1190. .NumEraseRegions= 4,
  1191. .regions = {
  1192. ERASEINFO(0x10000,3),
  1193. ERASEINFO(0x08000,1),
  1194. ERASEINFO(0x02000,2),
  1195. ERASEINFO(0x04000,1),
  1196. }
  1197. }, {
  1198. .mfr_id = MANUFACTURER_PMC,
  1199. .dev_id = PM49FL002,
  1200. .name = "PMC Pm49FL002",
  1201. .uaddr = {
  1202. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1203. },
  1204. .DevSize = SIZE_256KiB,
  1205. .CmdSet = P_ID_AMD_STD,
  1206. .NumEraseRegions= 1,
  1207. .regions = {
  1208. ERASEINFO( 0x01000, 64 )
  1209. }
  1210. }, {
  1211. .mfr_id = MANUFACTURER_PMC,
  1212. .dev_id = PM49FL004,
  1213. .name = "PMC Pm49FL004",
  1214. .uaddr = {
  1215. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1216. },
  1217. .DevSize = SIZE_512KiB,
  1218. .CmdSet = P_ID_AMD_STD,
  1219. .NumEraseRegions= 1,
  1220. .regions = {
  1221. ERASEINFO( 0x01000, 128 )
  1222. }
  1223. }, {
  1224. .mfr_id = MANUFACTURER_PMC,
  1225. .dev_id = PM49FL008,
  1226. .name = "PMC Pm49FL008",
  1227. .uaddr = {
  1228. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1229. },
  1230. .DevSize = SIZE_1MiB,
  1231. .CmdSet = P_ID_AMD_STD,
  1232. .NumEraseRegions= 1,
  1233. .regions = {
  1234. ERASEINFO( 0x01000, 256 )
  1235. }
  1236. }, {
  1237. .mfr_id = MANUFACTURER_SHARP,
  1238. .dev_id = LH28F640BF,
  1239. .name = "LH28F640BF",
  1240. .uaddr = {
  1241. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1242. },
  1243. .DevSize = SIZE_4MiB,
  1244. .CmdSet = P_ID_INTEL_STD,
  1245. .NumEraseRegions= 1,
  1246. .regions = {
  1247. ERASEINFO(0x40000,16),
  1248. }
  1249. }, {
  1250. .mfr_id = MANUFACTURER_SST,
  1251. .dev_id = SST39LF512,
  1252. .name = "SST 39LF512",
  1253. .uaddr = {
  1254. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1255. },
  1256. .DevSize = SIZE_64KiB,
  1257. .CmdSet = P_ID_AMD_STD,
  1258. .NumEraseRegions= 1,
  1259. .regions = {
  1260. ERASEINFO(0x01000,16),
  1261. }
  1262. }, {
  1263. .mfr_id = MANUFACTURER_SST,
  1264. .dev_id = SST39LF010,
  1265. .name = "SST 39LF010",
  1266. .uaddr = {
  1267. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1268. },
  1269. .DevSize = SIZE_128KiB,
  1270. .CmdSet = P_ID_AMD_STD,
  1271. .NumEraseRegions= 1,
  1272. .regions = {
  1273. ERASEINFO(0x01000,32),
  1274. }
  1275. }, {
  1276. .mfr_id = MANUFACTURER_SST,
  1277. .dev_id = SST29EE020,
  1278. .name = "SST 29EE020",
  1279. .uaddr = {
  1280. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1281. },
  1282. .DevSize = SIZE_256KiB,
  1283. .CmdSet = P_ID_SST_PAGE,
  1284. .NumEraseRegions= 1,
  1285. .regions = {ERASEINFO(0x01000,64),
  1286. }
  1287. }, {
  1288. .mfr_id = MANUFACTURER_SST,
  1289. .dev_id = SST29LE020,
  1290. .name = "SST 29LE020",
  1291. .uaddr = {
  1292. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1293. },
  1294. .DevSize = SIZE_256KiB,
  1295. .CmdSet = P_ID_SST_PAGE,
  1296. .NumEraseRegions= 1,
  1297. .regions = {ERASEINFO(0x01000,64),
  1298. }
  1299. }, {
  1300. .mfr_id = MANUFACTURER_SST,
  1301. .dev_id = SST39LF020,
  1302. .name = "SST 39LF020",
  1303. .uaddr = {
  1304. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1305. },
  1306. .DevSize = SIZE_256KiB,
  1307. .CmdSet = P_ID_AMD_STD,
  1308. .NumEraseRegions= 1,
  1309. .regions = {
  1310. ERASEINFO(0x01000,64),
  1311. }
  1312. }, {
  1313. .mfr_id = MANUFACTURER_SST,
  1314. .dev_id = SST39LF040,
  1315. .name = "SST 39LF040",
  1316. .uaddr = {
  1317. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1318. },
  1319. .DevSize = SIZE_512KiB,
  1320. .CmdSet = P_ID_AMD_STD,
  1321. .NumEraseRegions= 1,
  1322. .regions = {
  1323. ERASEINFO(0x01000,128),
  1324. }
  1325. }, {
  1326. .mfr_id = MANUFACTURER_SST,
  1327. .dev_id = SST39SF010A,
  1328. .name = "SST 39SF010A",
  1329. .uaddr = {
  1330. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1331. },
  1332. .DevSize = SIZE_128KiB,
  1333. .CmdSet = P_ID_AMD_STD,
  1334. .NumEraseRegions= 1,
  1335. .regions = {
  1336. ERASEINFO(0x01000,32),
  1337. }
  1338. }, {
  1339. .mfr_id = MANUFACTURER_SST,
  1340. .dev_id = SST39SF020A,
  1341. .name = "SST 39SF020A",
  1342. .uaddr = {
  1343. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1344. },
  1345. .DevSize = SIZE_256KiB,
  1346. .CmdSet = P_ID_AMD_STD,
  1347. .NumEraseRegions= 1,
  1348. .regions = {
  1349. ERASEINFO(0x01000,64),
  1350. }
  1351. }, {
  1352. .mfr_id = MANUFACTURER_SST,
  1353. .dev_id = SST49LF004B,
  1354. .name = "SST 49LF004B",
  1355. .uaddr = {
  1356. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1357. },
  1358. .DevSize = SIZE_512KiB,
  1359. .CmdSet = P_ID_AMD_STD,
  1360. .NumEraseRegions= 1,
  1361. .regions = {
  1362. ERASEINFO(0x01000,128),
  1363. }
  1364. }, {
  1365. .mfr_id = MANUFACTURER_SST,
  1366. .dev_id = SST49LF008A,
  1367. .name = "SST 49LF008A",
  1368. .uaddr = {
  1369. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1370. },
  1371. .DevSize = SIZE_1MiB,
  1372. .CmdSet = P_ID_AMD_STD,
  1373. .NumEraseRegions= 1,
  1374. .regions = {
  1375. ERASEINFO(0x01000,256),
  1376. }
  1377. }, {
  1378. .mfr_id = MANUFACTURER_SST,
  1379. .dev_id = SST49LF030A,
  1380. .name = "SST 49LF030A",
  1381. .uaddr = {
  1382. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1383. },
  1384. .DevSize = SIZE_512KiB,
  1385. .CmdSet = P_ID_AMD_STD,
  1386. .NumEraseRegions= 1,
  1387. .regions = {
  1388. ERASEINFO(0x01000,96),
  1389. }
  1390. }, {
  1391. .mfr_id = MANUFACTURER_SST,
  1392. .dev_id = SST49LF040A,
  1393. .name = "SST 49LF040A",
  1394. .uaddr = {
  1395. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1396. },
  1397. .DevSize = SIZE_512KiB,
  1398. .CmdSet = P_ID_AMD_STD,
  1399. .NumEraseRegions= 1,
  1400. .regions = {
  1401. ERASEINFO(0x01000,128),
  1402. }
  1403. }, {
  1404. .mfr_id = MANUFACTURER_SST,
  1405. .dev_id = SST49LF080A,
  1406. .name = "SST 49LF080A",
  1407. .uaddr = {
  1408. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1409. },
  1410. .DevSize = SIZE_1MiB,
  1411. .CmdSet = P_ID_AMD_STD,
  1412. .NumEraseRegions= 1,
  1413. .regions = {
  1414. ERASEINFO(0x01000,256),
  1415. }
  1416. }, {
  1417. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1418. .dev_id = SST39LF160,
  1419. .name = "SST 39LF160",
  1420. .uaddr = {
  1421. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1422. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1423. },
  1424. .DevSize = SIZE_2MiB,
  1425. .CmdSet = P_ID_AMD_STD,
  1426. .NumEraseRegions= 2,
  1427. .regions = {
  1428. ERASEINFO(0x1000,256),
  1429. ERASEINFO(0x1000,256)
  1430. }
  1431. }, {
  1432. .mfr_id = MANUFACTURER_SST, /* should be CFI */
  1433. .dev_id = SST39VF1601,
  1434. .name = "SST 39VF1601",
  1435. .uaddr = {
  1436. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1437. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1438. },
  1439. .DevSize = SIZE_2MiB,
  1440. .CmdSet = P_ID_AMD_STD,
  1441. .NumEraseRegions= 2,
  1442. .regions = {
  1443. ERASEINFO(0x1000,256),
  1444. ERASEINFO(0x1000,256)
  1445. }
  1446. }, {
  1447. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1448. .dev_id = M29W800DT,
  1449. .name = "ST M29W800DT",
  1450. .uaddr = {
  1451. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1452. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1453. },
  1454. .DevSize = SIZE_1MiB,
  1455. .CmdSet = P_ID_AMD_STD,
  1456. .NumEraseRegions= 4,
  1457. .regions = {
  1458. ERASEINFO(0x10000,15),
  1459. ERASEINFO(0x08000,1),
  1460. ERASEINFO(0x02000,2),
  1461. ERASEINFO(0x04000,1)
  1462. }
  1463. }, {
  1464. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1465. .dev_id = M29W800DB,
  1466. .name = "ST M29W800DB",
  1467. .uaddr = {
  1468. [0] = MTD_UADDR_0x5555_0x2AAA, /* x8 */
  1469. [1] = MTD_UADDR_0x5555_0x2AAA /* x16 */
  1470. },
  1471. .DevSize = SIZE_1MiB,
  1472. .CmdSet = P_ID_AMD_STD,
  1473. .NumEraseRegions= 4,
  1474. .regions = {
  1475. ERASEINFO(0x04000,1),
  1476. ERASEINFO(0x02000,2),
  1477. ERASEINFO(0x08000,1),
  1478. ERASEINFO(0x10000,15)
  1479. }
  1480. }, {
  1481. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1482. .dev_id = M29W160DT,
  1483. .name = "ST M29W160DT",
  1484. .uaddr = {
  1485. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1486. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1487. },
  1488. .DevSize = SIZE_2MiB,
  1489. .CmdSet = P_ID_AMD_STD,
  1490. .NumEraseRegions= 4,
  1491. .regions = {
  1492. ERASEINFO(0x10000,31),
  1493. ERASEINFO(0x08000,1),
  1494. ERASEINFO(0x02000,2),
  1495. ERASEINFO(0x04000,1)
  1496. }
  1497. }, {
  1498. .mfr_id = MANUFACTURER_ST, /* FIXME - CFI device? */
  1499. .dev_id = M29W160DB,
  1500. .name = "ST M29W160DB",
  1501. .uaddr = {
  1502. [0] = MTD_UADDR_0x0555_0x02AA, /* x8 */
  1503. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1504. },
  1505. .DevSize = SIZE_2MiB,
  1506. .CmdSet = P_ID_AMD_STD,
  1507. .NumEraseRegions= 4,
  1508. .regions = {
  1509. ERASEINFO(0x04000,1),
  1510. ERASEINFO(0x02000,2),
  1511. ERASEINFO(0x08000,1),
  1512. ERASEINFO(0x10000,31)
  1513. }
  1514. }, {
  1515. .mfr_id = MANUFACTURER_ST,
  1516. .dev_id = M29W040B,
  1517. .name = "ST M29W040B",
  1518. .uaddr = {
  1519. [0] = MTD_UADDR_0x0555_0x02AA /* x8 */
  1520. },
  1521. .DevSize = SIZE_512KiB,
  1522. .CmdSet = P_ID_AMD_STD,
  1523. .NumEraseRegions= 1,
  1524. .regions = {
  1525. ERASEINFO(0x10000,8),
  1526. }
  1527. }, {
  1528. .mfr_id = MANUFACTURER_ST,
  1529. .dev_id = M50FW040,
  1530. .name = "ST M50FW040",
  1531. .uaddr = {
  1532. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1533. },
  1534. .DevSize = SIZE_512KiB,
  1535. .CmdSet = P_ID_INTEL_EXT,
  1536. .NumEraseRegions= 1,
  1537. .regions = {
  1538. ERASEINFO(0x10000,8),
  1539. }
  1540. }, {
  1541. .mfr_id = MANUFACTURER_ST,
  1542. .dev_id = M50FW080,
  1543. .name = "ST M50FW080",
  1544. .uaddr = {
  1545. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1546. },
  1547. .DevSize = SIZE_1MiB,
  1548. .CmdSet = P_ID_INTEL_EXT,
  1549. .NumEraseRegions= 1,
  1550. .regions = {
  1551. ERASEINFO(0x10000,16),
  1552. }
  1553. }, {
  1554. .mfr_id = MANUFACTURER_ST,
  1555. .dev_id = M50FW016,
  1556. .name = "ST M50FW016",
  1557. .uaddr = {
  1558. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1559. },
  1560. .DevSize = SIZE_2MiB,
  1561. .CmdSet = P_ID_INTEL_EXT,
  1562. .NumEraseRegions= 1,
  1563. .regions = {
  1564. ERASEINFO(0x10000,32),
  1565. }
  1566. }, {
  1567. .mfr_id = MANUFACTURER_ST,
  1568. .dev_id = M50LPW080,
  1569. .name = "ST M50LPW080",
  1570. .uaddr = {
  1571. [0] = MTD_UADDR_UNNECESSARY, /* x8 */
  1572. },
  1573. .DevSize = SIZE_1MiB,
  1574. .CmdSet = P_ID_INTEL_EXT,
  1575. .NumEraseRegions= 1,
  1576. .regions = {
  1577. ERASEINFO(0x10000,16),
  1578. }
  1579. }, {
  1580. .mfr_id = MANUFACTURER_TOSHIBA,
  1581. .dev_id = TC58FVT160,
  1582. .name = "Toshiba TC58FVT160",
  1583. .uaddr = {
  1584. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1585. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1586. },
  1587. .DevSize = SIZE_2MiB,
  1588. .CmdSet = P_ID_AMD_STD,
  1589. .NumEraseRegions= 4,
  1590. .regions = {
  1591. ERASEINFO(0x10000,31),
  1592. ERASEINFO(0x08000,1),
  1593. ERASEINFO(0x02000,2),
  1594. ERASEINFO(0x04000,1)
  1595. }
  1596. }, {
  1597. .mfr_id = MANUFACTURER_TOSHIBA,
  1598. .dev_id = TC58FVB160,
  1599. .name = "Toshiba TC58FVB160",
  1600. .uaddr = {
  1601. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1602. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1603. },
  1604. .DevSize = SIZE_2MiB,
  1605. .CmdSet = P_ID_AMD_STD,
  1606. .NumEraseRegions= 4,
  1607. .regions = {
  1608. ERASEINFO(0x04000,1),
  1609. ERASEINFO(0x02000,2),
  1610. ERASEINFO(0x08000,1),
  1611. ERASEINFO(0x10000,31)
  1612. }
  1613. }, {
  1614. .mfr_id = MANUFACTURER_TOSHIBA,
  1615. .dev_id = TC58FVB321,
  1616. .name = "Toshiba TC58FVB321",
  1617. .uaddr = {
  1618. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1619. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1620. },
  1621. .DevSize = SIZE_4MiB,
  1622. .CmdSet = P_ID_AMD_STD,
  1623. .NumEraseRegions= 2,
  1624. .regions = {
  1625. ERASEINFO(0x02000,8),
  1626. ERASEINFO(0x10000,63)
  1627. }
  1628. }, {
  1629. .mfr_id = MANUFACTURER_TOSHIBA,
  1630. .dev_id = TC58FVT321,
  1631. .name = "Toshiba TC58FVT321",
  1632. .uaddr = {
  1633. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1634. [1] = MTD_UADDR_0x0555_0x02AA /* x16 */
  1635. },
  1636. .DevSize = SIZE_4MiB,
  1637. .CmdSet = P_ID_AMD_STD,
  1638. .NumEraseRegions= 2,
  1639. .regions = {
  1640. ERASEINFO(0x10000,63),
  1641. ERASEINFO(0x02000,8)
  1642. }
  1643. }, {
  1644. .mfr_id = MANUFACTURER_TOSHIBA,
  1645. .dev_id = TC58FVB641,
  1646. .name = "Toshiba TC58FVB641",
  1647. .uaddr = {
  1648. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1649. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1650. },
  1651. .DevSize = SIZE_8MiB,
  1652. .CmdSet = P_ID_AMD_STD,
  1653. .NumEraseRegions= 2,
  1654. .regions = {
  1655. ERASEINFO(0x02000,8),
  1656. ERASEINFO(0x10000,127)
  1657. }
  1658. }, {
  1659. .mfr_id = MANUFACTURER_TOSHIBA,
  1660. .dev_id = TC58FVT641,
  1661. .name = "Toshiba TC58FVT641",
  1662. .uaddr = {
  1663. [0] = MTD_UADDR_0x0AAA_0x0555, /* x8 */
  1664. [1] = MTD_UADDR_0x0555_0x02AA, /* x16 */
  1665. },
  1666. .DevSize = SIZE_8MiB,
  1667. .CmdSet = P_ID_AMD_STD,
  1668. .NumEraseRegions= 2,
  1669. .regions = {
  1670. ERASEINFO(0x10000,127),
  1671. ERASEINFO(0x02000,8)
  1672. }
  1673. }, {
  1674. .mfr_id = MANUFACTURER_WINBOND,
  1675. .dev_id = W49V002A,
  1676. .name = "Winbond W49V002A",
  1677. .uaddr = {
  1678. [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
  1679. },
  1680. .DevSize = SIZE_256KiB,
  1681. .CmdSet = P_ID_AMD_STD,
  1682. .NumEraseRegions= 4,
  1683. .regions = {
  1684. ERASEINFO(0x10000, 3),
  1685. ERASEINFO(0x08000, 1),
  1686. ERASEINFO(0x02000, 2),
  1687. ERASEINFO(0x04000, 1),
  1688. }
  1689. }
  1690. };
  1691. static int cfi_jedec_setup(struct cfi_private *p_cfi, int index);
  1692. static int jedec_probe_chip(struct map_info *map, __u32 base,
  1693. unsigned long *chip_map, struct cfi_private *cfi);
  1694. static struct mtd_info *jedec_probe(struct map_info *map);
  1695. static inline u32 jedec_read_mfr(struct map_info *map, __u32 base,
  1696. struct cfi_private *cfi)
  1697. {
  1698. map_word result;
  1699. unsigned long mask;
  1700. u32 ofs = cfi_build_cmd_addr(0, cfi_interleave(cfi), cfi->device_type);
  1701. mask = (1 << (cfi->device_type * 8)) -1;
  1702. result = map_read(map, base + ofs);
  1703. return result.x[0] & mask;
  1704. }
  1705. static inline u32 jedec_read_id(struct map_info *map, __u32 base,
  1706. struct cfi_private *cfi)
  1707. {
  1708. map_word result;
  1709. unsigned long mask;
  1710. u32 ofs = cfi_build_cmd_addr(1, cfi_interleave(cfi), cfi->device_type);
  1711. mask = (1 << (cfi->device_type * 8)) -1;
  1712. result = map_read(map, base + ofs);
  1713. return result.x[0] & mask;
  1714. }
  1715. static inline void jedec_reset(u32 base, struct map_info *map,
  1716. struct cfi_private *cfi)
  1717. {
  1718. /* Reset */
  1719. /* after checking the datasheets for SST, MACRONIX and ATMEL
  1720. * (oh and incidentaly the jedec spec - 3.5.3.3) the reset
  1721. * sequence is *supposed* to be 0xaa at 0x5555, 0x55 at
  1722. * 0x2aaa, 0xF0 at 0x5555 this will not affect the AMD chips
  1723. * as they will ignore the writes and dont care what address
  1724. * the F0 is written to */
  1725. if(cfi->addr_unlock1) {
  1726. DEBUG( MTD_DEBUG_LEVEL3,
  1727. "reset unlock called %x %x \n",
  1728. cfi->addr_unlock1,cfi->addr_unlock2);
  1729. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1730. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1731. }
  1732. cfi_send_gen_cmd(0xF0, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1733. /* Some misdesigned intel chips do not respond for 0xF0 for a reset,
  1734. * so ensure we're in read mode. Send both the Intel and the AMD command
  1735. * for this. Intel uses 0xff for this, AMD uses 0xff for NOP, so
  1736. * this should be safe.
  1737. */
  1738. cfi_send_gen_cmd(0xFF, 0, base, map, cfi, cfi->device_type, NULL);
  1739. /* FIXME - should have reset delay before continuing */
  1740. }
  1741. static inline __u8 finfo_uaddr(const struct amd_flash_info *finfo, int device_type)
  1742. {
  1743. int uaddr_idx;
  1744. __u8 uaddr = MTD_UADDR_NOT_SUPPORTED;
  1745. switch ( device_type ) {
  1746. case CFI_DEVICETYPE_X8: uaddr_idx = 0; break;
  1747. case CFI_DEVICETYPE_X16: uaddr_idx = 1; break;
  1748. case CFI_DEVICETYPE_X32: uaddr_idx = 2; break;
  1749. default:
  1750. printk(KERN_NOTICE "MTD: %s(): unknown device_type %d\n",
  1751. __func__, device_type);
  1752. goto uaddr_done;
  1753. }
  1754. uaddr = finfo->uaddr[uaddr_idx];
  1755. if (uaddr != MTD_UADDR_NOT_SUPPORTED ) {
  1756. /* ASSERT("The unlock addresses for non-8-bit mode
  1757. are bollocks. We don't really need an array."); */
  1758. uaddr = finfo->uaddr[0];
  1759. }
  1760. uaddr_done:
  1761. return uaddr;
  1762. }
  1763. static int cfi_jedec_setup(struct cfi_private *p_cfi, int index)
  1764. {
  1765. int i,num_erase_regions;
  1766. __u8 uaddr;
  1767. printk("Found: %s\n",jedec_table[index].name);
  1768. num_erase_regions = jedec_table[index].NumEraseRegions;
  1769. p_cfi->cfiq = kmalloc(sizeof(struct cfi_ident) + num_erase_regions * 4, GFP_KERNEL);
  1770. if (!p_cfi->cfiq) {
  1771. //xx printk(KERN_WARNING "%s: kmalloc failed for CFI ident structure\n", map->name);
  1772. return 0;
  1773. }
  1774. memset(p_cfi->cfiq,0,sizeof(struct cfi_ident));
  1775. p_cfi->cfiq->P_ID = jedec_table[index].CmdSet;
  1776. p_cfi->cfiq->NumEraseRegions = jedec_table[index].NumEraseRegions;
  1777. p_cfi->cfiq->DevSize = jedec_table[index].DevSize;
  1778. p_cfi->cfi_mode = CFI_MODE_JEDEC;
  1779. for (i=0; i<num_erase_regions; i++){
  1780. p_cfi->cfiq->EraseRegionInfo[i] = jedec_table[index].regions[i];
  1781. }
  1782. p_cfi->cmdset_priv = NULL;
  1783. /* This may be redundant for some cases, but it doesn't hurt */
  1784. p_cfi->mfr = jedec_table[index].mfr_id;
  1785. p_cfi->id = jedec_table[index].dev_id;
  1786. uaddr = finfo_uaddr(&jedec_table[index], p_cfi->device_type);
  1787. if ( uaddr == MTD_UADDR_NOT_SUPPORTED ) {
  1788. kfree( p_cfi->cfiq );
  1789. return 0;
  1790. }
  1791. p_cfi->addr_unlock1 = unlock_addrs[uaddr].addr1;
  1792. p_cfi->addr_unlock2 = unlock_addrs[uaddr].addr2;
  1793. return 1; /* ok */
  1794. }
  1795. /*
  1796. * There is a BIG problem properly ID'ing the JEDEC devic and guaranteeing
  1797. * the mapped address, unlock addresses, and proper chip ID. This function
  1798. * attempts to minimize errors. It is doubtfull that this probe will ever
  1799. * be perfect - consequently there should be some module parameters that
  1800. * could be manually specified to force the chip info.
  1801. */
  1802. static inline int jedec_match( __u32 base,
  1803. struct map_info *map,
  1804. struct cfi_private *cfi,
  1805. const struct amd_flash_info *finfo )
  1806. {
  1807. int rc = 0; /* failure until all tests pass */
  1808. u32 mfr, id;
  1809. __u8 uaddr;
  1810. /*
  1811. * The IDs must match. For X16 and X32 devices operating in
  1812. * a lower width ( X8 or X16 ), the device ID's are usually just
  1813. * the lower byte(s) of the larger device ID for wider mode. If
  1814. * a part is found that doesn't fit this assumption (device id for
  1815. * smaller width mode is completely unrealated to full-width mode)
  1816. * then the jedec_table[] will have to be augmented with the IDs
  1817. * for different widths.
  1818. */
  1819. switch (cfi->device_type) {
  1820. case CFI_DEVICETYPE_X8:
  1821. mfr = (__u8)finfo->mfr_id;
  1822. id = (__u8)finfo->dev_id;
  1823. /* bjd: it seems that if we do this, we can end up
  1824. * detecting 16bit flashes as an 8bit device, even though
  1825. * there aren't.
  1826. */
  1827. if (finfo->dev_id > 0xff) {
  1828. DEBUG( MTD_DEBUG_LEVEL3, "%s(): ID is not 8bit\n",
  1829. __func__);
  1830. goto match_done;
  1831. }
  1832. break;
  1833. case CFI_DEVICETYPE_X16:
  1834. mfr = (__u16)finfo->mfr_id;
  1835. id = (__u16)finfo->dev_id;
  1836. break;
  1837. case CFI_DEVICETYPE_X32:
  1838. mfr = (__u16)finfo->mfr_id;
  1839. id = (__u32)finfo->dev_id;
  1840. break;
  1841. default:
  1842. printk(KERN_WARNING
  1843. "MTD %s(): Unsupported device type %d\n",
  1844. __func__, cfi->device_type);
  1845. goto match_done;
  1846. }
  1847. if ( cfi->mfr != mfr || cfi->id != id ) {
  1848. goto match_done;
  1849. }
  1850. /* the part size must fit in the memory window */
  1851. DEBUG( MTD_DEBUG_LEVEL3,
  1852. "MTD %s(): Check fit 0x%.8x + 0x%.8x = 0x%.8x\n",
  1853. __func__, base, 1 << finfo->DevSize, base + (1 << finfo->DevSize) );
  1854. if ( base + cfi_interleave(cfi) * ( 1 << finfo->DevSize ) > map->size ) {
  1855. DEBUG( MTD_DEBUG_LEVEL3,
  1856. "MTD %s(): 0x%.4x 0x%.4x %dKiB doesn't fit\n",
  1857. __func__, finfo->mfr_id, finfo->dev_id,
  1858. 1 << finfo->DevSize );
  1859. goto match_done;
  1860. }
  1861. uaddr = finfo_uaddr(finfo, cfi->device_type);
  1862. if ( uaddr == MTD_UADDR_NOT_SUPPORTED ) {
  1863. goto match_done;
  1864. }
  1865. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): check unlock addrs 0x%.4x 0x%.4x\n",
  1866. __func__, cfi->addr_unlock1, cfi->addr_unlock2 );
  1867. if ( MTD_UADDR_UNNECESSARY != uaddr && MTD_UADDR_DONT_CARE != uaddr
  1868. && ( unlock_addrs[uaddr].addr1 != cfi->addr_unlock1 ||
  1869. unlock_addrs[uaddr].addr2 != cfi->addr_unlock2 ) ) {
  1870. DEBUG( MTD_DEBUG_LEVEL3,
  1871. "MTD %s(): 0x%.4x 0x%.4x did not match\n",
  1872. __func__,
  1873. unlock_addrs[uaddr].addr1,
  1874. unlock_addrs[uaddr].addr2);
  1875. goto match_done;
  1876. }
  1877. /*
  1878. * Make sure the ID's dissappear when the device is taken out of
  1879. * ID mode. The only time this should fail when it should succeed
  1880. * is when the ID's are written as data to the same
  1881. * addresses. For this rare and unfortunate case the chip
  1882. * cannot be probed correctly.
  1883. * FIXME - write a driver that takes all of the chip info as
  1884. * module parameters, doesn't probe but forces a load.
  1885. */
  1886. DEBUG( MTD_DEBUG_LEVEL3,
  1887. "MTD %s(): check ID's disappear when not in ID mode\n",
  1888. __func__ );
  1889. jedec_reset( base, map, cfi );
  1890. mfr = jedec_read_mfr( map, base, cfi );
  1891. id = jedec_read_id( map, base, cfi );
  1892. if ( mfr == cfi->mfr && id == cfi->id ) {
  1893. DEBUG( MTD_DEBUG_LEVEL3,
  1894. "MTD %s(): ID 0x%.2x:0x%.2x did not change after reset:\n"
  1895. "You might need to manually specify JEDEC parameters.\n",
  1896. __func__, cfi->mfr, cfi->id );
  1897. goto match_done;
  1898. }
  1899. /* all tests passed - mark as success */
  1900. rc = 1;
  1901. /*
  1902. * Put the device back in ID mode - only need to do this if we
  1903. * were truly frobbing a real device.
  1904. */
  1905. DEBUG( MTD_DEBUG_LEVEL3, "MTD %s(): return to ID mode\n", __func__ );
  1906. if(cfi->addr_unlock1) {
  1907. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1908. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1909. }
  1910. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1911. /* FIXME - should have a delay before continuing */
  1912. match_done:
  1913. return rc;
  1914. }
  1915. static int jedec_probe_chip(struct map_info *map, __u32 base,
  1916. unsigned long *chip_map, struct cfi_private *cfi)
  1917. {
  1918. int i;
  1919. enum uaddr uaddr_idx = MTD_UADDR_NOT_SUPPORTED;
  1920. u32 probe_offset1, probe_offset2;
  1921. retry:
  1922. if (!cfi->numchips) {
  1923. uaddr_idx++;
  1924. if (MTD_UADDR_UNNECESSARY == uaddr_idx)
  1925. return 0;
  1926. cfi->addr_unlock1 = unlock_addrs[uaddr_idx].addr1;
  1927. cfi->addr_unlock2 = unlock_addrs[uaddr_idx].addr2;
  1928. }
  1929. /* Make certain we aren't probing past the end of map */
  1930. if (base >= map->size) {
  1931. printk(KERN_NOTICE
  1932. "Probe at base(0x%08x) past the end of the map(0x%08lx)\n",
  1933. base, map->size -1);
  1934. return 0;
  1935. }
  1936. /* Ensure the unlock addresses we try stay inside the map */
  1937. probe_offset1 = cfi_build_cmd_addr(
  1938. cfi->addr_unlock1,
  1939. cfi_interleave(cfi),
  1940. cfi->device_type);
  1941. probe_offset2 = cfi_build_cmd_addr(
  1942. cfi->addr_unlock1,
  1943. cfi_interleave(cfi),
  1944. cfi->device_type);
  1945. if ( ((base + probe_offset1 + map_bankwidth(map)) >= map->size) ||
  1946. ((base + probe_offset2 + map_bankwidth(map)) >= map->size))
  1947. {
  1948. goto retry;
  1949. }
  1950. /* Reset */
  1951. jedec_reset(base, map, cfi);
  1952. /* Autoselect Mode */
  1953. if(cfi->addr_unlock1) {
  1954. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1955. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1956. }
  1957. cfi_send_gen_cmd(0x90, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1958. /* FIXME - should have a delay before continuing */
  1959. if (!cfi->numchips) {
  1960. /* This is the first time we're called. Set up the CFI
  1961. stuff accordingly and return */
  1962. cfi->mfr = jedec_read_mfr(map, base, cfi);
  1963. cfi->id = jedec_read_id(map, base, cfi);
  1964. DEBUG(MTD_DEBUG_LEVEL3,
  1965. "Search for id:(%02x %02x) interleave(%d) type(%d)\n",
  1966. cfi->mfr, cfi->id, cfi_interleave(cfi), cfi->device_type);
  1967. for (i = 0; i < ARRAY_SIZE(jedec_table); i++) {
  1968. if ( jedec_match( base, map, cfi, &jedec_table[i] ) ) {
  1969. DEBUG( MTD_DEBUG_LEVEL3,
  1970. "MTD %s(): matched device 0x%x,0x%x unlock_addrs: 0x%.4x 0x%.4x\n",
  1971. __func__, cfi->mfr, cfi->id,
  1972. cfi->addr_unlock1, cfi->addr_unlock2 );
  1973. if (!cfi_jedec_setup(cfi, i))
  1974. return 0;
  1975. goto ok_out;
  1976. }
  1977. }
  1978. goto retry;
  1979. } else {
  1980. __u16 mfr;
  1981. __u16 id;
  1982. /* Make sure it is a chip of the same manufacturer and id */
  1983. mfr = jedec_read_mfr(map, base, cfi);
  1984. id = jedec_read_id(map, base, cfi);
  1985. if ((mfr != cfi->mfr) || (id != cfi->id)) {
  1986. printk(KERN_DEBUG "%s: Found different chip or no chip at all (mfr 0x%x, id 0x%x) at 0x%x\n",
  1987. map->name, mfr, id, base);
  1988. jedec_reset(base, map, cfi);
  1989. return 0;
  1990. }
  1991. }
  1992. /* Check each previous chip locations to see if it's an alias */
  1993. for (i=0; i < (base >> cfi->chipshift); i++) {
  1994. unsigned long start;
  1995. if(!test_bit(i, chip_map)) {
  1996. continue; /* Skip location; no valid chip at this address */
  1997. }
  1998. start = i << cfi->chipshift;
  1999. if (jedec_read_mfr(map, start, cfi) == cfi->mfr &&
  2000. jedec_read_id(map, start, cfi) == cfi->id) {
  2001. /* Eep. This chip also looks like it's in autoselect mode.
  2002. Is it an alias for the new one? */
  2003. jedec_reset(start, map, cfi);
  2004. /* If the device IDs go away, it's an alias */
  2005. if (jedec_read_mfr(map, base, cfi) != cfi->mfr ||
  2006. jedec_read_id(map, base, cfi) != cfi->id) {
  2007. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2008. map->name, base, start);
  2009. return 0;
  2010. }
  2011. /* Yes, it's actually got the device IDs as data. Most
  2012. * unfortunate. Stick the new chip in read mode
  2013. * too and if it's the same, assume it's an alias. */
  2014. /* FIXME: Use other modes to do a proper check */
  2015. jedec_reset(base, map, cfi);
  2016. if (jedec_read_mfr(map, base, cfi) == cfi->mfr &&
  2017. jedec_read_id(map, base, cfi) == cfi->id) {
  2018. printk(KERN_DEBUG "%s: Found an alias at 0x%x for the chip at 0x%lx\n",
  2019. map->name, base, start);
  2020. return 0;
  2021. }
  2022. }
  2023. }
  2024. /* OK, if we got to here, then none of the previous chips appear to
  2025. be aliases for the current one. */
  2026. set_bit((base >> cfi->chipshift), chip_map); /* Update chip map */
  2027. cfi->numchips++;
  2028. ok_out:
  2029. /* Put it back into Read Mode */
  2030. jedec_reset(base, map, cfi);
  2031. printk(KERN_INFO "%s: Found %d x%d devices at 0x%x in %d-bit bank\n",
  2032. map->name, cfi_interleave(cfi), cfi->device_type*8, base,
  2033. map->bankwidth*8);
  2034. return 1;
  2035. }
  2036. static struct chip_probe jedec_chip_probe = {
  2037. .name = "JEDEC",
  2038. .probe_chip = jedec_probe_chip
  2039. };
  2040. static struct mtd_info *jedec_probe(struct map_info *map)
  2041. {
  2042. /*
  2043. * Just use the generic probe stuff to call our CFI-specific
  2044. * chip_probe routine in all the possible permutations, etc.
  2045. */
  2046. return mtd_do_chip_probe(map, &jedec_chip_probe);
  2047. }
  2048. static struct mtd_chip_driver jedec_chipdrv = {
  2049. .probe = jedec_probe,
  2050. .name = "jedec_probe",
  2051. .module = THIS_MODULE
  2052. };
  2053. static int __init jedec_probe_init(void)
  2054. {
  2055. register_mtd_chip_driver(&jedec_chipdrv);
  2056. return 0;
  2057. }
  2058. static void __exit jedec_probe_exit(void)
  2059. {
  2060. unregister_mtd_chip_driver(&jedec_chipdrv);
  2061. }
  2062. module_init(jedec_probe_init);
  2063. module_exit(jedec_probe_exit);
  2064. MODULE_LICENSE("GPL");
  2065. MODULE_AUTHOR("Erwin Authried <eauth@softsys.co.at> et al.");
  2066. MODULE_DESCRIPTION("Probe code for JEDEC-compliant flash chips");