ipath_init_chip.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954
  1. /*
  2. * Copyright (c) 2006 QLogic, Inc. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/pci.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/vmalloc.h>
  36. #include "ipath_kernel.h"
  37. #include "ipath_common.h"
  38. /*
  39. * min buffers we want to have per port, after driver
  40. */
  41. #define IPATH_MIN_USER_PORT_BUFCNT 8
  42. /*
  43. * Number of ports we are configured to use (to allow for more pio
  44. * buffers per port, etc.) Zero means use chip value.
  45. */
  46. static ushort ipath_cfgports;
  47. module_param_named(cfgports, ipath_cfgports, ushort, S_IRUGO);
  48. MODULE_PARM_DESC(cfgports, "Set max number of ports to use");
  49. /*
  50. * Number of buffers reserved for driver (layered drivers and SMA
  51. * send). Reserved at end of buffer list. Initialized based on
  52. * number of PIO buffers if not set via module interface.
  53. * The problem with this is that it's global, but we'll use different
  54. * numbers for different chip types. So the default value is not
  55. * very useful. I've redefined it for the 1.3 release so that it's
  56. * zero unless set by the user to something else, in which case we
  57. * try to respect it.
  58. */
  59. static ushort ipath_kpiobufs;
  60. static int ipath_set_kpiobufs(const char *val, struct kernel_param *kp);
  61. module_param_call(kpiobufs, ipath_set_kpiobufs, param_get_ushort,
  62. &ipath_kpiobufs, S_IWUSR | S_IRUGO);
  63. MODULE_PARM_DESC(kpiobufs, "Set number of PIO buffers for driver");
  64. /**
  65. * create_port0_egr - allocate the eager TID buffers
  66. * @dd: the infinipath device
  67. *
  68. * This code is now quite different for user and kernel, because
  69. * the kernel uses skb's, for the accelerated network performance.
  70. * This is the kernel (port0) version.
  71. *
  72. * Allocate the eager TID buffers and program them into infinipath.
  73. * We use the network layer alloc_skb() allocator to allocate the
  74. * memory, and either use the buffers as is for things like SMA
  75. * packets, or pass the buffers up to the ipath layered driver and
  76. * thence the network layer, replacing them as we do so (see
  77. * ipath_rcv_layer()).
  78. */
  79. static int create_port0_egr(struct ipath_devdata *dd)
  80. {
  81. unsigned e, egrcnt;
  82. struct sk_buff **skbs;
  83. int ret;
  84. egrcnt = dd->ipath_rcvegrcnt;
  85. skbs = vmalloc(sizeof(*dd->ipath_port0_skbs) * egrcnt);
  86. if (skbs == NULL) {
  87. ipath_dev_err(dd, "allocation error for eager TID "
  88. "skb array\n");
  89. ret = -ENOMEM;
  90. goto bail;
  91. }
  92. for (e = 0; e < egrcnt; e++) {
  93. /*
  94. * This is a bit tricky in that we allocate extra
  95. * space for 2 bytes of the 14 byte ethernet header.
  96. * These two bytes are passed in the ipath header so
  97. * the rest of the data is word aligned. We allocate
  98. * 4 bytes so that the data buffer stays word aligned.
  99. * See ipath_kreceive() for more details.
  100. */
  101. skbs[e] = ipath_alloc_skb(dd, GFP_KERNEL);
  102. if (!skbs[e]) {
  103. ipath_dev_err(dd, "SKB allocation error for "
  104. "eager TID %u\n", e);
  105. while (e != 0)
  106. dev_kfree_skb(skbs[--e]);
  107. vfree(skbs);
  108. ret = -ENOMEM;
  109. goto bail;
  110. }
  111. }
  112. /*
  113. * After loop above, so we can test non-NULL to see if ready
  114. * to use at receive, etc.
  115. */
  116. dd->ipath_port0_skbs = skbs;
  117. for (e = 0; e < egrcnt; e++) {
  118. unsigned long phys =
  119. virt_to_phys(dd->ipath_port0_skbs[e]->data);
  120. dd->ipath_f_put_tid(dd, e + (u64 __iomem *)
  121. ((char __iomem *) dd->ipath_kregbase +
  122. dd->ipath_rcvegrbase), 0, phys);
  123. }
  124. ret = 0;
  125. bail:
  126. return ret;
  127. }
  128. static int bringup_link(struct ipath_devdata *dd)
  129. {
  130. u64 val, ibc;
  131. int ret = 0;
  132. /* hold IBC in reset */
  133. dd->ipath_control &= ~INFINIPATH_C_LINKENABLE;
  134. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  135. dd->ipath_control);
  136. /*
  137. * Note that prior to try 14 or 15 of IB, the credit scaling
  138. * wasn't working, because it was swapped for writes with the
  139. * 1 bit default linkstate field
  140. */
  141. /* ignore pbc and align word */
  142. val = dd->ipath_piosize2k - 2 * sizeof(u32);
  143. /*
  144. * for ICRC, which we only send in diag test pkt mode, and we
  145. * don't need to worry about that for mtu
  146. */
  147. val += 1;
  148. /*
  149. * Set the IBC maxpktlength to the size of our pio buffers the
  150. * maxpktlength is in words. This is *not* the IB data MTU.
  151. */
  152. ibc = (val / sizeof(u32)) << INFINIPATH_IBCC_MAXPKTLEN_SHIFT;
  153. /* in KB */
  154. ibc |= 0x5ULL << INFINIPATH_IBCC_FLOWCTRLWATERMARK_SHIFT;
  155. /*
  156. * How often flowctrl sent. More or less in usecs; balance against
  157. * watermark value, so that in theory senders always get a flow
  158. * control update in time to not let the IB link go idle.
  159. */
  160. ibc |= 0x3ULL << INFINIPATH_IBCC_FLOWCTRLPERIOD_SHIFT;
  161. /* max error tolerance */
  162. ibc |= 0xfULL << INFINIPATH_IBCC_PHYERRTHRESHOLD_SHIFT;
  163. /* use "real" buffer space for */
  164. ibc |= 4ULL << INFINIPATH_IBCC_CREDITSCALE_SHIFT;
  165. /* IB credit flow control. */
  166. ibc |= 0xfULL << INFINIPATH_IBCC_OVERRUNTHRESHOLD_SHIFT;
  167. /* initially come up waiting for TS1, without sending anything. */
  168. dd->ipath_ibcctrl = ibc;
  169. /*
  170. * Want to start out with both LINKCMD and LINKINITCMD in NOP
  171. * (0 and 0). Don't put linkinitcmd in ipath_ibcctrl, want that
  172. * to stay a NOP
  173. */
  174. ibc |= INFINIPATH_IBCC_LINKINITCMD_DISABLE <<
  175. INFINIPATH_IBCC_LINKINITCMD_SHIFT;
  176. ipath_cdbg(VERBOSE, "Writing 0x%llx to ibcctrl\n",
  177. (unsigned long long) ibc);
  178. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl, ibc);
  179. // be sure chip saw it
  180. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  181. ret = dd->ipath_f_bringup_serdes(dd);
  182. if (ret)
  183. dev_info(&dd->pcidev->dev, "Could not initialize SerDes, "
  184. "not usable\n");
  185. else {
  186. /* enable IBC */
  187. dd->ipath_control |= INFINIPATH_C_LINKENABLE;
  188. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  189. dd->ipath_control);
  190. }
  191. return ret;
  192. }
  193. static int init_chip_first(struct ipath_devdata *dd,
  194. struct ipath_portdata **pdp)
  195. {
  196. struct ipath_portdata *pd = NULL;
  197. int ret = 0;
  198. u64 val;
  199. /*
  200. * skip cfgports stuff because we are not allocating memory,
  201. * and we don't want problems if the portcnt changed due to
  202. * cfgports. We do still check and report a difference, if
  203. * not same (should be impossible).
  204. */
  205. dd->ipath_portcnt =
  206. ipath_read_kreg32(dd, dd->ipath_kregs->kr_portcnt);
  207. if (!ipath_cfgports)
  208. dd->ipath_cfgports = dd->ipath_portcnt;
  209. else if (ipath_cfgports <= dd->ipath_portcnt) {
  210. dd->ipath_cfgports = ipath_cfgports;
  211. ipath_dbg("Configured to use %u ports out of %u in chip\n",
  212. dd->ipath_cfgports, dd->ipath_portcnt);
  213. } else {
  214. dd->ipath_cfgports = dd->ipath_portcnt;
  215. ipath_dbg("Tried to configured to use %u ports; chip "
  216. "only supports %u\n", ipath_cfgports,
  217. dd->ipath_portcnt);
  218. }
  219. dd->ipath_pd = kzalloc(sizeof(*dd->ipath_pd) * dd->ipath_cfgports,
  220. GFP_KERNEL);
  221. if (!dd->ipath_pd) {
  222. ipath_dev_err(dd, "Unable to allocate portdata array, "
  223. "failing\n");
  224. ret = -ENOMEM;
  225. goto done;
  226. }
  227. dd->ipath_lastegrheads = kzalloc(sizeof(*dd->ipath_lastegrheads)
  228. * dd->ipath_cfgports,
  229. GFP_KERNEL);
  230. dd->ipath_lastrcvhdrqtails =
  231. kzalloc(sizeof(*dd->ipath_lastrcvhdrqtails)
  232. * dd->ipath_cfgports, GFP_KERNEL);
  233. if (!dd->ipath_lastegrheads || !dd->ipath_lastrcvhdrqtails) {
  234. ipath_dev_err(dd, "Unable to allocate head arrays, "
  235. "failing\n");
  236. ret = -ENOMEM;
  237. goto done;
  238. }
  239. dd->ipath_pd[0] = kzalloc(sizeof(*pd), GFP_KERNEL);
  240. if (!dd->ipath_pd[0]) {
  241. ipath_dev_err(dd, "Unable to allocate portdata for port "
  242. "0, failing\n");
  243. ret = -ENOMEM;
  244. goto done;
  245. }
  246. pd = dd->ipath_pd[0];
  247. pd->port_dd = dd;
  248. pd->port_port = 0;
  249. pd->port_cnt = 1;
  250. /* The port 0 pkey table is used by the layer interface. */
  251. pd->port_pkeys[0] = IPATH_DEFAULT_P_KEY;
  252. dd->ipath_rcvtidcnt =
  253. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidcnt);
  254. dd->ipath_rcvtidbase =
  255. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidbase);
  256. dd->ipath_rcvegrcnt =
  257. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrcnt);
  258. dd->ipath_rcvegrbase =
  259. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrbase);
  260. dd->ipath_palign =
  261. ipath_read_kreg32(dd, dd->ipath_kregs->kr_pagealign);
  262. dd->ipath_piobufbase =
  263. ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiobufbase);
  264. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiosize);
  265. dd->ipath_piosize2k = val & ~0U;
  266. dd->ipath_piosize4k = val >> 32;
  267. dd->ipath_ibmtu = 4096; /* default to largest legal MTU */
  268. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiobufcnt);
  269. dd->ipath_piobcnt2k = val & ~0U;
  270. dd->ipath_piobcnt4k = val >> 32;
  271. dd->ipath_pio2kbase =
  272. (u32 __iomem *) (((char __iomem *) dd->ipath_kregbase) +
  273. (dd->ipath_piobufbase & 0xffffffff));
  274. if (dd->ipath_piobcnt4k) {
  275. dd->ipath_pio4kbase = (u32 __iomem *)
  276. (((char __iomem *) dd->ipath_kregbase) +
  277. (dd->ipath_piobufbase >> 32));
  278. /*
  279. * 4K buffers take 2 pages; we use roundup just to be
  280. * paranoid; we calculate it once here, rather than on
  281. * ever buf allocate
  282. */
  283. dd->ipath_4kalign = ALIGN(dd->ipath_piosize4k,
  284. dd->ipath_palign);
  285. ipath_dbg("%u 2k(%x) piobufs @ %p, %u 4k(%x) @ %p "
  286. "(%x aligned)\n",
  287. dd->ipath_piobcnt2k, dd->ipath_piosize2k,
  288. dd->ipath_pio2kbase, dd->ipath_piobcnt4k,
  289. dd->ipath_piosize4k, dd->ipath_pio4kbase,
  290. dd->ipath_4kalign);
  291. }
  292. else ipath_dbg("%u 2k piobufs @ %p\n",
  293. dd->ipath_piobcnt2k, dd->ipath_pio2kbase);
  294. spin_lock_init(&dd->ipath_tid_lock);
  295. done:
  296. *pdp = pd;
  297. return ret;
  298. }
  299. /**
  300. * init_chip_reset - re-initialize after a reset, or enable
  301. * @dd: the infinipath device
  302. * @pdp: output for port data
  303. *
  304. * sanity check at least some of the values after reset, and
  305. * ensure no receive or transmit (explictly, in case reset
  306. * failed
  307. */
  308. static int init_chip_reset(struct ipath_devdata *dd,
  309. struct ipath_portdata **pdp)
  310. {
  311. struct ipath_portdata *pd;
  312. u32 rtmp;
  313. *pdp = pd = dd->ipath_pd[0];
  314. /* ensure chip does no sends or receives while we re-initialize */
  315. dd->ipath_control = dd->ipath_sendctrl = dd->ipath_rcvctrl = 0U;
  316. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl, 0);
  317. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, 0);
  318. ipath_write_kreg(dd, dd->ipath_kregs->kr_control, 0);
  319. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_portcnt);
  320. if (dd->ipath_portcnt != rtmp)
  321. dev_info(&dd->pcidev->dev, "portcnt was %u before "
  322. "reset, now %u, using original\n",
  323. dd->ipath_portcnt, rtmp);
  324. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidcnt);
  325. if (rtmp != dd->ipath_rcvtidcnt)
  326. dev_info(&dd->pcidev->dev, "tidcnt was %u before "
  327. "reset, now %u, using original\n",
  328. dd->ipath_rcvtidcnt, rtmp);
  329. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidbase);
  330. if (rtmp != dd->ipath_rcvtidbase)
  331. dev_info(&dd->pcidev->dev, "tidbase was %u before "
  332. "reset, now %u, using original\n",
  333. dd->ipath_rcvtidbase, rtmp);
  334. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrcnt);
  335. if (rtmp != dd->ipath_rcvegrcnt)
  336. dev_info(&dd->pcidev->dev, "egrcnt was %u before "
  337. "reset, now %u, using original\n",
  338. dd->ipath_rcvegrcnt, rtmp);
  339. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrbase);
  340. if (rtmp != dd->ipath_rcvegrbase)
  341. dev_info(&dd->pcidev->dev, "egrbase was %u before "
  342. "reset, now %u, using original\n",
  343. dd->ipath_rcvegrbase, rtmp);
  344. return 0;
  345. }
  346. static int init_pioavailregs(struct ipath_devdata *dd)
  347. {
  348. int ret;
  349. dd->ipath_pioavailregs_dma = dma_alloc_coherent(
  350. &dd->pcidev->dev, PAGE_SIZE, &dd->ipath_pioavailregs_phys,
  351. GFP_KERNEL);
  352. if (!dd->ipath_pioavailregs_dma) {
  353. ipath_dev_err(dd, "failed to allocate PIOavail reg area "
  354. "in memory\n");
  355. ret = -ENOMEM;
  356. goto done;
  357. }
  358. /*
  359. * we really want L2 cache aligned, but for current CPUs of
  360. * interest, they are the same.
  361. */
  362. dd->ipath_statusp = (u64 *)
  363. ((char *)dd->ipath_pioavailregs_dma +
  364. ((2 * L1_CACHE_BYTES +
  365. dd->ipath_pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
  366. /* copy the current value now that it's really allocated */
  367. *dd->ipath_statusp = dd->_ipath_status;
  368. /*
  369. * setup buffer to hold freeze msg, accessible to apps,
  370. * following statusp
  371. */
  372. dd->ipath_freezemsg = (char *)&dd->ipath_statusp[1];
  373. /* and its length */
  374. dd->ipath_freezelen = L1_CACHE_BYTES - sizeof(dd->ipath_statusp[0]);
  375. ret = 0;
  376. done:
  377. return ret;
  378. }
  379. /**
  380. * init_shadow_tids - allocate the shadow TID array
  381. * @dd: the infinipath device
  382. *
  383. * allocate the shadow TID array, so we can ipath_munlock previous
  384. * entries. It may make more sense to move the pageshadow to the
  385. * port data structure, so we only allocate memory for ports actually
  386. * in use, since we at 8k per port, now.
  387. */
  388. static void init_shadow_tids(struct ipath_devdata *dd)
  389. {
  390. dd->ipath_pageshadow = (struct page **)
  391. vmalloc(dd->ipath_cfgports * dd->ipath_rcvtidcnt *
  392. sizeof(struct page *));
  393. if (!dd->ipath_pageshadow)
  394. ipath_dev_err(dd, "failed to allocate shadow page * "
  395. "array, no expected sends!\n");
  396. else
  397. memset(dd->ipath_pageshadow, 0,
  398. dd->ipath_cfgports * dd->ipath_rcvtidcnt *
  399. sizeof(struct page *));
  400. }
  401. static void enable_chip(struct ipath_devdata *dd,
  402. struct ipath_portdata *pd, int reinit)
  403. {
  404. u32 val;
  405. int i;
  406. if (!reinit) {
  407. init_waitqueue_head(&ipath_sma_state_wait);
  408. }
  409. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  410. dd->ipath_rcvctrl);
  411. /* Enable PIO send, and update of PIOavail regs to memory. */
  412. dd->ipath_sendctrl = INFINIPATH_S_PIOENABLE |
  413. INFINIPATH_S_PIOBUFAVAILUPD;
  414. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  415. dd->ipath_sendctrl);
  416. /*
  417. * enable port 0 receive, and receive interrupt. other ports
  418. * done as user opens and inits them.
  419. */
  420. dd->ipath_rcvctrl = INFINIPATH_R_TAILUPD |
  421. (1ULL << INFINIPATH_R_PORTENABLE_SHIFT) |
  422. (1ULL << INFINIPATH_R_INTRAVAIL_SHIFT);
  423. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  424. dd->ipath_rcvctrl);
  425. /*
  426. * now ready for use. this should be cleared whenever we
  427. * detect a reset, or initiate one.
  428. */
  429. dd->ipath_flags |= IPATH_INITTED;
  430. /*
  431. * init our shadow copies of head from tail values, and write
  432. * head values to match.
  433. */
  434. val = ipath_read_ureg32(dd, ur_rcvegrindextail, 0);
  435. (void)ipath_write_ureg(dd, ur_rcvegrindexhead, val, 0);
  436. dd->ipath_port0head = ipath_read_ureg32(dd, ur_rcvhdrtail, 0);
  437. /* Initialize so we interrupt on next packet received */
  438. (void)ipath_write_ureg(dd, ur_rcvhdrhead,
  439. dd->ipath_rhdrhead_intr_off |
  440. dd->ipath_port0head, 0);
  441. /*
  442. * by now pioavail updates to memory should have occurred, so
  443. * copy them into our working/shadow registers; this is in
  444. * case something went wrong with abort, but mostly to get the
  445. * initial values of the generation bit correct.
  446. */
  447. for (i = 0; i < dd->ipath_pioavregs; i++) {
  448. __le64 val;
  449. /*
  450. * Chip Errata bug 6641; even and odd qwords>3 are swapped.
  451. */
  452. if (i > 3) {
  453. if (i & 1)
  454. val = dd->ipath_pioavailregs_dma[i - 1];
  455. else
  456. val = dd->ipath_pioavailregs_dma[i + 1];
  457. }
  458. else
  459. val = dd->ipath_pioavailregs_dma[i];
  460. dd->ipath_pioavailshadow[i] = le64_to_cpu(val);
  461. }
  462. /* can get counters, stats, etc. */
  463. dd->ipath_flags |= IPATH_PRESENT;
  464. }
  465. static int init_housekeeping(struct ipath_devdata *dd,
  466. struct ipath_portdata **pdp, int reinit)
  467. {
  468. char boardn[32];
  469. int ret = 0;
  470. /*
  471. * have to clear shadow copies of registers at init that are
  472. * not otherwise set here, or all kinds of bizarre things
  473. * happen with driver on chip reset
  474. */
  475. dd->ipath_rcvhdrsize = 0;
  476. /*
  477. * Don't clear ipath_flags as 8bit mode was set before
  478. * entering this func. However, we do set the linkstate to
  479. * unknown, so we can watch for a transition.
  480. * PRESENT is set because we want register reads to work,
  481. * and the kernel infrastructure saw it in config space;
  482. * We clear it if we have failures.
  483. */
  484. dd->ipath_flags |= IPATH_LINKUNK | IPATH_PRESENT;
  485. dd->ipath_flags &= ~(IPATH_LINKACTIVE | IPATH_LINKARMED |
  486. IPATH_LINKDOWN | IPATH_LINKINIT);
  487. ipath_cdbg(VERBOSE, "Try to read spc chip revision\n");
  488. dd->ipath_revision =
  489. ipath_read_kreg64(dd, dd->ipath_kregs->kr_revision);
  490. /*
  491. * set up fundamental info we need to use the chip; we assume
  492. * if the revision reg and these regs are OK, we don't need to
  493. * special case the rest
  494. */
  495. dd->ipath_sregbase =
  496. ipath_read_kreg32(dd, dd->ipath_kregs->kr_sendregbase);
  497. dd->ipath_cregbase =
  498. ipath_read_kreg32(dd, dd->ipath_kregs->kr_counterregbase);
  499. dd->ipath_uregbase =
  500. ipath_read_kreg32(dd, dd->ipath_kregs->kr_userregbase);
  501. ipath_cdbg(VERBOSE, "ipath_kregbase %p, sendbase %x usrbase %x, "
  502. "cntrbase %x\n", dd->ipath_kregbase, dd->ipath_sregbase,
  503. dd->ipath_uregbase, dd->ipath_cregbase);
  504. if ((dd->ipath_revision & 0xffffffff) == 0xffffffff
  505. || (dd->ipath_sregbase & 0xffffffff) == 0xffffffff
  506. || (dd->ipath_cregbase & 0xffffffff) == 0xffffffff
  507. || (dd->ipath_uregbase & 0xffffffff) == 0xffffffff) {
  508. ipath_dev_err(dd, "Register read failures from chip, "
  509. "giving up initialization\n");
  510. dd->ipath_flags &= ~IPATH_PRESENT;
  511. ret = -ENODEV;
  512. goto done;
  513. }
  514. /* clear the initial reset flag, in case first driver load */
  515. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear,
  516. INFINIPATH_E_RESET);
  517. if (reinit)
  518. ret = init_chip_reset(dd, pdp);
  519. else
  520. ret = init_chip_first(dd, pdp);
  521. if (ret)
  522. goto done;
  523. ipath_cdbg(VERBOSE, "Revision %llx (PCI %x), %u ports, %u tids, "
  524. "%u egrtids\n", (unsigned long long) dd->ipath_revision,
  525. dd->ipath_pcirev, dd->ipath_portcnt, dd->ipath_rcvtidcnt,
  526. dd->ipath_rcvegrcnt);
  527. if (((dd->ipath_revision >> INFINIPATH_R_SOFTWARE_SHIFT) &
  528. INFINIPATH_R_SOFTWARE_MASK) != IPATH_CHIP_SWVERSION) {
  529. ipath_dev_err(dd, "Driver only handles version %d, "
  530. "chip swversion is %d (%llx), failng\n",
  531. IPATH_CHIP_SWVERSION,
  532. (int)(dd->ipath_revision >>
  533. INFINIPATH_R_SOFTWARE_SHIFT) &
  534. INFINIPATH_R_SOFTWARE_MASK,
  535. (unsigned long long) dd->ipath_revision);
  536. ret = -ENOSYS;
  537. goto done;
  538. }
  539. dd->ipath_majrev = (u8) ((dd->ipath_revision >>
  540. INFINIPATH_R_CHIPREVMAJOR_SHIFT) &
  541. INFINIPATH_R_CHIPREVMAJOR_MASK);
  542. dd->ipath_minrev = (u8) ((dd->ipath_revision >>
  543. INFINIPATH_R_CHIPREVMINOR_SHIFT) &
  544. INFINIPATH_R_CHIPREVMINOR_MASK);
  545. dd->ipath_boardrev = (u8) ((dd->ipath_revision >>
  546. INFINIPATH_R_BOARDID_SHIFT) &
  547. INFINIPATH_R_BOARDID_MASK);
  548. ret = dd->ipath_f_get_boardname(dd, boardn, sizeof boardn);
  549. snprintf(dd->ipath_boardversion, sizeof(dd->ipath_boardversion),
  550. "Driver %u.%u, %s, InfiniPath%u %u.%u, PCI %u, "
  551. "SW Compat %u\n",
  552. IPATH_CHIP_VERS_MAJ, IPATH_CHIP_VERS_MIN, boardn,
  553. (unsigned)(dd->ipath_revision >> INFINIPATH_R_ARCH_SHIFT) &
  554. INFINIPATH_R_ARCH_MASK,
  555. dd->ipath_majrev, dd->ipath_minrev, dd->ipath_pcirev,
  556. (unsigned)(dd->ipath_revision >>
  557. INFINIPATH_R_SOFTWARE_SHIFT) &
  558. INFINIPATH_R_SOFTWARE_MASK);
  559. ipath_dbg("%s", dd->ipath_boardversion);
  560. done:
  561. return ret;
  562. }
  563. /**
  564. * ipath_init_chip - do the actual initialization sequence on the chip
  565. * @dd: the infinipath device
  566. * @reinit: reinitializing, so don't allocate new memory
  567. *
  568. * Do the actual initialization sequence on the chip. This is done
  569. * both from the init routine called from the PCI infrastructure, and
  570. * when we reset the chip, or detect that it was reset internally,
  571. * or it's administratively re-enabled.
  572. *
  573. * Memory allocation here and in called routines is only done in
  574. * the first case (reinit == 0). We have to be careful, because even
  575. * without memory allocation, we need to re-write all the chip registers
  576. * TIDs, etc. after the reset or enable has completed.
  577. */
  578. int ipath_init_chip(struct ipath_devdata *dd, int reinit)
  579. {
  580. int ret = 0, i;
  581. u32 val32, kpiobufs;
  582. u64 val;
  583. struct ipath_portdata *pd = NULL; /* keep gcc4 happy */
  584. gfp_t gfp_flags = GFP_USER | __GFP_COMP;
  585. ret = init_housekeeping(dd, &pd, reinit);
  586. if (ret)
  587. goto done;
  588. /*
  589. * we ignore most issues after reporting them, but have to specially
  590. * handle hardware-disabled chips.
  591. */
  592. if (ret == 2) {
  593. /* unique error, known to ipath_init_one */
  594. ret = -EPERM;
  595. goto done;
  596. }
  597. /*
  598. * We could bump this to allow for full rcvegrcnt + rcvtidcnt,
  599. * but then it no longer nicely fits power of two, and since
  600. * we now use routines that backend onto __get_free_pages, the
  601. * rest would be wasted.
  602. */
  603. dd->ipath_rcvhdrcnt = dd->ipath_rcvegrcnt;
  604. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrcnt,
  605. dd->ipath_rcvhdrcnt);
  606. /*
  607. * Set up the shadow copies of the piobufavail registers,
  608. * which we compare against the chip registers for now, and
  609. * the in memory DMA'ed copies of the registers. This has to
  610. * be done early, before we calculate lastport, etc.
  611. */
  612. val = dd->ipath_piobcnt2k + dd->ipath_piobcnt4k;
  613. /*
  614. * calc number of pioavail registers, and save it; we have 2
  615. * bits per buffer.
  616. */
  617. dd->ipath_pioavregs = ALIGN(val, sizeof(u64) * BITS_PER_BYTE / 2)
  618. / (sizeof(u64) * BITS_PER_BYTE / 2);
  619. if (ipath_kpiobufs == 0) {
  620. /* not set by user, or set explictly to default */
  621. if ((dd->ipath_piobcnt2k + dd->ipath_piobcnt4k) > 128)
  622. kpiobufs = 32;
  623. else
  624. kpiobufs = 16;
  625. }
  626. else
  627. kpiobufs = ipath_kpiobufs;
  628. if (kpiobufs >
  629. (dd->ipath_piobcnt2k + dd->ipath_piobcnt4k -
  630. (dd->ipath_cfgports * IPATH_MIN_USER_PORT_BUFCNT))) {
  631. i = dd->ipath_piobcnt2k + dd->ipath_piobcnt4k -
  632. (dd->ipath_cfgports * IPATH_MIN_USER_PORT_BUFCNT);
  633. if (i < 0)
  634. i = 0;
  635. dev_info(&dd->pcidev->dev, "Allocating %d PIO bufs for "
  636. "kernel leaves too few for %d user ports "
  637. "(%d each); using %u\n", kpiobufs,
  638. dd->ipath_cfgports - 1,
  639. IPATH_MIN_USER_PORT_BUFCNT, i);
  640. /*
  641. * shouldn't change ipath_kpiobufs, because could be
  642. * different for different devices...
  643. */
  644. kpiobufs = i;
  645. }
  646. dd->ipath_lastport_piobuf =
  647. dd->ipath_piobcnt2k + dd->ipath_piobcnt4k - kpiobufs;
  648. dd->ipath_pbufsport = dd->ipath_cfgports > 1
  649. ? dd->ipath_lastport_piobuf / (dd->ipath_cfgports - 1)
  650. : 0;
  651. val32 = dd->ipath_lastport_piobuf -
  652. (dd->ipath_pbufsport * (dd->ipath_cfgports - 1));
  653. if (val32 > 0) {
  654. ipath_dbg("allocating %u pbufs/port leaves %u unused, "
  655. "add to kernel\n", dd->ipath_pbufsport, val32);
  656. dd->ipath_lastport_piobuf -= val32;
  657. ipath_dbg("%u pbufs/port leaves %u unused, add to kernel\n",
  658. dd->ipath_pbufsport, val32);
  659. }
  660. dd->ipath_lastpioindex = dd->ipath_lastport_piobuf;
  661. ipath_cdbg(VERBOSE, "%d PIO bufs for kernel out of %d total %u "
  662. "each for %u user ports\n", kpiobufs,
  663. dd->ipath_piobcnt2k + dd->ipath_piobcnt4k,
  664. dd->ipath_pbufsport, dd->ipath_cfgports - 1);
  665. dd->ipath_f_early_init(dd);
  666. /* early_init sets rcvhdrentsize and rcvhdrsize, so this must be
  667. * done after early_init */
  668. dd->ipath_hdrqlast =
  669. dd->ipath_rcvhdrentsize * (dd->ipath_rcvhdrcnt - 1);
  670. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrentsize,
  671. dd->ipath_rcvhdrentsize);
  672. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrsize,
  673. dd->ipath_rcvhdrsize);
  674. if (!reinit) {
  675. ret = init_pioavailregs(dd);
  676. init_shadow_tids(dd);
  677. if (ret)
  678. goto done;
  679. }
  680. (void)ipath_write_kreg(dd, dd->ipath_kregs->kr_sendpioavailaddr,
  681. dd->ipath_pioavailregs_phys);
  682. /*
  683. * this is to detect s/w errors, which the h/w works around by
  684. * ignoring the low 6 bits of address, if it wasn't aligned.
  685. */
  686. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpioavailaddr);
  687. if (val != dd->ipath_pioavailregs_phys) {
  688. ipath_dev_err(dd, "Catastrophic software error, "
  689. "SendPIOAvailAddr written as %lx, "
  690. "read back as %llx\n",
  691. (unsigned long) dd->ipath_pioavailregs_phys,
  692. (unsigned long long) val);
  693. ret = -EINVAL;
  694. goto done;
  695. }
  696. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvbthqp, IPATH_KD_QP);
  697. /*
  698. * make sure we are not in freeze, and PIO send enabled, so
  699. * writes to pbc happen
  700. */
  701. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask, 0ULL);
  702. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  703. ~0ULL&~INFINIPATH_HWE_MEMBISTFAILED);
  704. ipath_write_kreg(dd, dd->ipath_kregs->kr_control, 0ULL);
  705. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  706. INFINIPATH_S_PIOENABLE);
  707. /*
  708. * before error clears, since we expect serdes pll errors during
  709. * this, the first time after reset
  710. */
  711. if (bringup_link(dd)) {
  712. dev_info(&dd->pcidev->dev, "Failed to bringup IB link\n");
  713. ret = -ENETDOWN;
  714. goto done;
  715. }
  716. /*
  717. * clear any "expected" hwerrs from reset and/or initialization
  718. * clear any that aren't enabled (at least this once), and then
  719. * set the enable mask
  720. */
  721. dd->ipath_f_init_hwerrors(dd);
  722. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  723. ~0ULL&~INFINIPATH_HWE_MEMBISTFAILED);
  724. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  725. dd->ipath_hwerrmask);
  726. dd->ipath_maskederrs = dd->ipath_ignorederrs;
  727. /* clear all */
  728. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear, -1LL);
  729. /* enable errors that are masked, at least this first time. */
  730. ipath_write_kreg(dd, dd->ipath_kregs->kr_errormask,
  731. ~dd->ipath_maskederrs);
  732. /* clear any interrups up to this point (ints still not enabled) */
  733. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, -1LL);
  734. /*
  735. * Set up the port 0 (kernel) rcvhdr q and egr TIDs. If doing
  736. * re-init, the simplest way to handle this is to free
  737. * existing, and re-allocate.
  738. */
  739. if (reinit) {
  740. struct ipath_portdata *pd = dd->ipath_pd[0];
  741. dd->ipath_pd[0] = NULL;
  742. ipath_free_pddata(dd, pd);
  743. }
  744. dd->ipath_f_tidtemplate(dd);
  745. ret = ipath_create_rcvhdrq(dd, pd);
  746. if (!ret) {
  747. dd->ipath_hdrqtailptr =
  748. (volatile __le64 *)pd->port_rcvhdrtail_kvaddr;
  749. ret = create_port0_egr(dd);
  750. }
  751. if (ret)
  752. ipath_dev_err(dd, "failed to allocate port 0 (kernel) "
  753. "rcvhdrq and/or egr bufs\n");
  754. else
  755. enable_chip(dd, pd, reinit);
  756. if (!ret && !reinit) {
  757. /* used when we close a port, for DMA already in flight at close */
  758. dd->ipath_dummy_hdrq = dma_alloc_coherent(
  759. &dd->pcidev->dev, pd->port_rcvhdrq_size,
  760. &dd->ipath_dummy_hdrq_phys,
  761. gfp_flags);
  762. if (!dd->ipath_dummy_hdrq ) {
  763. dev_info(&dd->pcidev->dev,
  764. "Couldn't allocate 0x%lx bytes for dummy hdrq\n",
  765. pd->port_rcvhdrq_size);
  766. /* fallback to just 0'ing */
  767. dd->ipath_dummy_hdrq_phys = 0UL;
  768. }
  769. }
  770. /*
  771. * cause retrigger of pending interrupts ignored during init,
  772. * even if we had errors
  773. */
  774. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, 0ULL);
  775. if(!dd->ipath_stats_timer_active) {
  776. /*
  777. * first init, or after an admin disable/enable
  778. * set up stats retrieval timer, even if we had errors
  779. * in last portion of setup
  780. */
  781. init_timer(&dd->ipath_stats_timer);
  782. dd->ipath_stats_timer.function = ipath_get_faststats;
  783. dd->ipath_stats_timer.data = (unsigned long) dd;
  784. /* every 5 seconds; */
  785. dd->ipath_stats_timer.expires = jiffies + 5 * HZ;
  786. /* takes ~16 seconds to overflow at full IB 4x bandwdith */
  787. add_timer(&dd->ipath_stats_timer);
  788. dd->ipath_stats_timer_active = 1;
  789. }
  790. done:
  791. if (!ret) {
  792. *dd->ipath_statusp |= IPATH_STATUS_CHIP_PRESENT;
  793. if (!dd->ipath_f_intrsetup(dd)) {
  794. /* now we can enable all interrupts from the chip */
  795. ipath_write_kreg(dd, dd->ipath_kregs->kr_intmask,
  796. -1LL);
  797. /* force re-interrupt of any pending interrupts. */
  798. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear,
  799. 0ULL);
  800. /* chip is usable; mark it as initialized */
  801. *dd->ipath_statusp |= IPATH_STATUS_INITTED;
  802. } else
  803. ipath_dev_err(dd, "No interrupts enabled, couldn't "
  804. "setup interrupt address\n");
  805. if (dd->ipath_cfgports > ipath_stats.sps_nports)
  806. /*
  807. * sps_nports is a global, so, we set it to
  808. * the highest number of ports of any of the
  809. * chips we find; we never decrement it, at
  810. * least for now. Since this might have changed
  811. * over disable/enable or prior to reset, always
  812. * do the check and potentially adjust.
  813. */
  814. ipath_stats.sps_nports = dd->ipath_cfgports;
  815. } else
  816. ipath_dbg("Failed (%d) to initialize chip\n", ret);
  817. /* if ret is non-zero, we probably should do some cleanup
  818. here... */
  819. return ret;
  820. }
  821. static int ipath_set_kpiobufs(const char *str, struct kernel_param *kp)
  822. {
  823. struct ipath_devdata *dd;
  824. unsigned long flags;
  825. unsigned short val;
  826. int ret;
  827. ret = ipath_parse_ushort(str, &val);
  828. spin_lock_irqsave(&ipath_devs_lock, flags);
  829. if (ret < 0)
  830. goto bail;
  831. if (val == 0) {
  832. ret = -EINVAL;
  833. goto bail;
  834. }
  835. list_for_each_entry(dd, &ipath_dev_list, ipath_list) {
  836. if (dd->ipath_kregbase)
  837. continue;
  838. if (val > (dd->ipath_piobcnt2k + dd->ipath_piobcnt4k -
  839. (dd->ipath_cfgports *
  840. IPATH_MIN_USER_PORT_BUFCNT)))
  841. {
  842. ipath_dev_err(
  843. dd,
  844. "Allocating %d PIO bufs for kernel leaves "
  845. "too few for %d user ports (%d each)\n",
  846. val, dd->ipath_cfgports - 1,
  847. IPATH_MIN_USER_PORT_BUFCNT);
  848. ret = -EINVAL;
  849. goto bail;
  850. }
  851. dd->ipath_lastport_piobuf =
  852. dd->ipath_piobcnt2k + dd->ipath_piobcnt4k - val;
  853. }
  854. ret = 0;
  855. bail:
  856. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  857. return ret;
  858. }