entry64.S 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027
  1. /*
  2. * arch/s390/kernel/entry64.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <asm/cache.h>
  14. #include <asm/lowcore.h>
  15. #include <asm/errno.h>
  16. #include <asm/ptrace.h>
  17. #include <asm/thread_info.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/unistd.h>
  20. #include <asm/page.h>
  21. /*
  22. * Stack layout for the system_call stack entry.
  23. * The first few entries are identical to the user_regs_struct.
  24. */
  25. SP_PTREGS = STACK_FRAME_OVERHEAD
  26. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  27. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  28. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  29. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  30. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  31. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  32. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  33. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  34. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  35. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  36. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 64
  37. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 72
  38. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 80
  39. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 88
  40. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 96
  41. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 104
  42. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 112
  43. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 120
  44. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  45. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  46. SP_TRAP = STACK_FRAME_OVERHEAD + __PT_TRAP
  47. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  48. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  49. STACK_SIZE = 1 << STACK_SHIFT
  50. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  51. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  52. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  53. _TIF_MCCK_PENDING)
  54. #define BASED(name) name-system_call(%r13)
  55. #ifdef CONFIG_TRACE_IRQFLAGS
  56. .macro TRACE_IRQS_ON
  57. brasl %r14,trace_hardirqs_on
  58. .endm
  59. .macro TRACE_IRQS_OFF
  60. brasl %r14,trace_hardirqs_off
  61. .endm
  62. #else
  63. #define TRACE_IRQS_ON
  64. #define TRACE_IRQS_OFF
  65. #endif
  66. .macro STORE_TIMER lc_offset
  67. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  68. stpt \lc_offset
  69. #endif
  70. .endm
  71. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  72. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  73. lg %r10,\lc_from
  74. slg %r10,\lc_to
  75. alg %r10,\lc_sum
  76. stg %r10,\lc_sum
  77. .endm
  78. #endif
  79. /*
  80. * Register usage in interrupt handlers:
  81. * R9 - pointer to current task structure
  82. * R13 - pointer to literal pool
  83. * R14 - return register for function calls
  84. * R15 - kernel stack pointer
  85. */
  86. .macro SAVE_ALL_BASE savearea
  87. stmg %r12,%r15,\savearea
  88. larl %r13,system_call
  89. .endm
  90. .macro SAVE_ALL_SYNC psworg,savearea
  91. la %r12,\psworg
  92. tm \psworg+1,0x01 # test problem state bit
  93. jz 2f # skip stack setup save
  94. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  95. #ifdef CONFIG_CHECK_STACK
  96. j 3f
  97. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  98. jz stack_overflow
  99. 3:
  100. #endif
  101. 2:
  102. .endm
  103. .macro SAVE_ALL_ASYNC psworg,savearea
  104. la %r12,\psworg
  105. tm \psworg+1,0x01 # test problem state bit
  106. jnz 1f # from user -> load kernel stack
  107. clc \psworg+8(8),BASED(.Lcritical_end)
  108. jhe 0f
  109. clc \psworg+8(8),BASED(.Lcritical_start)
  110. jl 0f
  111. brasl %r14,cleanup_critical
  112. tm 1(%r12),0x01 # retest problem state after cleanup
  113. jnz 1f
  114. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async. stack ?
  115. slgr %r14,%r15
  116. srag %r14,%r14,STACK_SHIFT
  117. jz 2f
  118. 1: lg %r15,__LC_ASYNC_STACK # load async stack
  119. #ifdef CONFIG_CHECK_STACK
  120. j 3f
  121. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  122. jz stack_overflow
  123. 3:
  124. #endif
  125. 2:
  126. .endm
  127. .macro CREATE_STACK_FRAME psworg,savearea
  128. aghi %r15,-SP_SIZE # make room for registers & psw
  129. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  130. la %r12,\psworg
  131. stg %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  132. icm %r12,12,__LC_SVC_ILC
  133. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  134. st %r12,SP_ILC(%r15)
  135. mvc SP_R12(32,%r15),\savearea # move %r12-%r15 to stack
  136. la %r12,0
  137. stg %r12,__SF_BACKCHAIN(%r15)
  138. .endm
  139. .macro RESTORE_ALL psworg,sync
  140. mvc \psworg(16),SP_PSW(%r15) # move user PSW to lowcore
  141. .if !\sync
  142. ni \psworg+1,0xfd # clear wait state bit
  143. .endif
  144. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  145. STORE_TIMER __LC_EXIT_TIMER
  146. lpswe \psworg # back to caller
  147. .endm
  148. /*
  149. * Scheduler resume function, called by switch_to
  150. * gpr2 = (task_struct *) prev
  151. * gpr3 = (task_struct *) next
  152. * Returns:
  153. * gpr2 = prev
  154. */
  155. .globl __switch_to
  156. __switch_to:
  157. tm __THREAD_per+4(%r3),0xe8 # is the new process using per ?
  158. jz __switch_to_noper # if not we're fine
  159. stctg %c9,%c11,__SF_EMPTY(%r15)# We are using per stuff
  160. clc __THREAD_per(24,%r3),__SF_EMPTY(%r15)
  161. je __switch_to_noper # we got away without bashing TLB's
  162. lctlg %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  163. __switch_to_noper:
  164. lg %r4,__THREAD_info(%r2) # get thread_info of prev
  165. tm __TI_flags+7(%r4),_TIF_MCCK_PENDING # machine check pending?
  166. jz __switch_to_no_mcck
  167. ni __TI_flags+7(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  168. lg %r4,__THREAD_info(%r3) # get thread_info of next
  169. oi __TI_flags+7(%r4),_TIF_MCCK_PENDING # set it in next
  170. __switch_to_no_mcck:
  171. stmg %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  172. stg %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  173. lg %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  174. lmg %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  175. stg %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  176. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  177. lg %r3,__THREAD_info(%r3) # load thread_info from task struct
  178. stg %r3,__LC_THREAD_INFO
  179. aghi %r3,STACK_SIZE
  180. stg %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  181. br %r14
  182. __critical_start:
  183. /*
  184. * SVC interrupt handler routine. System calls are synchronous events and
  185. * are executed with interrupts enabled.
  186. */
  187. .globl system_call
  188. system_call:
  189. STORE_TIMER __LC_SYNC_ENTER_TIMER
  190. sysc_saveall:
  191. SAVE_ALL_BASE __LC_SAVE_AREA
  192. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  193. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  194. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  195. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  196. sysc_vtime:
  197. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  198. jz sysc_do_svc
  199. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  200. sysc_stime:
  201. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  202. sysc_update:
  203. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  204. #endif
  205. sysc_do_svc:
  206. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  207. slag %r7,%r7,2 # *4 and test for svc 0
  208. jnz sysc_nr_ok
  209. # svc 0: system call number in %r1
  210. cl %r1,BASED(.Lnr_syscalls)
  211. jnl sysc_nr_ok
  212. lgfr %r7,%r1 # clear high word in r1
  213. slag %r7,%r7,2 # svc 0: system call number in %r1
  214. sysc_nr_ok:
  215. mvc SP_ARGS(8,%r15),SP_R7(%r15)
  216. sysc_do_restart:
  217. larl %r10,sys_call_table
  218. #ifdef CONFIG_COMPAT
  219. tm __TI_flags+5(%r9),(_TIF_31BIT>>16) # running in 31 bit mode ?
  220. jno sysc_noemu
  221. larl %r10,sys_call_table_emu # use 31 bit emulation system calls
  222. sysc_noemu:
  223. #endif
  224. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  225. lgf %r8,0(%r7,%r10) # load address of system call routine
  226. jnz sysc_tracesys
  227. basr %r14,%r8 # call sys_xxxx
  228. stg %r2,SP_R2(%r15) # store return value (change R2 on stack)
  229. # ATTENTION: check sys_execve_glue before
  230. # changing anything here !!
  231. sysc_return:
  232. tm SP_PSW+1(%r15),0x01 # returning to user ?
  233. jno sysc_leave
  234. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  235. jnz sysc_work # there is work to do (signals etc.)
  236. sysc_leave:
  237. RESTORE_ALL __LC_RETURN_PSW,1
  238. #
  239. # recheck if there is more work to do
  240. #
  241. sysc_work_loop:
  242. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  243. jz sysc_leave # there is no work to do
  244. #
  245. # One of the work bits is on. Find out which one.
  246. #
  247. sysc_work:
  248. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  249. jo sysc_mcck_pending
  250. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  251. jo sysc_reschedule
  252. tm __TI_flags+7(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  253. jnz sysc_sigpending
  254. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  255. jo sysc_restart
  256. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  257. jo sysc_singlestep
  258. j sysc_leave
  259. #
  260. # _TIF_NEED_RESCHED is set, call schedule
  261. #
  262. sysc_reschedule:
  263. larl %r14,sysc_work_loop
  264. jg schedule # return point is sysc_return
  265. #
  266. # _TIF_MCCK_PENDING is set, call handler
  267. #
  268. sysc_mcck_pending:
  269. larl %r14,sysc_work_loop
  270. jg s390_handle_mcck # TIF bit will be cleared by handler
  271. #
  272. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  273. #
  274. sysc_sigpending:
  275. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  276. la %r2,SP_PTREGS(%r15) # load pt_regs
  277. brasl %r14,do_signal # call do_signal
  278. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  279. jo sysc_restart
  280. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  281. jo sysc_singlestep
  282. j sysc_work_loop
  283. #
  284. # _TIF_RESTART_SVC is set, set up registers and restart svc
  285. #
  286. sysc_restart:
  287. ni __TI_flags+7(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  288. lg %r7,SP_R2(%r15) # load new svc number
  289. slag %r7,%r7,2 # *4
  290. mvc SP_R2(8,%r15),SP_ORIG_R2(%r15) # restore first argument
  291. lmg %r2,%r6,SP_R2(%r15) # load svc arguments
  292. j sysc_do_restart # restart svc
  293. #
  294. # _TIF_SINGLE_STEP is set, call do_single_step
  295. #
  296. sysc_singlestep:
  297. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  298. lhi %r0,__LC_PGM_OLD_PSW
  299. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  300. la %r2,SP_PTREGS(%r15) # address of register-save area
  301. larl %r14,sysc_return # load adr. of system return
  302. jg do_single_step # branch to do_sigtrap
  303. #
  304. # call syscall_trace before and after system call
  305. # special linkage: %r12 contains the return address for trace_svc
  306. #
  307. sysc_tracesys:
  308. la %r2,SP_PTREGS(%r15) # load pt_regs
  309. la %r3,0
  310. srl %r7,2
  311. stg %r7,SP_R2(%r15)
  312. brasl %r14,syscall_trace
  313. lghi %r0,NR_syscalls
  314. clg %r0,SP_R2(%r15)
  315. jnh sysc_tracenogo
  316. lg %r7,SP_R2(%r15) # strace might have changed the
  317. sll %r7,2 # system call
  318. lgf %r8,0(%r7,%r10)
  319. sysc_tracego:
  320. lmg %r3,%r6,SP_R3(%r15)
  321. lg %r2,SP_ORIG_R2(%r15)
  322. basr %r14,%r8 # call sys_xxx
  323. stg %r2,SP_R2(%r15) # store return value
  324. sysc_tracenogo:
  325. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  326. jz sysc_return
  327. la %r2,SP_PTREGS(%r15) # load pt_regs
  328. la %r3,1
  329. larl %r14,sysc_return # return point is sysc_return
  330. jg syscall_trace
  331. #
  332. # a new process exits the kernel with ret_from_fork
  333. #
  334. .globl ret_from_fork
  335. ret_from_fork:
  336. lg %r13,__LC_SVC_NEW_PSW+8
  337. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  338. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  339. jo 0f
  340. stg %r15,SP_R15(%r15) # store stack pointer for new kthread
  341. 0: brasl %r14,schedule_tail
  342. TRACE_IRQS_ON
  343. stosm 24(%r15),0x03 # reenable interrupts
  344. j sysc_return
  345. #
  346. # clone, fork, vfork, exec and sigreturn need glue,
  347. # because they all expect pt_regs as parameter,
  348. # but are called with different parameter.
  349. # return-address is set up above
  350. #
  351. sys_clone_glue:
  352. la %r2,SP_PTREGS(%r15) # load pt_regs
  353. jg sys_clone # branch to sys_clone
  354. #ifdef CONFIG_COMPAT
  355. sys32_clone_glue:
  356. la %r2,SP_PTREGS(%r15) # load pt_regs
  357. jg sys32_clone # branch to sys32_clone
  358. #endif
  359. sys_fork_glue:
  360. la %r2,SP_PTREGS(%r15) # load pt_regs
  361. jg sys_fork # branch to sys_fork
  362. sys_vfork_glue:
  363. la %r2,SP_PTREGS(%r15) # load pt_regs
  364. jg sys_vfork # branch to sys_vfork
  365. sys_execve_glue:
  366. la %r2,SP_PTREGS(%r15) # load pt_regs
  367. lgr %r12,%r14 # save return address
  368. brasl %r14,sys_execve # call sys_execve
  369. ltgr %r2,%r2 # check if execve failed
  370. bnz 0(%r12) # it did fail -> store result in gpr2
  371. b 6(%r12) # SKIP STG 2,SP_R2(15) in
  372. # system_call/sysc_tracesys
  373. #ifdef CONFIG_COMPAT
  374. sys32_execve_glue:
  375. la %r2,SP_PTREGS(%r15) # load pt_regs
  376. lgr %r12,%r14 # save return address
  377. brasl %r14,sys32_execve # call sys32_execve
  378. ltgr %r2,%r2 # check if execve failed
  379. bnz 0(%r12) # it did fail -> store result in gpr2
  380. b 6(%r12) # SKIP STG 2,SP_R2(15) in
  381. # system_call/sysc_tracesys
  382. #endif
  383. sys_sigreturn_glue:
  384. la %r2,SP_PTREGS(%r15) # load pt_regs as parameter
  385. jg sys_sigreturn # branch to sys_sigreturn
  386. #ifdef CONFIG_COMPAT
  387. sys32_sigreturn_glue:
  388. la %r2,SP_PTREGS(%r15) # load pt_regs as parameter
  389. jg sys32_sigreturn # branch to sys32_sigreturn
  390. #endif
  391. sys_rt_sigreturn_glue:
  392. la %r2,SP_PTREGS(%r15) # load pt_regs as parameter
  393. jg sys_rt_sigreturn # branch to sys_sigreturn
  394. #ifdef CONFIG_COMPAT
  395. sys32_rt_sigreturn_glue:
  396. la %r2,SP_PTREGS(%r15) # load pt_regs as parameter
  397. jg sys32_rt_sigreturn # branch to sys32_sigreturn
  398. #endif
  399. sys_sigaltstack_glue:
  400. la %r4,SP_PTREGS(%r15) # load pt_regs as parameter
  401. jg sys_sigaltstack # branch to sys_sigreturn
  402. #ifdef CONFIG_COMPAT
  403. sys32_sigaltstack_glue:
  404. la %r4,SP_PTREGS(%r15) # load pt_regs as parameter
  405. jg sys32_sigaltstack_wrapper # branch to sys_sigreturn
  406. #endif
  407. /*
  408. * Program check handler routine
  409. */
  410. .globl pgm_check_handler
  411. pgm_check_handler:
  412. /*
  413. * First we need to check for a special case:
  414. * Single stepping an instruction that disables the PER event mask will
  415. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  416. * For a single stepped SVC the program check handler gets control after
  417. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  418. * then handle the PER event. Therefore we update the SVC old PSW to point
  419. * to the pgm_check_handler and branch to the SVC handler after we checked
  420. * if we have to load the kernel stack register.
  421. * For every other possible cause for PER event without the PER mask set
  422. * we just ignore the PER event (FIXME: is there anything we have to do
  423. * for LPSW?).
  424. */
  425. STORE_TIMER __LC_SYNC_ENTER_TIMER
  426. SAVE_ALL_BASE __LC_SAVE_AREA
  427. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  428. jnz pgm_per # got per exception -> special case
  429. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  430. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  431. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  432. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  433. jz pgm_no_vtime
  434. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  435. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  436. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  437. pgm_no_vtime:
  438. #endif
  439. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  440. lgf %r3,__LC_PGM_ILC # load program interruption code
  441. lghi %r8,0x7f
  442. ngr %r8,%r3
  443. pgm_do_call:
  444. sll %r8,3
  445. larl %r1,pgm_check_table
  446. lg %r1,0(%r8,%r1) # load address of handler routine
  447. la %r2,SP_PTREGS(%r15) # address of register-save area
  448. larl %r14,sysc_return
  449. br %r1 # branch to interrupt-handler
  450. #
  451. # handle per exception
  452. #
  453. pgm_per:
  454. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  455. jnz pgm_per_std # ok, normal per event from user space
  456. # ok its one of the special cases, now we need to find out which one
  457. clc __LC_PGM_OLD_PSW(16),__LC_SVC_NEW_PSW
  458. je pgm_svcper
  459. # no interesting special case, ignore PER event
  460. lmg %r12,%r15,__LC_SAVE_AREA
  461. lpswe __LC_PGM_OLD_PSW
  462. #
  463. # Normal per exception
  464. #
  465. pgm_per_std:
  466. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  467. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  468. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  469. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  470. jz pgm_no_vtime2
  471. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  472. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  473. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  474. pgm_no_vtime2:
  475. #endif
  476. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  477. lg %r1,__TI_task(%r9)
  478. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  479. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  480. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  481. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  482. lgf %r3,__LC_PGM_ILC # load program interruption code
  483. lghi %r8,0x7f
  484. ngr %r8,%r3 # clear per-event-bit and ilc
  485. je sysc_return
  486. j pgm_do_call
  487. #
  488. # it was a single stepped SVC that is causing all the trouble
  489. #
  490. pgm_svcper:
  491. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  492. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  493. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  494. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  495. jz pgm_no_vtime3
  496. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  497. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  498. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  499. pgm_no_vtime3:
  500. #endif
  501. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  502. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  503. lg %r1,__TI_task(%r9)
  504. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  505. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  506. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  507. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  508. TRACE_IRQS_ON
  509. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  510. j sysc_do_svc
  511. /*
  512. * IO interrupt handler routine
  513. */
  514. .globl io_int_handler
  515. io_int_handler:
  516. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  517. stck __LC_INT_CLOCK
  518. SAVE_ALL_BASE __LC_SAVE_AREA+32
  519. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  520. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  521. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  522. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  523. jz io_no_vtime
  524. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  525. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  526. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  527. io_no_vtime:
  528. #endif
  529. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  530. TRACE_IRQS_OFF
  531. la %r2,SP_PTREGS(%r15) # address of register-save area
  532. brasl %r14,do_IRQ # call standard irq handler
  533. TRACE_IRQS_ON
  534. io_return:
  535. tm SP_PSW+1(%r15),0x01 # returning to user ?
  536. #ifdef CONFIG_PREEMPT
  537. jno io_preempt # no -> check for preemptive scheduling
  538. #else
  539. jno io_leave # no-> skip resched & signal
  540. #endif
  541. tm __TI_flags+7(%r9),_TIF_WORK_INT
  542. jnz io_work # there is work to do (signals etc.)
  543. io_leave:
  544. RESTORE_ALL __LC_RETURN_PSW,0
  545. io_done:
  546. #ifdef CONFIG_PREEMPT
  547. io_preempt:
  548. icm %r0,15,__TI_precount(%r9)
  549. jnz io_leave
  550. # switch to kernel stack
  551. lg %r1,SP_R15(%r15)
  552. aghi %r1,-SP_SIZE
  553. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  554. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  555. lgr %r15,%r1
  556. io_resume_loop:
  557. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  558. jno io_leave
  559. larl %r1,.Lc_pactive
  560. mvc __TI_precount(4,%r9),0(%r1)
  561. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  562. brasl %r14,schedule # call schedule
  563. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  564. xc __TI_precount(4,%r9),__TI_precount(%r9)
  565. j io_resume_loop
  566. #endif
  567. #
  568. # switch to kernel stack, then check TIF bits
  569. #
  570. io_work:
  571. lg %r1,__LC_KERNEL_STACK
  572. aghi %r1,-SP_SIZE
  573. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  574. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  575. lgr %r15,%r1
  576. #
  577. # One of the work bits is on. Find out which one.
  578. # Checked are: _TIF_SIGPENDING, _TIF_RESTORE_SIGPENDING, _TIF_NEED_RESCHED
  579. # and _TIF_MCCK_PENDING
  580. #
  581. io_work_loop:
  582. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  583. jo io_mcck_pending
  584. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  585. jo io_reschedule
  586. tm __TI_flags+7(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  587. jnz io_sigpending
  588. j io_leave
  589. #
  590. # _TIF_MCCK_PENDING is set, call handler
  591. #
  592. io_mcck_pending:
  593. larl %r14,io_work_loop
  594. jg s390_handle_mcck # TIF bit will be cleared by handler
  595. #
  596. # _TIF_NEED_RESCHED is set, call schedule
  597. #
  598. io_reschedule:
  599. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  600. brasl %r14,schedule # call scheduler
  601. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  602. tm __TI_flags+7(%r9),_TIF_WORK_INT
  603. jz io_leave # there is no work to do
  604. j io_work_loop
  605. #
  606. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  607. #
  608. io_sigpending:
  609. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  610. la %r2,SP_PTREGS(%r15) # load pt_regs
  611. brasl %r14,do_signal # call do_signal
  612. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  613. j io_work_loop
  614. /*
  615. * External interrupt handler routine
  616. */
  617. .globl ext_int_handler
  618. ext_int_handler:
  619. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  620. stck __LC_INT_CLOCK
  621. SAVE_ALL_BASE __LC_SAVE_AREA+32
  622. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  623. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  624. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  625. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  626. jz ext_no_vtime
  627. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  628. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  629. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  630. ext_no_vtime:
  631. #endif
  632. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  633. TRACE_IRQS_OFF
  634. la %r2,SP_PTREGS(%r15) # address of register-save area
  635. llgh %r3,__LC_EXT_INT_CODE # get interruption code
  636. brasl %r14,do_extint
  637. TRACE_IRQS_ON
  638. j io_return
  639. __critical_end:
  640. /*
  641. * Machine check handler routines
  642. */
  643. .globl mcck_int_handler
  644. mcck_int_handler:
  645. la %r1,4095 # revalidate r1
  646. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  647. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  648. SAVE_ALL_BASE __LC_SAVE_AREA+64
  649. la %r12,__LC_MCK_OLD_PSW
  650. tm __LC_MCCK_CODE,0x80 # system damage?
  651. jo mcck_int_main # yes -> rest of mcck code invalid
  652. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  653. la %r14,4095
  654. mvc __LC_SAVE_AREA+104(8),__LC_ASYNC_ENTER_TIMER
  655. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA-4095(%r14)
  656. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  657. jo 1f
  658. la %r14,__LC_SYNC_ENTER_TIMER
  659. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  660. jl 0f
  661. la %r14,__LC_ASYNC_ENTER_TIMER
  662. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  663. jl 0f
  664. la %r14,__LC_EXIT_TIMER
  665. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  666. jl 0f
  667. la %r14,__LC_LAST_UPDATE_TIMER
  668. 0: spt 0(%r14)
  669. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  670. 1:
  671. #endif
  672. tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  673. jno mcck_int_main # no -> skip cleanup critical
  674. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  675. jnz mcck_int_main # from user -> load kernel stack
  676. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_end)
  677. jhe mcck_int_main
  678. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_start)
  679. jl mcck_int_main
  680. brasl %r14,cleanup_critical
  681. mcck_int_main:
  682. lg %r14,__LC_PANIC_STACK # are we already on the panic stack?
  683. slgr %r14,%r15
  684. srag %r14,%r14,PAGE_SHIFT
  685. jz 0f
  686. lg %r15,__LC_PANIC_STACK # load panic stack
  687. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+64
  688. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  689. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  690. jno mcck_no_vtime # no -> no timer update
  691. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  692. jz mcck_no_vtime
  693. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  694. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  695. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  696. mcck_no_vtime:
  697. #endif
  698. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  699. la %r2,SP_PTREGS(%r15) # load pt_regs
  700. brasl %r14,s390_do_machine_check
  701. tm SP_PSW+1(%r15),0x01 # returning to user ?
  702. jno mcck_return
  703. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  704. aghi %r1,-SP_SIZE
  705. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  706. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  707. lgr %r15,%r1
  708. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  709. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  710. jno mcck_return
  711. TRACE_IRQS_OFF
  712. brasl %r14,s390_handle_mcck
  713. TRACE_IRQS_ON
  714. mcck_return:
  715. mvc __LC_RETURN_MCCK_PSW(16),SP_PSW(%r15) # move return PSW
  716. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  717. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15
  718. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  719. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+104
  720. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  721. jno 0f
  722. stpt __LC_EXIT_TIMER
  723. 0:
  724. #endif
  725. lpswe __LC_RETURN_MCCK_PSW # back to caller
  726. #ifdef CONFIG_SMP
  727. /*
  728. * Restart interruption handler, kick starter for additional CPUs
  729. */
  730. .globl restart_int_handler
  731. restart_int_handler:
  732. lg %r15,__LC_SAVE_AREA+120 # load ksp
  733. lghi %r10,__LC_CREGS_SAVE_AREA
  734. lctlg %c0,%c15,0(%r10) # get new ctl regs
  735. lghi %r10,__LC_AREGS_SAVE_AREA
  736. lam %a0,%a15,0(%r10)
  737. lmg %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  738. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  739. jg start_secondary
  740. #else
  741. /*
  742. * If we do not run with SMP enabled, let the new CPU crash ...
  743. */
  744. .globl restart_int_handler
  745. restart_int_handler:
  746. basr %r1,0
  747. restart_base:
  748. lpswe restart_crash-restart_base(%r1)
  749. .align 8
  750. restart_crash:
  751. .long 0x000a0000,0x00000000,0x00000000,0x00000000
  752. restart_go:
  753. #endif
  754. #ifdef CONFIG_CHECK_STACK
  755. /*
  756. * The synchronous or the asynchronous stack overflowed. We are dead.
  757. * No need to properly save the registers, we are going to panic anyway.
  758. * Setup a pt_regs so that show_trace can provide a good call trace.
  759. */
  760. stack_overflow:
  761. lg %r15,__LC_PANIC_STACK # change to panic stack
  762. aghi %r1,-SP_SIZE
  763. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  764. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  765. la %r1,__LC_SAVE_AREA
  766. chi %r12,__LC_SVC_OLD_PSW
  767. je 0f
  768. chi %r12,__LC_PGM_OLD_PSW
  769. je 0f
  770. la %r1,__LC_SAVE_AREA+16
  771. 0: mvc SP_R12(32,%r15),0(%r1) # move %r12-%r15 to stack
  772. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  773. la %r2,SP_PTREGS(%r15) # load pt_regs
  774. jg kernel_stack_overflow
  775. #endif
  776. cleanup_table_system_call:
  777. .quad system_call, sysc_do_svc
  778. cleanup_table_sysc_return:
  779. .quad sysc_return, sysc_leave
  780. cleanup_table_sysc_leave:
  781. .quad sysc_leave, sysc_work_loop
  782. cleanup_table_sysc_work_loop:
  783. .quad sysc_work_loop, sysc_reschedule
  784. cleanup_table_io_return:
  785. .quad io_return, io_leave
  786. cleanup_table_io_leave:
  787. .quad io_leave, io_done
  788. cleanup_table_io_work_loop:
  789. .quad io_work_loop, io_mcck_pending
  790. cleanup_critical:
  791. clc 8(8,%r12),BASED(cleanup_table_system_call)
  792. jl 0f
  793. clc 8(8,%r12),BASED(cleanup_table_system_call+8)
  794. jl cleanup_system_call
  795. 0:
  796. clc 8(8,%r12),BASED(cleanup_table_sysc_return)
  797. jl 0f
  798. clc 8(8,%r12),BASED(cleanup_table_sysc_return+8)
  799. jl cleanup_sysc_return
  800. 0:
  801. clc 8(8,%r12),BASED(cleanup_table_sysc_leave)
  802. jl 0f
  803. clc 8(8,%r12),BASED(cleanup_table_sysc_leave+8)
  804. jl cleanup_sysc_leave
  805. 0:
  806. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop)
  807. jl 0f
  808. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop+8)
  809. jl cleanup_sysc_return
  810. 0:
  811. clc 8(8,%r12),BASED(cleanup_table_io_return)
  812. jl 0f
  813. clc 8(8,%r12),BASED(cleanup_table_io_return+8)
  814. jl cleanup_io_return
  815. 0:
  816. clc 8(8,%r12),BASED(cleanup_table_io_leave)
  817. jl 0f
  818. clc 8(8,%r12),BASED(cleanup_table_io_leave+8)
  819. jl cleanup_io_leave
  820. 0:
  821. clc 8(8,%r12),BASED(cleanup_table_io_work_loop)
  822. jl 0f
  823. clc 8(8,%r12),BASED(cleanup_table_io_work_loop+8)
  824. jl cleanup_io_return
  825. 0:
  826. br %r14
  827. cleanup_system_call:
  828. mvc __LC_RETURN_PSW(16),0(%r12)
  829. cghi %r12,__LC_MCK_OLD_PSW
  830. je 0f
  831. la %r12,__LC_SAVE_AREA+32
  832. j 1f
  833. 0: la %r12,__LC_SAVE_AREA+64
  834. 1:
  835. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  836. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+8)
  837. jh 0f
  838. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  839. 0: clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+16)
  840. jhe cleanup_vtime
  841. #endif
  842. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn)
  843. jh 0f
  844. mvc __LC_SAVE_AREA(32),0(%r12)
  845. 0: stg %r13,8(%r12)
  846. stg %r12,__LC_SAVE_AREA+96 # argh
  847. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  848. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  849. lg %r12,__LC_SAVE_AREA+96 # argh
  850. stg %r15,24(%r12)
  851. llgh %r7,__LC_SVC_INT_CODE
  852. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  853. cleanup_vtime:
  854. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+24)
  855. jhe cleanup_stime
  856. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  857. jz cleanup_novtime
  858. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  859. cleanup_stime:
  860. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+32)
  861. jh cleanup_update
  862. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  863. cleanup_update:
  864. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  865. cleanup_novtime:
  866. #endif
  867. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_system_call+8)
  868. la %r12,__LC_RETURN_PSW
  869. br %r14
  870. cleanup_system_call_insn:
  871. .quad sysc_saveall
  872. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  873. .quad system_call
  874. .quad sysc_vtime
  875. .quad sysc_stime
  876. .quad sysc_update
  877. #endif
  878. cleanup_sysc_return:
  879. mvc __LC_RETURN_PSW(8),0(%r12)
  880. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_sysc_return)
  881. la %r12,__LC_RETURN_PSW
  882. br %r14
  883. cleanup_sysc_leave:
  884. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn)
  885. je 2f
  886. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  887. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  888. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn+8)
  889. je 2f
  890. #endif
  891. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  892. cghi %r12,__LC_MCK_OLD_PSW
  893. jne 0f
  894. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  895. j 1f
  896. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  897. 1: lmg %r0,%r11,SP_R0(%r15)
  898. lg %r15,SP_R15(%r15)
  899. 2: la %r12,__LC_RETURN_PSW
  900. br %r14
  901. cleanup_sysc_leave_insn:
  902. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  903. .quad sysc_leave + 16
  904. #endif
  905. .quad sysc_leave + 12
  906. cleanup_io_return:
  907. mvc __LC_RETURN_PSW(8),0(%r12)
  908. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_io_work_loop)
  909. la %r12,__LC_RETURN_PSW
  910. br %r14
  911. cleanup_io_leave:
  912. clc 8(8,%r12),BASED(cleanup_io_leave_insn)
  913. je 2f
  914. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  915. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  916. clc 8(8,%r12),BASED(cleanup_io_leave_insn+8)
  917. je 2f
  918. #endif
  919. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  920. cghi %r12,__LC_MCK_OLD_PSW
  921. jne 0f
  922. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  923. j 1f
  924. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  925. 1: lmg %r0,%r11,SP_R0(%r15)
  926. lg %r15,SP_R15(%r15)
  927. 2: la %r12,__LC_RETURN_PSW
  928. br %r14
  929. cleanup_io_leave_insn:
  930. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  931. .quad io_leave + 20
  932. #endif
  933. .quad io_leave + 16
  934. /*
  935. * Integer constants
  936. */
  937. .align 4
  938. .Lconst:
  939. .Lc_pactive: .long PREEMPT_ACTIVE
  940. .Lnr_syscalls: .long NR_syscalls
  941. .L0x0130: .short 0x130
  942. .L0x0140: .short 0x140
  943. .L0x0150: .short 0x150
  944. .L0x0160: .short 0x160
  945. .L0x0170: .short 0x170
  946. .Lcritical_start:
  947. .quad __critical_start
  948. .Lcritical_end:
  949. .quad __critical_end
  950. .section .rodata, "a"
  951. #define SYSCALL(esa,esame,emu) .long esame
  952. sys_call_table:
  953. #include "syscalls.S"
  954. #undef SYSCALL
  955. #ifdef CONFIG_COMPAT
  956. #define SYSCALL(esa,esame,emu) .long emu
  957. sys_call_table_emu:
  958. #include "syscalls.S"
  959. #undef SYSCALL
  960. #endif