pm-domain.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. /*
  2. * linux/arch/arm/mach-omap2/pm-domain.c
  3. *
  4. * Power domain functions for OMAP2
  5. *
  6. * Copyright (C) 2006 Nokia Corporation
  7. * Tony Lindgren <tony@atomide.com>
  8. *
  9. * Some code based on earlier OMAP2 sample PM code
  10. * Copyright (C) 2005 Texas Instruments, Inc.
  11. * Richard Woodruff <r-woodruff2@ti.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/config.h>
  18. #include <linux/module.h>
  19. #include <linux/init.h>
  20. #include <linux/clk.h>
  21. #include <asm/io.h>
  22. #include "prcm-regs.h"
  23. /* Power domain offsets */
  24. #define PM_MPU_OFFSET 0x100
  25. #define PM_CORE_OFFSET 0x200
  26. #define PM_GFX_OFFSET 0x300
  27. #define PM_WKUP_OFFSET 0x400 /* Autoidle only */
  28. #define PM_PLL_OFFSET 0x500 /* Autoidle only */
  29. #define PM_DSP_OFFSET 0x800
  30. #define PM_MDM_OFFSET 0xc00
  31. /* Power domain wake-up dependency control register */
  32. #define PM_WKDEP_OFFSET 0xc8
  33. #define EN_MDM (1 << 5)
  34. #define EN_WKUP (1 << 4)
  35. #define EN_GFX (1 << 3)
  36. #define EN_DSP (1 << 2)
  37. #define EN_MPU (1 << 1)
  38. #define EN_CORE (1 << 0)
  39. /* Core power domain state transition control register */
  40. #define PM_PWSTCTRL_OFFSET 0xe0
  41. #define FORCESTATE (1 << 18) /* Only for DSP & GFX */
  42. #define MEM4RETSTATE (1 << 6)
  43. #define MEM3RETSTATE (1 << 5)
  44. #define MEM2RETSTATE (1 << 4)
  45. #define MEM1RETSTATE (1 << 3)
  46. #define LOGICRETSTATE (1 << 2) /* Logic is retained */
  47. #define POWERSTATE_OFF 0x3
  48. #define POWERSTATE_RETENTION 0x1
  49. #define POWERSTATE_ON 0x0
  50. /* Power domain state register */
  51. #define PM_PWSTST_OFFSET 0xe4
  52. /* Hardware supervised state transition control register */
  53. #define CM_CLKSTCTRL_OFFSET 0x48
  54. #define AUTOSTAT_MPU (1 << 0) /* MPU */
  55. #define AUTOSTAT_DSS (1 << 2) /* Core */
  56. #define AUTOSTAT_L4 (1 << 1) /* Core */
  57. #define AUTOSTAT_L3 (1 << 0) /* Core */
  58. #define AUTOSTAT_GFX (1 << 0) /* GFX */
  59. #define AUTOSTAT_IVA (1 << 8) /* 2420 IVA in DSP domain */
  60. #define AUTOSTAT_DSP (1 << 0) /* DSP */
  61. #define AUTOSTAT_MDM (1 << 0) /* MDM */
  62. /* Automatic control of interface clock idling */
  63. #define CM_AUTOIDLE1_OFFSET 0x30
  64. #define CM_AUTOIDLE2_OFFSET 0x34 /* Core only */
  65. #define CM_AUTOIDLE3_OFFSET 0x38 /* Core only */
  66. #define CM_AUTOIDLE4_OFFSET 0x3c /* Core only */
  67. #define AUTO_54M(x) (((x) & 0x3) << 6)
  68. #define AUTO_96M(x) (((x) & 0x3) << 2)
  69. #define AUTO_DPLL(x) (((x) & 0x3) << 0)
  70. #define AUTO_STOPPED 0x3
  71. #define AUTO_BYPASS_FAST 0x2 /* DPLL only */
  72. #define AUTO_BYPASS_LOW_POWER 0x1 /* DPLL only */
  73. #define AUTO_DISABLED 0x0
  74. /* Voltage control PRCM_VOLTCTRL bits */
  75. #define AUTO_EXTVOLT (1 << 15)
  76. #define FORCE_EXTVOLT (1 << 14)
  77. #define SETOFF_LEVEL(x) (((x) & 0x3) << 12)
  78. #define MEMRETCTRL (1 << 8)
  79. #define SETRET_LEVEL(x) (((x) & 0x3) << 6)
  80. #define VOLT_LEVEL(x) (((x) & 0x3) << 0)
  81. #define OMAP24XX_PRCM_VBASE IO_ADDRESS(OMAP24XX_PRCM_BASE)
  82. #define prcm_readl(r) __raw_readl(OMAP24XX_PRCM_VBASE + (r))
  83. #define prcm_writel(v, r) __raw_writel((v), OMAP24XX_PRCM_VBASE + (r))
  84. static u32 pmdomain_get_wakeup_dependencies(int domain_offset)
  85. {
  86. return prcm_readl(domain_offset + PM_WKDEP_OFFSET);
  87. }
  88. static void pmdomain_set_wakeup_dependencies(u32 state, int domain_offset)
  89. {
  90. prcm_writel(state, domain_offset + PM_WKDEP_OFFSET);
  91. }
  92. static u32 pmdomain_get_powerstate(int domain_offset)
  93. {
  94. return prcm_readl(domain_offset + PM_PWSTCTRL_OFFSET);
  95. }
  96. static void pmdomain_set_powerstate(u32 state, int domain_offset)
  97. {
  98. prcm_writel(state, domain_offset + PM_PWSTCTRL_OFFSET);
  99. }
  100. static u32 pmdomain_get_clock_autocontrol(int domain_offset)
  101. {
  102. return prcm_readl(domain_offset + CM_CLKSTCTRL_OFFSET);
  103. }
  104. static void pmdomain_set_clock_autocontrol(u32 state, int domain_offset)
  105. {
  106. prcm_writel(state, domain_offset + CM_CLKSTCTRL_OFFSET);
  107. }
  108. static u32 pmdomain_get_clock_autoidle1(int domain_offset)
  109. {
  110. return prcm_readl(domain_offset + CM_AUTOIDLE1_OFFSET);
  111. }
  112. /* Core domain only */
  113. static u32 pmdomain_get_clock_autoidle2(int domain_offset)
  114. {
  115. return prcm_readl(domain_offset + CM_AUTOIDLE2_OFFSET);
  116. }
  117. /* Core domain only */
  118. static u32 pmdomain_get_clock_autoidle3(int domain_offset)
  119. {
  120. return prcm_readl(domain_offset + CM_AUTOIDLE3_OFFSET);
  121. }
  122. /* Core domain only */
  123. static u32 pmdomain_get_clock_autoidle4(int domain_offset)
  124. {
  125. return prcm_readl(domain_offset + CM_AUTOIDLE4_OFFSET);
  126. }
  127. static void pmdomain_set_clock_autoidle1(u32 state, int domain_offset)
  128. {
  129. prcm_writel(state, CM_AUTOIDLE1_OFFSET + domain_offset);
  130. }
  131. /* Core domain only */
  132. static void pmdomain_set_clock_autoidle2(u32 state, int domain_offset)
  133. {
  134. prcm_writel(state, CM_AUTOIDLE2_OFFSET + domain_offset);
  135. }
  136. /* Core domain only */
  137. static void pmdomain_set_clock_autoidle3(u32 state, int domain_offset)
  138. {
  139. prcm_writel(state, CM_AUTOIDLE3_OFFSET + domain_offset);
  140. }
  141. /* Core domain only */
  142. static void pmdomain_set_clock_autoidle4(u32 state, int domain_offset)
  143. {
  144. prcm_writel(state, CM_AUTOIDLE4_OFFSET + domain_offset);
  145. }
  146. /*
  147. * Configures power management domains to idle clocks automatically.
  148. */
  149. void pmdomain_set_autoidle(void)
  150. {
  151. u32 val;
  152. /* Set PLL auto stop for 54M, 96M & DPLL */
  153. pmdomain_set_clock_autoidle1(AUTO_54M(AUTO_STOPPED) |
  154. AUTO_96M(AUTO_STOPPED) |
  155. AUTO_DPLL(AUTO_STOPPED), PM_PLL_OFFSET);
  156. /* External clock input control
  157. * REVISIT: Should this be in clock framework?
  158. */
  159. PRCM_CLKSRC_CTRL |= (0x3 << 3);
  160. /* Configure number of 32KHz clock cycles for sys_clk */
  161. PRCM_CLKSSETUP = 0x00ff;
  162. /* Configure automatic voltage transition */
  163. PRCM_VOLTSETUP = 0;
  164. val = PRCM_VOLTCTRL;
  165. val &= ~(SETOFF_LEVEL(0x3) | VOLT_LEVEL(0x3));
  166. val |= SETOFF_LEVEL(1) | VOLT_LEVEL(1) | AUTO_EXTVOLT;
  167. PRCM_VOLTCTRL = val;
  168. /* Disable emulation tools functional clock */
  169. PRCM_CLKEMUL_CTRL = 0x0;
  170. /* Set core memory retention state */
  171. val = pmdomain_get_powerstate(PM_CORE_OFFSET);
  172. if (cpu_is_omap2420()) {
  173. val &= ~(0x7 << 3);
  174. val |= (MEM3RETSTATE | MEM2RETSTATE | MEM1RETSTATE);
  175. } else {
  176. val &= ~(0xf << 3);
  177. val |= (MEM4RETSTATE | MEM3RETSTATE | MEM2RETSTATE |
  178. MEM1RETSTATE);
  179. }
  180. pmdomain_set_powerstate(val, PM_CORE_OFFSET);
  181. /* OCP interface smart idle. REVISIT: Enable autoidle bit0 ? */
  182. val = SMS_SYSCONFIG;
  183. val &= ~(0x3 << 3);
  184. val |= (0x2 << 3) | (1 << 0);
  185. SMS_SYSCONFIG |= val;
  186. val = SDRC_SYSCONFIG;
  187. val &= ~(0x3 << 3);
  188. val |= (0x2 << 3);
  189. SDRC_SYSCONFIG = val;
  190. /* Configure L3 interface for smart idle.
  191. * REVISIT: Enable autoidle bit0 ?
  192. */
  193. val = GPMC_SYSCONFIG;
  194. val &= ~(0x3 << 3);
  195. val |= (0x2 << 3) | (1 << 0);
  196. GPMC_SYSCONFIG = val;
  197. pmdomain_set_powerstate(LOGICRETSTATE | POWERSTATE_RETENTION,
  198. PM_MPU_OFFSET);
  199. pmdomain_set_powerstate(POWERSTATE_RETENTION, PM_CORE_OFFSET);
  200. if (!cpu_is_omap2420())
  201. pmdomain_set_powerstate(POWERSTATE_RETENTION, PM_MDM_OFFSET);
  202. /* Assume suspend function has saved the state for DSP and GFX */
  203. pmdomain_set_powerstate(FORCESTATE | POWERSTATE_OFF, PM_DSP_OFFSET);
  204. pmdomain_set_powerstate(FORCESTATE | POWERSTATE_OFF, PM_GFX_OFFSET);
  205. #if 0
  206. /* REVISIT: Internal USB needs special handling */
  207. force_standby_usb();
  208. if (cpu_is_omap2430())
  209. force_hsmmc();
  210. sdram_self_refresh_on_idle_req(1);
  211. #endif
  212. /* Enable clock auto control for all domains.
  213. * Note that CORE domain includes also DSS, L4 & L3.
  214. */
  215. pmdomain_set_clock_autocontrol(AUTOSTAT_MPU, PM_MPU_OFFSET);
  216. pmdomain_set_clock_autocontrol(AUTOSTAT_GFX, PM_GFX_OFFSET);
  217. pmdomain_set_clock_autocontrol(AUTOSTAT_DSS | AUTOSTAT_L4 | AUTOSTAT_L3,
  218. PM_CORE_OFFSET);
  219. if (cpu_is_omap2420())
  220. pmdomain_set_clock_autocontrol(AUTOSTAT_IVA | AUTOSTAT_DSP,
  221. PM_DSP_OFFSET);
  222. else {
  223. pmdomain_set_clock_autocontrol(AUTOSTAT_DSP, PM_DSP_OFFSET);
  224. pmdomain_set_clock_autocontrol(AUTOSTAT_MDM, PM_MDM_OFFSET);
  225. }
  226. /* Enable clock autoidle for all domains */
  227. pmdomain_set_clock_autoidle1(0x2, PM_DSP_OFFSET);
  228. if (cpu_is_omap2420()) {
  229. pmdomain_set_clock_autoidle1(0xfffffff9, PM_CORE_OFFSET);
  230. pmdomain_set_clock_autoidle2(0x7, PM_CORE_OFFSET);
  231. pmdomain_set_clock_autoidle1(0x3f, PM_WKUP_OFFSET);
  232. } else {
  233. pmdomain_set_clock_autoidle1(0xeafffff1, PM_CORE_OFFSET);
  234. pmdomain_set_clock_autoidle2(0xfff, PM_CORE_OFFSET);
  235. pmdomain_set_clock_autoidle1(0x7f, PM_WKUP_OFFSET);
  236. pmdomain_set_clock_autoidle1(0x3, PM_MDM_OFFSET);
  237. }
  238. pmdomain_set_clock_autoidle3(0x7, PM_CORE_OFFSET);
  239. pmdomain_set_clock_autoidle4(0x1f, PM_CORE_OFFSET);
  240. }
  241. /*
  242. * Initializes power domains by removing wake-up dependencies and powering
  243. * down DSP and GFX. Gets called from PM init. Note that DSP and IVA code
  244. * must re-enable DSP and GFX when used.
  245. */
  246. void __init pmdomain_init(void)
  247. {
  248. /* Remove all domain wakeup dependencies */
  249. pmdomain_set_wakeup_dependencies(EN_WKUP | EN_CORE, PM_MPU_OFFSET);
  250. pmdomain_set_wakeup_dependencies(0, PM_DSP_OFFSET);
  251. pmdomain_set_wakeup_dependencies(0, PM_GFX_OFFSET);
  252. pmdomain_set_wakeup_dependencies(EN_WKUP | EN_MPU, PM_CORE_OFFSET);
  253. if (cpu_is_omap2430())
  254. pmdomain_set_wakeup_dependencies(0, PM_MDM_OFFSET);
  255. /* Power down DSP and GFX */
  256. pmdomain_set_powerstate(POWERSTATE_OFF | FORCESTATE, PM_DSP_OFFSET);
  257. pmdomain_set_powerstate(POWERSTATE_OFF | FORCESTATE, PM_GFX_OFFSET);
  258. }