clock.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.c
  3. *
  4. * Copyright (C) 2005 Texas Instruments Inc.
  5. * Richard Woodruff <r-woodruff2@ti.com>
  6. * Created for OMAP2.
  7. *
  8. * Cleaned up and modified to use omap shared clock framework by
  9. * Tony Lindgren <tony@atomide.com>
  10. *
  11. * Based on omap1 clock.c, Copyright (C) 2004 - 2005 Nokia corporation
  12. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/device.h>
  21. #include <linux/list.h>
  22. #include <linux/errno.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <asm/io.h>
  26. #include <asm/arch/clock.h>
  27. #include <asm/arch/sram.h>
  28. #include "prcm-regs.h"
  29. #include "memory.h"
  30. #include "clock.h"
  31. //#define DOWN_VARIABLE_DPLL 1 /* Experimental */
  32. static struct prcm_config *curr_prcm_set;
  33. static u32 curr_perf_level = PRCM_FULL_SPEED;
  34. /*-------------------------------------------------------------------------
  35. * Omap2 specific clock functions
  36. *-------------------------------------------------------------------------*/
  37. /* Recalculate SYST_CLK */
  38. static void omap2_sys_clk_recalc(struct clk * clk)
  39. {
  40. u32 div = PRCM_CLKSRC_CTRL;
  41. div &= (1 << 7) | (1 << 6); /* Test if ext clk divided by 1 or 2 */
  42. div >>= clk->rate_offset;
  43. clk->rate = (clk->parent->rate / div);
  44. propagate_rate(clk);
  45. }
  46. static u32 omap2_get_dpll_rate(struct clk * tclk)
  47. {
  48. long long dpll_clk;
  49. int dpll_mult, dpll_div, amult;
  50. dpll_mult = (CM_CLKSEL1_PLL >> 12) & 0x03ff; /* 10 bits */
  51. dpll_div = (CM_CLKSEL1_PLL >> 8) & 0x0f; /* 4 bits */
  52. dpll_clk = (long long)tclk->parent->rate * dpll_mult;
  53. do_div(dpll_clk, dpll_div + 1);
  54. amult = CM_CLKSEL2_PLL & 0x3;
  55. dpll_clk *= amult;
  56. return dpll_clk;
  57. }
  58. static void omap2_followparent_recalc(struct clk *clk)
  59. {
  60. followparent_recalc(clk);
  61. }
  62. static void omap2_propagate_rate(struct clk * clk)
  63. {
  64. if (!(clk->flags & RATE_FIXED))
  65. clk->rate = clk->parent->rate;
  66. propagate_rate(clk);
  67. }
  68. /* Enable an APLL if off */
  69. static void omap2_clk_fixed_enable(struct clk *clk)
  70. {
  71. u32 cval, i=0;
  72. if (clk->enable_bit == 0xff) /* Parent will do it */
  73. return;
  74. cval = CM_CLKEN_PLL;
  75. if ((cval & (0x3 << clk->enable_bit)) == (0x3 << clk->enable_bit))
  76. return;
  77. cval &= ~(0x3 << clk->enable_bit);
  78. cval |= (0x3 << clk->enable_bit);
  79. CM_CLKEN_PLL = cval;
  80. if (clk == &apll96_ck)
  81. cval = (1 << 8);
  82. else if (clk == &apll54_ck)
  83. cval = (1 << 6);
  84. while (!CM_IDLEST_CKGEN & cval) { /* Wait for lock */
  85. ++i;
  86. udelay(1);
  87. if (i == 100000)
  88. break;
  89. }
  90. }
  91. /* Enables clock without considering parent dependencies or use count
  92. * REVISIT: Maybe change this to use clk->enable like on omap1?
  93. */
  94. static int _omap2_clk_enable(struct clk * clk)
  95. {
  96. u32 regval32;
  97. if (clk->flags & ALWAYS_ENABLED)
  98. return 0;
  99. if (unlikely(clk->enable_reg == 0)) {
  100. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  101. clk->name);
  102. return 0;
  103. }
  104. if (clk->enable_reg == (void __iomem *)&CM_CLKEN_PLL) {
  105. omap2_clk_fixed_enable(clk);
  106. return 0;
  107. }
  108. regval32 = __raw_readl(clk->enable_reg);
  109. regval32 |= (1 << clk->enable_bit);
  110. __raw_writel(regval32, clk->enable_reg);
  111. return 0;
  112. }
  113. /* Stop APLL */
  114. static void omap2_clk_fixed_disable(struct clk *clk)
  115. {
  116. u32 cval;
  117. if(clk->enable_bit == 0xff) /* let parent off do it */
  118. return;
  119. cval = CM_CLKEN_PLL;
  120. cval &= ~(0x3 << clk->enable_bit);
  121. CM_CLKEN_PLL = cval;
  122. }
  123. /* Disables clock without considering parent dependencies or use count */
  124. static void _omap2_clk_disable(struct clk *clk)
  125. {
  126. u32 regval32;
  127. if (clk->enable_reg == 0)
  128. return;
  129. if (clk->enable_reg == (void __iomem *)&CM_CLKEN_PLL) {
  130. omap2_clk_fixed_disable(clk);
  131. return;
  132. }
  133. regval32 = __raw_readl(clk->enable_reg);
  134. regval32 &= ~(1 << clk->enable_bit);
  135. __raw_writel(regval32, clk->enable_reg);
  136. }
  137. static int omap2_clk_enable(struct clk *clk)
  138. {
  139. int ret = 0;
  140. if (clk->usecount++ == 0) {
  141. if (likely((u32)clk->parent))
  142. ret = omap2_clk_enable(clk->parent);
  143. if (unlikely(ret != 0)) {
  144. clk->usecount--;
  145. return ret;
  146. }
  147. ret = _omap2_clk_enable(clk);
  148. if (unlikely(ret != 0) && clk->parent) {
  149. omap2_clk_disable(clk->parent);
  150. clk->usecount--;
  151. }
  152. }
  153. return ret;
  154. }
  155. static void omap2_clk_disable(struct clk *clk)
  156. {
  157. if (clk->usecount > 0 && !(--clk->usecount)) {
  158. _omap2_clk_disable(clk);
  159. if (likely((u32)clk->parent))
  160. omap2_clk_disable(clk->parent);
  161. }
  162. }
  163. /*
  164. * Uses the current prcm set to tell if a rate is valid.
  165. * You can go slower, but not faster within a given rate set.
  166. */
  167. static u32 omap2_dpll_round_rate(unsigned long target_rate)
  168. {
  169. u32 high, low;
  170. if ((CM_CLKSEL2_PLL & 0x3) == 1) { /* DPLL clockout */
  171. high = curr_prcm_set->dpll_speed * 2;
  172. low = curr_prcm_set->dpll_speed;
  173. } else { /* DPLL clockout x 2 */
  174. high = curr_prcm_set->dpll_speed;
  175. low = curr_prcm_set->dpll_speed / 2;
  176. }
  177. #ifdef DOWN_VARIABLE_DPLL
  178. if (target_rate > high)
  179. return high;
  180. else
  181. return target_rate;
  182. #else
  183. if (target_rate > low)
  184. return high;
  185. else
  186. return low;
  187. #endif
  188. }
  189. /*
  190. * Used for clocks that are part of CLKSEL_xyz governed clocks.
  191. * REVISIT: Maybe change to use clk->enable() functions like on omap1?
  192. */
  193. static void omap2_clksel_recalc(struct clk * clk)
  194. {
  195. u32 fixed = 0, div = 0;
  196. if (clk == &dpll_ck) {
  197. clk->rate = omap2_get_dpll_rate(clk);
  198. fixed = 1;
  199. div = 0;
  200. }
  201. if (clk == &iva1_mpu_int_ifck) {
  202. div = 2;
  203. fixed = 1;
  204. }
  205. if ((clk == &dss1_fck) && ((CM_CLKSEL1_CORE & (0x1f << 8)) == 0)) {
  206. clk->rate = sys_ck.rate;
  207. return;
  208. }
  209. if (!fixed) {
  210. div = omap2_clksel_get_divisor(clk);
  211. if (div == 0)
  212. return;
  213. }
  214. if (div != 0) {
  215. if (unlikely(clk->rate == clk->parent->rate / div))
  216. return;
  217. clk->rate = clk->parent->rate / div;
  218. }
  219. if (unlikely(clk->flags & RATE_PROPAGATES))
  220. propagate_rate(clk);
  221. }
  222. /*
  223. * Finds best divider value in an array based on the source and target
  224. * rates. The divider array must be sorted with smallest divider first.
  225. */
  226. static inline u32 omap2_divider_from_table(u32 size, u32 *div_array,
  227. u32 src_rate, u32 tgt_rate)
  228. {
  229. int i, test_rate;
  230. if (div_array == NULL)
  231. return ~1;
  232. for (i=0; i < size; i++) {
  233. test_rate = src_rate / *div_array;
  234. if (test_rate <= tgt_rate)
  235. return *div_array;
  236. ++div_array;
  237. }
  238. return ~0; /* No acceptable divider */
  239. }
  240. /*
  241. * Find divisor for the given clock and target rate.
  242. *
  243. * Note that this will not work for clocks which are part of CONFIG_PARTICIPANT,
  244. * they are only settable as part of virtual_prcm set.
  245. */
  246. static u32 omap2_clksel_round_rate(struct clk *tclk, u32 target_rate,
  247. u32 *new_div)
  248. {
  249. u32 gfx_div[] = {2, 3, 4};
  250. u32 sysclkout_div[] = {1, 2, 4, 8, 16};
  251. u32 dss1_div[] = {1, 2, 3, 4, 5, 6, 8, 9, 12, 16};
  252. u32 vylnq_div[] = {1, 2, 3, 4, 6, 8, 9, 12, 16, 18};
  253. u32 best_div = ~0, asize = 0;
  254. u32 *div_array = NULL;
  255. switch (tclk->flags & SRC_RATE_SEL_MASK) {
  256. case CM_GFX_SEL1:
  257. asize = 3;
  258. div_array = gfx_div;
  259. break;
  260. case CM_PLL_SEL1:
  261. return omap2_dpll_round_rate(target_rate);
  262. case CM_SYSCLKOUT_SEL1:
  263. asize = 5;
  264. div_array = sysclkout_div;
  265. break;
  266. case CM_CORE_SEL1:
  267. if(tclk == &dss1_fck){
  268. if(tclk->parent == &core_ck){
  269. asize = 10;
  270. div_array = dss1_div;
  271. } else {
  272. *new_div = 0; /* fixed clk */
  273. return(tclk->parent->rate);
  274. }
  275. } else if((tclk == &vlynq_fck) && cpu_is_omap2420()){
  276. if(tclk->parent == &core_ck){
  277. asize = 10;
  278. div_array = vylnq_div;
  279. } else {
  280. *new_div = 0; /* fixed clk */
  281. return(tclk->parent->rate);
  282. }
  283. }
  284. break;
  285. }
  286. best_div = omap2_divider_from_table(asize, div_array,
  287. tclk->parent->rate, target_rate);
  288. if (best_div == ~0){
  289. *new_div = 1;
  290. return best_div; /* signal error */
  291. }
  292. *new_div = best_div;
  293. return (tclk->parent->rate / best_div);
  294. }
  295. /* Given a clock and a rate apply a clock specific rounding function */
  296. static long omap2_clk_round_rate(struct clk *clk, unsigned long rate)
  297. {
  298. u32 new_div = 0;
  299. int valid_rate;
  300. if (clk->flags & RATE_FIXED)
  301. return clk->rate;
  302. if (clk->flags & RATE_CKCTL) {
  303. valid_rate = omap2_clksel_round_rate(clk, rate, &new_div);
  304. return valid_rate;
  305. }
  306. if (clk->round_rate != 0)
  307. return clk->round_rate(clk, rate);
  308. return clk->rate;
  309. }
  310. /*
  311. * Check the DLL lock state, and return tue if running in unlock mode.
  312. * This is needed to compenste for the shifted DLL value in unlock mode.
  313. */
  314. static u32 omap2_dll_force_needed(void)
  315. {
  316. u32 dll_state = SDRC_DLLA_CTRL; /* dlla and dllb are a set */
  317. if ((dll_state & (1 << 2)) == (1 << 2))
  318. return 1;
  319. else
  320. return 0;
  321. }
  322. static u32 omap2_reprogram_sdrc(u32 level, u32 force)
  323. {
  324. u32 slow_dll_ctrl, fast_dll_ctrl, m_type;
  325. u32 prev = curr_perf_level, flags;
  326. if ((curr_perf_level == level) && !force)
  327. return prev;
  328. m_type = omap2_memory_get_type();
  329. slow_dll_ctrl = omap2_memory_get_slow_dll_ctrl();
  330. fast_dll_ctrl = omap2_memory_get_fast_dll_ctrl();
  331. if (level == PRCM_HALF_SPEED) {
  332. local_irq_save(flags);
  333. PRCM_VOLTSETUP = 0xffff;
  334. omap2_sram_reprogram_sdrc(PRCM_HALF_SPEED,
  335. slow_dll_ctrl, m_type);
  336. curr_perf_level = PRCM_HALF_SPEED;
  337. local_irq_restore(flags);
  338. }
  339. if (level == PRCM_FULL_SPEED) {
  340. local_irq_save(flags);
  341. PRCM_VOLTSETUP = 0xffff;
  342. omap2_sram_reprogram_sdrc(PRCM_FULL_SPEED,
  343. fast_dll_ctrl, m_type);
  344. curr_perf_level = PRCM_FULL_SPEED;
  345. local_irq_restore(flags);
  346. }
  347. return prev;
  348. }
  349. static int omap2_reprogram_dpll(struct clk * clk, unsigned long rate)
  350. {
  351. u32 flags, cur_rate, low, mult, div, valid_rate, done_rate;
  352. u32 bypass = 0;
  353. struct prcm_config tmpset;
  354. int ret = -EINVAL;
  355. local_irq_save(flags);
  356. cur_rate = omap2_get_dpll_rate(&dpll_ck);
  357. mult = CM_CLKSEL2_PLL & 0x3;
  358. if ((rate == (cur_rate / 2)) && (mult == 2)) {
  359. omap2_reprogram_sdrc(PRCM_HALF_SPEED, 1);
  360. } else if ((rate == (cur_rate * 2)) && (mult == 1)) {
  361. omap2_reprogram_sdrc(PRCM_FULL_SPEED, 1);
  362. } else if (rate != cur_rate) {
  363. valid_rate = omap2_dpll_round_rate(rate);
  364. if (valid_rate != rate)
  365. goto dpll_exit;
  366. if ((CM_CLKSEL2_PLL & 0x3) == 1)
  367. low = curr_prcm_set->dpll_speed;
  368. else
  369. low = curr_prcm_set->dpll_speed / 2;
  370. tmpset.cm_clksel1_pll = CM_CLKSEL1_PLL;
  371. tmpset.cm_clksel1_pll &= ~(0x3FFF << 8);
  372. div = ((curr_prcm_set->xtal_speed / 1000000) - 1);
  373. tmpset.cm_clksel2_pll = CM_CLKSEL2_PLL;
  374. tmpset.cm_clksel2_pll &= ~0x3;
  375. if (rate > low) {
  376. tmpset.cm_clksel2_pll |= 0x2;
  377. mult = ((rate / 2) / 1000000);
  378. done_rate = PRCM_FULL_SPEED;
  379. } else {
  380. tmpset.cm_clksel2_pll |= 0x1;
  381. mult = (rate / 1000000);
  382. done_rate = PRCM_HALF_SPEED;
  383. }
  384. tmpset.cm_clksel1_pll |= ((div << 8) | (mult << 12));
  385. /* Worst case */
  386. tmpset.base_sdrc_rfr = V24XX_SDRC_RFR_CTRL_BYPASS;
  387. if (rate == curr_prcm_set->xtal_speed) /* If asking for 1-1 */
  388. bypass = 1;
  389. omap2_reprogram_sdrc(PRCM_FULL_SPEED, 1); /* For init_mem */
  390. /* Force dll lock mode */
  391. omap2_set_prcm(tmpset.cm_clksel1_pll, tmpset.base_sdrc_rfr,
  392. bypass);
  393. /* Errata: ret dll entry state */
  394. omap2_init_memory_params(omap2_dll_force_needed());
  395. omap2_reprogram_sdrc(done_rate, 0);
  396. }
  397. omap2_clksel_recalc(&dpll_ck);
  398. ret = 0;
  399. dpll_exit:
  400. local_irq_restore(flags);
  401. return(ret);
  402. }
  403. /* Just return the MPU speed */
  404. static void omap2_mpu_recalc(struct clk * clk)
  405. {
  406. clk->rate = curr_prcm_set->mpu_speed;
  407. }
  408. /*
  409. * Look for a rate equal or less than the target rate given a configuration set.
  410. *
  411. * What's not entirely clear is "which" field represents the key field.
  412. * Some might argue L3-DDR, others ARM, others IVA. This code is simple and
  413. * just uses the ARM rates.
  414. */
  415. static long omap2_round_to_table_rate(struct clk * clk, unsigned long rate)
  416. {
  417. struct prcm_config * ptr;
  418. long highest_rate;
  419. if (clk != &virt_prcm_set)
  420. return -EINVAL;
  421. highest_rate = -EINVAL;
  422. for (ptr = rate_table; ptr->mpu_speed; ptr++) {
  423. if (ptr->xtal_speed != sys_ck.rate)
  424. continue;
  425. highest_rate = ptr->mpu_speed;
  426. /* Can check only after xtal frequency check */
  427. if (ptr->mpu_speed <= rate)
  428. break;
  429. }
  430. return highest_rate;
  431. }
  432. /*
  433. * omap2_convert_field_to_div() - turn field value into integer divider
  434. */
  435. static u32 omap2_clksel_to_divisor(u32 div_sel, u32 field_val)
  436. {
  437. u32 i;
  438. u32 clkout_array[] = {1, 2, 4, 8, 16};
  439. if ((div_sel & SRC_RATE_SEL_MASK) == CM_SYSCLKOUT_SEL1) {
  440. for (i = 0; i < 5; i++) {
  441. if (field_val == i)
  442. return clkout_array[i];
  443. }
  444. return ~0;
  445. } else
  446. return field_val;
  447. }
  448. /*
  449. * Returns the CLKSEL divider register value
  450. * REVISIT: This should be cleaned up to work nicely with void __iomem *
  451. */
  452. static u32 omap2_get_clksel(u32 *div_sel, u32 *field_mask,
  453. struct clk *clk)
  454. {
  455. int ret = ~0;
  456. u32 reg_val, div_off;
  457. u32 div_addr = 0;
  458. u32 mask = ~0;
  459. div_off = clk->rate_offset;
  460. switch ((*div_sel & SRC_RATE_SEL_MASK)) {
  461. case CM_MPU_SEL1:
  462. div_addr = (u32)&CM_CLKSEL_MPU;
  463. mask = 0x1f;
  464. break;
  465. case CM_DSP_SEL1:
  466. div_addr = (u32)&CM_CLKSEL_DSP;
  467. if (cpu_is_omap2420()) {
  468. if ((div_off == 0) || (div_off == 8))
  469. mask = 0x1f;
  470. else if (div_off == 5)
  471. mask = 0x3;
  472. } else if (cpu_is_omap2430()) {
  473. if (div_off == 0)
  474. mask = 0x1f;
  475. else if (div_off == 5)
  476. mask = 0x3;
  477. }
  478. break;
  479. case CM_GFX_SEL1:
  480. div_addr = (u32)&CM_CLKSEL_GFX;
  481. if (div_off == 0)
  482. mask = 0x7;
  483. break;
  484. case CM_MODEM_SEL1:
  485. div_addr = (u32)&CM_CLKSEL_MDM;
  486. if (div_off == 0)
  487. mask = 0xf;
  488. break;
  489. case CM_SYSCLKOUT_SEL1:
  490. div_addr = (u32)&PRCM_CLKOUT_CTRL;
  491. if ((div_off == 3) || (div_off = 11))
  492. mask= 0x3;
  493. break;
  494. case CM_CORE_SEL1:
  495. div_addr = (u32)&CM_CLKSEL1_CORE;
  496. switch (div_off) {
  497. case 0: /* l3 */
  498. case 8: /* dss1 */
  499. case 15: /* vylnc-2420 */
  500. case 20: /* ssi */
  501. mask = 0x1f; break;
  502. case 5: /* l4 */
  503. mask = 0x3; break;
  504. case 13: /* dss2 */
  505. mask = 0x1; break;
  506. case 25: /* usb */
  507. mask = 0x7; break;
  508. }
  509. }
  510. *field_mask = mask;
  511. if (unlikely(mask == ~0))
  512. div_addr = 0;
  513. *div_sel = div_addr;
  514. if (unlikely(div_addr == 0))
  515. return ret;
  516. /* Isolate field */
  517. reg_val = __raw_readl((void __iomem *)div_addr) & (mask << div_off);
  518. /* Normalize back to divider value */
  519. reg_val >>= div_off;
  520. return reg_val;
  521. }
  522. /*
  523. * Return divider to be applied to parent clock.
  524. * Return 0 on error.
  525. */
  526. static u32 omap2_clksel_get_divisor(struct clk *clk)
  527. {
  528. int ret = 0;
  529. u32 div, div_sel, div_off, field_mask, field_val;
  530. /* isolate control register */
  531. div_sel = (SRC_RATE_SEL_MASK & clk->flags);
  532. div_off = clk->rate_offset;
  533. field_val = omap2_get_clksel(&div_sel, &field_mask, clk);
  534. if (div_sel == 0)
  535. return ret;
  536. div_sel = (SRC_RATE_SEL_MASK & clk->flags);
  537. div = omap2_clksel_to_divisor(div_sel, field_val);
  538. return div;
  539. }
  540. /* Set the clock rate for a clock source */
  541. static int omap2_clk_set_rate(struct clk *clk, unsigned long rate)
  542. {
  543. int ret = -EINVAL;
  544. void __iomem * reg;
  545. u32 div_sel, div_off, field_mask, field_val, reg_val, validrate;
  546. u32 new_div = 0;
  547. if (!(clk->flags & CONFIG_PARTICIPANT) && (clk->flags & RATE_CKCTL)) {
  548. if (clk == &dpll_ck)
  549. return omap2_reprogram_dpll(clk, rate);
  550. /* Isolate control register */
  551. div_sel = (SRC_RATE_SEL_MASK & clk->flags);
  552. div_off = clk->rate_offset;
  553. validrate = omap2_clksel_round_rate(clk, rate, &new_div);
  554. if (validrate != rate)
  555. return(ret);
  556. field_val = omap2_get_clksel(&div_sel, &field_mask, clk);
  557. if (div_sel == 0)
  558. return ret;
  559. if (clk->flags & CM_SYSCLKOUT_SEL1) {
  560. switch (new_div) {
  561. case 16:
  562. field_val = 4;
  563. break;
  564. case 8:
  565. field_val = 3;
  566. break;
  567. case 4:
  568. field_val = 2;
  569. break;
  570. case 2:
  571. field_val = 1;
  572. break;
  573. case 1:
  574. field_val = 0;
  575. break;
  576. }
  577. } else
  578. field_val = new_div;
  579. reg = (void __iomem *)div_sel;
  580. reg_val = __raw_readl(reg);
  581. reg_val &= ~(field_mask << div_off);
  582. reg_val |= (field_val << div_off);
  583. __raw_writel(reg_val, reg);
  584. clk->rate = clk->parent->rate / field_val;
  585. if (clk->flags & DELAYED_APP)
  586. __raw_writel(0x1, (void __iomem *)&PRCM_CLKCFG_CTRL);
  587. ret = 0;
  588. } else if (clk->set_rate != 0)
  589. ret = clk->set_rate(clk, rate);
  590. if (unlikely(ret == 0 && (clk->flags & RATE_PROPAGATES)))
  591. propagate_rate(clk);
  592. return ret;
  593. }
  594. /* Converts encoded control register address into a full address */
  595. static u32 omap2_get_src_field(u32 *type_to_addr, u32 reg_offset,
  596. struct clk *src_clk, u32 *field_mask)
  597. {
  598. u32 val = ~0, src_reg_addr = 0, mask = 0;
  599. /* Find target control register.*/
  600. switch ((*type_to_addr & SRC_RATE_SEL_MASK)) {
  601. case CM_CORE_SEL1:
  602. src_reg_addr = (u32)&CM_CLKSEL1_CORE;
  603. if (reg_offset == 13) { /* DSS2_fclk */
  604. mask = 0x1;
  605. if (src_clk == &sys_ck)
  606. val = 0;
  607. if (src_clk == &func_48m_ck)
  608. val = 1;
  609. } else if (reg_offset == 8) { /* DSS1_fclk */
  610. mask = 0x1f;
  611. if (src_clk == &sys_ck)
  612. val = 0;
  613. else if (src_clk == &core_ck) /* divided clock */
  614. val = 0x10; /* rate needs fixing */
  615. } else if ((reg_offset == 15) && cpu_is_omap2420()){ /*vlnyq*/
  616. mask = 0x1F;
  617. if(src_clk == &func_96m_ck)
  618. val = 0;
  619. else if (src_clk == &core_ck)
  620. val = 0x10;
  621. }
  622. break;
  623. case CM_CORE_SEL2:
  624. src_reg_addr = (u32)&CM_CLKSEL2_CORE;
  625. mask = 0x3;
  626. if (src_clk == &func_32k_ck)
  627. val = 0x0;
  628. if (src_clk == &sys_ck)
  629. val = 0x1;
  630. if (src_clk == &alt_ck)
  631. val = 0x2;
  632. break;
  633. case CM_WKUP_SEL1:
  634. src_reg_addr = (u32)&CM_CLKSEL_WKUP;
  635. mask = 0x3;
  636. if (src_clk == &func_32k_ck)
  637. val = 0x0;
  638. if (src_clk == &sys_ck)
  639. val = 0x1;
  640. if (src_clk == &alt_ck)
  641. val = 0x2;
  642. break;
  643. case CM_PLL_SEL1:
  644. src_reg_addr = (u32)&CM_CLKSEL1_PLL;
  645. mask = 0x1;
  646. if (reg_offset == 0x3) {
  647. if (src_clk == &apll96_ck)
  648. val = 0;
  649. if (src_clk == &alt_ck)
  650. val = 1;
  651. }
  652. else if (reg_offset == 0x5) {
  653. if (src_clk == &apll54_ck)
  654. val = 0;
  655. if (src_clk == &alt_ck)
  656. val = 1;
  657. }
  658. break;
  659. case CM_PLL_SEL2:
  660. src_reg_addr = (u32)&CM_CLKSEL2_PLL;
  661. mask = 0x3;
  662. if (src_clk == &func_32k_ck)
  663. val = 0x0;
  664. if (src_clk == &dpll_ck)
  665. val = 0x2;
  666. break;
  667. case CM_SYSCLKOUT_SEL1:
  668. src_reg_addr = (u32)&PRCM_CLKOUT_CTRL;
  669. mask = 0x3;
  670. if (src_clk == &dpll_ck)
  671. val = 0;
  672. if (src_clk == &sys_ck)
  673. val = 1;
  674. if (src_clk == &func_96m_ck)
  675. val = 2;
  676. if (src_clk == &func_54m_ck)
  677. val = 3;
  678. break;
  679. }
  680. if (val == ~0) /* Catch errors in offset */
  681. *type_to_addr = 0;
  682. else
  683. *type_to_addr = src_reg_addr;
  684. *field_mask = mask;
  685. return val;
  686. }
  687. static int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent)
  688. {
  689. void __iomem * reg;
  690. u32 src_sel, src_off, field_val, field_mask, reg_val, rate;
  691. int ret = -EINVAL;
  692. if (unlikely(clk->flags & CONFIG_PARTICIPANT))
  693. return ret;
  694. if (clk->flags & SRC_SEL_MASK) { /* On-chip SEL collection */
  695. src_sel = (SRC_RATE_SEL_MASK & clk->flags);
  696. src_off = clk->src_offset;
  697. if (src_sel == 0)
  698. goto set_parent_error;
  699. field_val = omap2_get_src_field(&src_sel, src_off, new_parent,
  700. &field_mask);
  701. reg = (void __iomem *)src_sel;
  702. if (clk->usecount > 0)
  703. _omap2_clk_disable(clk);
  704. /* Set new source value (previous dividers if any in effect) */
  705. reg_val = __raw_readl(reg) & ~(field_mask << src_off);
  706. reg_val |= (field_val << src_off);
  707. __raw_writel(reg_val, reg);
  708. if (clk->flags & DELAYED_APP)
  709. __raw_writel(0x1, (void __iomem *)&PRCM_CLKCFG_CTRL);
  710. if (clk->usecount > 0)
  711. _omap2_clk_enable(clk);
  712. clk->parent = new_parent;
  713. /* SRC_RATE_SEL_MASK clocks follow their parents rates.*/
  714. if ((new_parent == &core_ck) && (clk == &dss1_fck))
  715. clk->rate = new_parent->rate / 0x10;
  716. else
  717. clk->rate = new_parent->rate;
  718. if (unlikely(clk->flags & RATE_PROPAGATES))
  719. propagate_rate(clk);
  720. return 0;
  721. } else {
  722. clk->parent = new_parent;
  723. rate = new_parent->rate;
  724. omap2_clk_set_rate(clk, rate);
  725. ret = 0;
  726. }
  727. set_parent_error:
  728. return ret;
  729. }
  730. /* Sets basic clocks based on the specified rate */
  731. static int omap2_select_table_rate(struct clk * clk, unsigned long rate)
  732. {
  733. u32 flags, cur_rate, done_rate, bypass = 0;
  734. u8 cpu_mask = 0;
  735. struct prcm_config *prcm;
  736. unsigned long found_speed = 0;
  737. if (clk != &virt_prcm_set)
  738. return -EINVAL;
  739. /* FIXME: Change cpu_is_omap2420() to cpu_is_omap242x() */
  740. if (cpu_is_omap2420())
  741. cpu_mask = RATE_IN_242X;
  742. else if (cpu_is_omap2430())
  743. cpu_mask = RATE_IN_243X;
  744. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  745. if (!(prcm->flags & cpu_mask))
  746. continue;
  747. if (prcm->xtal_speed != sys_ck.rate)
  748. continue;
  749. if (prcm->mpu_speed <= rate) {
  750. found_speed = prcm->mpu_speed;
  751. break;
  752. }
  753. }
  754. if (!found_speed) {
  755. printk(KERN_INFO "Could not set MPU rate to %luMHz\n",
  756. rate / 1000000);
  757. return -EINVAL;
  758. }
  759. curr_prcm_set = prcm;
  760. cur_rate = omap2_get_dpll_rate(&dpll_ck);
  761. if (prcm->dpll_speed == cur_rate / 2) {
  762. omap2_reprogram_sdrc(PRCM_HALF_SPEED, 1);
  763. } else if (prcm->dpll_speed == cur_rate * 2) {
  764. omap2_reprogram_sdrc(PRCM_FULL_SPEED, 1);
  765. } else if (prcm->dpll_speed != cur_rate) {
  766. local_irq_save(flags);
  767. if (prcm->dpll_speed == prcm->xtal_speed)
  768. bypass = 1;
  769. if ((prcm->cm_clksel2_pll & 0x3) == 2)
  770. done_rate = PRCM_FULL_SPEED;
  771. else
  772. done_rate = PRCM_HALF_SPEED;
  773. /* MPU divider */
  774. CM_CLKSEL_MPU = prcm->cm_clksel_mpu;
  775. /* dsp + iva1 div(2420), iva2.1(2430) */
  776. CM_CLKSEL_DSP = prcm->cm_clksel_dsp;
  777. CM_CLKSEL_GFX = prcm->cm_clksel_gfx;
  778. /* Major subsystem dividers */
  779. CM_CLKSEL1_CORE = prcm->cm_clksel1_core;
  780. if (cpu_is_omap2430())
  781. CM_CLKSEL_MDM = prcm->cm_clksel_mdm;
  782. /* x2 to enter init_mem */
  783. omap2_reprogram_sdrc(PRCM_FULL_SPEED, 1);
  784. omap2_set_prcm(prcm->cm_clksel1_pll, prcm->base_sdrc_rfr,
  785. bypass);
  786. omap2_init_memory_params(omap2_dll_force_needed());
  787. omap2_reprogram_sdrc(done_rate, 0);
  788. local_irq_restore(flags);
  789. }
  790. omap2_clksel_recalc(&dpll_ck);
  791. return 0;
  792. }
  793. /*-------------------------------------------------------------------------
  794. * Omap2 clock reset and init functions
  795. *-------------------------------------------------------------------------*/
  796. static struct clk_functions omap2_clk_functions = {
  797. .clk_enable = omap2_clk_enable,
  798. .clk_disable = omap2_clk_disable,
  799. .clk_round_rate = omap2_clk_round_rate,
  800. .clk_set_rate = omap2_clk_set_rate,
  801. .clk_set_parent = omap2_clk_set_parent,
  802. };
  803. static void __init omap2_get_crystal_rate(struct clk *osc, struct clk *sys)
  804. {
  805. u32 div, aplls, sclk = 13000000;
  806. aplls = CM_CLKSEL1_PLL;
  807. aplls &= ((1 << 23) | (1 << 24) | (1 << 25));
  808. aplls >>= 23; /* Isolate field, 0,2,3 */
  809. if (aplls == 0)
  810. sclk = 19200000;
  811. else if (aplls == 2)
  812. sclk = 13000000;
  813. else if (aplls == 3)
  814. sclk = 12000000;
  815. div = PRCM_CLKSRC_CTRL;
  816. div &= ((1 << 7) | (1 << 6));
  817. div >>= sys->rate_offset;
  818. osc->rate = sclk * div;
  819. sys->rate = sclk;
  820. }
  821. #ifdef CONFIG_OMAP_RESET_CLOCKS
  822. static void __init omap2_disable_unused_clocks(void)
  823. {
  824. struct clk *ck;
  825. u32 regval32;
  826. list_for_each_entry(ck, &clocks, node) {
  827. if (ck->usecount > 0 || (ck->flags & ALWAYS_ENABLED) ||
  828. ck->enable_reg == 0)
  829. continue;
  830. regval32 = __raw_readl(ck->enable_reg);
  831. if ((regval32 & (1 << ck->enable_bit)) == 0)
  832. continue;
  833. printk(KERN_INFO "Disabling unused clock \"%s\"\n", ck->name);
  834. _omap2_clk_disable(ck);
  835. }
  836. }
  837. late_initcall(omap2_disable_unused_clocks);
  838. #endif
  839. /*
  840. * Switch the MPU rate if specified on cmdline.
  841. * We cannot do this early until cmdline is parsed.
  842. */
  843. static int __init omap2_clk_arch_init(void)
  844. {
  845. if (!mpurate)
  846. return -EINVAL;
  847. if (omap2_select_table_rate(&virt_prcm_set, mpurate))
  848. printk(KERN_ERR "Could not find matching MPU rate\n");
  849. propagate_rate(&osc_ck); /* update main root fast */
  850. propagate_rate(&func_32k_ck); /* update main root slow */
  851. printk(KERN_INFO "Switched to new clocking rate (Crystal/DPLL/MPU): "
  852. "%ld.%01ld/%ld/%ld MHz\n",
  853. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  854. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  855. return 0;
  856. }
  857. arch_initcall(omap2_clk_arch_init);
  858. int __init omap2_clk_init(void)
  859. {
  860. struct prcm_config *prcm;
  861. struct clk ** clkp;
  862. u32 clkrate;
  863. clk_init(&omap2_clk_functions);
  864. omap2_get_crystal_rate(&osc_ck, &sys_ck);
  865. for (clkp = onchip_clks; clkp < onchip_clks + ARRAY_SIZE(onchip_clks);
  866. clkp++) {
  867. if ((*clkp)->flags & CLOCK_IN_OMAP242X && cpu_is_omap2420()) {
  868. clk_register(*clkp);
  869. continue;
  870. }
  871. if ((*clkp)->flags & CLOCK_IN_OMAP243X && cpu_is_omap2430()) {
  872. clk_register(*clkp);
  873. continue;
  874. }
  875. }
  876. /* Check the MPU rate set by bootloader */
  877. clkrate = omap2_get_dpll_rate(&dpll_ck);
  878. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  879. if (prcm->xtal_speed != sys_ck.rate)
  880. continue;
  881. if (prcm->dpll_speed <= clkrate)
  882. break;
  883. }
  884. curr_prcm_set = prcm;
  885. propagate_rate(&osc_ck); /* update main root fast */
  886. propagate_rate(&func_32k_ck); /* update main root slow */
  887. printk(KERN_INFO "Clocking rate (Crystal/DPLL/MPU): "
  888. "%ld.%01ld/%ld/%ld MHz\n",
  889. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  890. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  891. /*
  892. * Only enable those clocks we will need, let the drivers
  893. * enable other clocks as necessary
  894. */
  895. clk_enable(&sync_32k_ick);
  896. clk_enable(&omapctrl_ick);
  897. if (cpu_is_omap2430())
  898. clk_enable(&sdrc_ick);
  899. return 0;
  900. }