amd_iommu_init.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081
  1. /*
  2. * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/acpi.h>
  21. #include <linux/gfp.h>
  22. #include <linux/list.h>
  23. #include <linux/sysdev.h>
  24. #include <asm/pci-direct.h>
  25. #include <asm/amd_iommu_types.h>
  26. #include <asm/amd_iommu.h>
  27. #include <asm/gart.h>
  28. /*
  29. * definitions for the ACPI scanning code
  30. */
  31. #define DEVID(bus, devfn) (((bus) << 8) | (devfn))
  32. #define PCI_BUS(x) (((x) >> 8) & 0xff)
  33. #define IVRS_HEADER_LENGTH 48
  34. #define ACPI_IVHD_TYPE 0x10
  35. #define ACPI_IVMD_TYPE_ALL 0x20
  36. #define ACPI_IVMD_TYPE 0x21
  37. #define ACPI_IVMD_TYPE_RANGE 0x22
  38. #define IVHD_DEV_ALL 0x01
  39. #define IVHD_DEV_SELECT 0x02
  40. #define IVHD_DEV_SELECT_RANGE_START 0x03
  41. #define IVHD_DEV_RANGE_END 0x04
  42. #define IVHD_DEV_ALIAS 0x42
  43. #define IVHD_DEV_ALIAS_RANGE 0x43
  44. #define IVHD_DEV_EXT_SELECT 0x46
  45. #define IVHD_DEV_EXT_SELECT_RANGE 0x47
  46. #define IVHD_FLAG_HT_TUN_EN 0x00
  47. #define IVHD_FLAG_PASSPW_EN 0x01
  48. #define IVHD_FLAG_RESPASSPW_EN 0x02
  49. #define IVHD_FLAG_ISOC_EN 0x03
  50. #define IVMD_FLAG_EXCL_RANGE 0x08
  51. #define IVMD_FLAG_UNITY_MAP 0x01
  52. #define ACPI_DEVFLAG_INITPASS 0x01
  53. #define ACPI_DEVFLAG_EXTINT 0x02
  54. #define ACPI_DEVFLAG_NMI 0x04
  55. #define ACPI_DEVFLAG_SYSMGT1 0x10
  56. #define ACPI_DEVFLAG_SYSMGT2 0x20
  57. #define ACPI_DEVFLAG_LINT0 0x40
  58. #define ACPI_DEVFLAG_LINT1 0x80
  59. #define ACPI_DEVFLAG_ATSDIS 0x10000000
  60. /*
  61. * ACPI table definitions
  62. *
  63. * These data structures are laid over the table to parse the important values
  64. * out of it.
  65. */
  66. /*
  67. * structure describing one IOMMU in the ACPI table. Typically followed by one
  68. * or more ivhd_entrys.
  69. */
  70. struct ivhd_header {
  71. u8 type;
  72. u8 flags;
  73. u16 length;
  74. u16 devid;
  75. u16 cap_ptr;
  76. u64 mmio_phys;
  77. u16 pci_seg;
  78. u16 info;
  79. u32 reserved;
  80. } __attribute__((packed));
  81. /*
  82. * A device entry describing which devices a specific IOMMU translates and
  83. * which requestor ids they use.
  84. */
  85. struct ivhd_entry {
  86. u8 type;
  87. u16 devid;
  88. u8 flags;
  89. u32 ext;
  90. } __attribute__((packed));
  91. /*
  92. * An AMD IOMMU memory definition structure. It defines things like exclusion
  93. * ranges for devices and regions that should be unity mapped.
  94. */
  95. struct ivmd_header {
  96. u8 type;
  97. u8 flags;
  98. u16 length;
  99. u16 devid;
  100. u16 aux;
  101. u64 resv;
  102. u64 range_start;
  103. u64 range_length;
  104. } __attribute__((packed));
  105. static int __initdata amd_iommu_detected;
  106. u16 amd_iommu_last_bdf; /* largest PCI device id we have
  107. to handle */
  108. struct list_head amd_iommu_unity_map; /* a list of required unity mappings
  109. we find in ACPI */
  110. unsigned amd_iommu_aperture_order = 26; /* size of aperture in power of 2 */
  111. int amd_iommu_isolate; /* if 1, device isolation is enabled */
  112. struct list_head amd_iommu_list; /* list of all AMD IOMMUs in the
  113. system */
  114. /*
  115. * Pointer to the device table which is shared by all AMD IOMMUs
  116. * it is indexed by the PCI device id or the HT unit id and contains
  117. * information about the domain the device belongs to as well as the
  118. * page table root pointer.
  119. */
  120. struct dev_table_entry *amd_iommu_dev_table;
  121. /*
  122. * The alias table is a driver specific data structure which contains the
  123. * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
  124. * More than one device can share the same requestor id.
  125. */
  126. u16 *amd_iommu_alias_table;
  127. /*
  128. * The rlookup table is used to find the IOMMU which is responsible
  129. * for a specific device. It is also indexed by the PCI device id.
  130. */
  131. struct amd_iommu **amd_iommu_rlookup_table;
  132. /*
  133. * The pd table (protection domain table) is used to find the protection domain
  134. * data structure a device belongs to. Indexed with the PCI device id too.
  135. */
  136. struct protection_domain **amd_iommu_pd_table;
  137. /*
  138. * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
  139. * to know which ones are already in use.
  140. */
  141. unsigned long *amd_iommu_pd_alloc_bitmap;
  142. static u32 dev_table_size; /* size of the device table */
  143. static u32 alias_table_size; /* size of the alias table */
  144. static u32 rlookup_table_size; /* size if the rlookup table */
  145. static inline void update_last_devid(u16 devid)
  146. {
  147. if (devid > amd_iommu_last_bdf)
  148. amd_iommu_last_bdf = devid;
  149. }
  150. static inline unsigned long tbl_size(int entry_size)
  151. {
  152. unsigned shift = PAGE_SHIFT +
  153. get_order(amd_iommu_last_bdf * entry_size);
  154. return 1UL << shift;
  155. }
  156. /****************************************************************************
  157. *
  158. * AMD IOMMU MMIO register space handling functions
  159. *
  160. * These functions are used to program the IOMMU device registers in
  161. * MMIO space required for that driver.
  162. *
  163. ****************************************************************************/
  164. /*
  165. * This function set the exclusion range in the IOMMU. DMA accesses to the
  166. * exclusion range are passed through untranslated
  167. */
  168. static void __init iommu_set_exclusion_range(struct amd_iommu *iommu)
  169. {
  170. u64 start = iommu->exclusion_start & PAGE_MASK;
  171. u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
  172. u64 entry;
  173. if (!iommu->exclusion_start)
  174. return;
  175. entry = start | MMIO_EXCL_ENABLE_MASK;
  176. memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
  177. &entry, sizeof(entry));
  178. entry = limit;
  179. memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
  180. &entry, sizeof(entry));
  181. }
  182. /* Programs the physical address of the device table into the IOMMU hardware */
  183. static void __init iommu_set_device_table(struct amd_iommu *iommu)
  184. {
  185. u32 entry;
  186. BUG_ON(iommu->mmio_base == NULL);
  187. entry = virt_to_phys(amd_iommu_dev_table);
  188. entry |= (dev_table_size >> 12) - 1;
  189. memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
  190. &entry, sizeof(entry));
  191. }
  192. /* Generic functions to enable/disable certain features of the IOMMU. */
  193. static void __init iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
  194. {
  195. u32 ctrl;
  196. ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  197. ctrl |= (1 << bit);
  198. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  199. }
  200. static void __init iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
  201. {
  202. u32 ctrl;
  203. ctrl = (u64)readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  204. ctrl &= ~(1 << bit);
  205. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  206. }
  207. /* Function to enable the hardware */
  208. void __init iommu_enable(struct amd_iommu *iommu)
  209. {
  210. printk(KERN_INFO "AMD IOMMU: Enabling IOMMU at ");
  211. print_devid(iommu->devid, 0);
  212. printk(" cap 0x%hx\n", iommu->cap_ptr);
  213. iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
  214. }
  215. /*
  216. * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
  217. * the system has one.
  218. */
  219. static u8 * __init iommu_map_mmio_space(u64 address)
  220. {
  221. u8 *ret;
  222. if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
  223. return NULL;
  224. ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
  225. if (ret != NULL)
  226. return ret;
  227. release_mem_region(address, MMIO_REGION_LENGTH);
  228. return NULL;
  229. }
  230. static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
  231. {
  232. if (iommu->mmio_base)
  233. iounmap(iommu->mmio_base);
  234. release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
  235. }
  236. /****************************************************************************
  237. *
  238. * The functions below belong to the first pass of AMD IOMMU ACPI table
  239. * parsing. In this pass we try to find out the highest device id this
  240. * code has to handle. Upon this information the size of the shared data
  241. * structures is determined later.
  242. *
  243. ****************************************************************************/
  244. /*
  245. * This function reads the last device id the IOMMU has to handle from the PCI
  246. * capability header for this IOMMU
  247. */
  248. static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
  249. {
  250. u32 cap;
  251. cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
  252. update_last_devid(DEVID(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
  253. return 0;
  254. }
  255. /*
  256. * After reading the highest device id from the IOMMU PCI capability header
  257. * this function looks if there is a higher device id defined in the ACPI table
  258. */
  259. static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
  260. {
  261. u8 *p = (void *)h, *end = (void *)h;
  262. struct ivhd_entry *dev;
  263. p += sizeof(*h);
  264. end += h->length;
  265. find_last_devid_on_pci(PCI_BUS(h->devid),
  266. PCI_SLOT(h->devid),
  267. PCI_FUNC(h->devid),
  268. h->cap_ptr);
  269. while (p < end) {
  270. dev = (struct ivhd_entry *)p;
  271. switch (dev->type) {
  272. case IVHD_DEV_SELECT:
  273. case IVHD_DEV_RANGE_END:
  274. case IVHD_DEV_ALIAS:
  275. case IVHD_DEV_EXT_SELECT:
  276. /* all the above subfield types refer to device ids */
  277. update_last_devid(dev->devid);
  278. break;
  279. default:
  280. break;
  281. }
  282. p += 0x04 << (*p >> 6);
  283. }
  284. WARN_ON(p != end);
  285. return 0;
  286. }
  287. /*
  288. * Iterate over all IVHD entries in the ACPI table and find the highest device
  289. * id which we need to handle. This is the first of three functions which parse
  290. * the ACPI table. So we check the checksum here.
  291. */
  292. static int __init find_last_devid_acpi(struct acpi_table_header *table)
  293. {
  294. int i;
  295. u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
  296. struct ivhd_header *h;
  297. /*
  298. * Validate checksum here so we don't need to do it when
  299. * we actually parse the table
  300. */
  301. for (i = 0; i < table->length; ++i)
  302. checksum += p[i];
  303. if (checksum != 0)
  304. /* ACPI table corrupt */
  305. return -ENODEV;
  306. p += IVRS_HEADER_LENGTH;
  307. end += table->length;
  308. while (p < end) {
  309. h = (struct ivhd_header *)p;
  310. switch (h->type) {
  311. case ACPI_IVHD_TYPE:
  312. find_last_devid_from_ivhd(h);
  313. break;
  314. default:
  315. break;
  316. }
  317. p += h->length;
  318. }
  319. WARN_ON(p != end);
  320. return 0;
  321. }
  322. /****************************************************************************
  323. *
  324. * The following functions belong the the code path which parses the ACPI table
  325. * the second time. In this ACPI parsing iteration we allocate IOMMU specific
  326. * data structures, initialize the device/alias/rlookup table and also
  327. * basically initialize the hardware.
  328. *
  329. ****************************************************************************/
  330. /*
  331. * Allocates the command buffer. This buffer is per AMD IOMMU. We can
  332. * write commands to that buffer later and the IOMMU will execute them
  333. * asynchronously
  334. */
  335. static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
  336. {
  337. u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL,
  338. get_order(CMD_BUFFER_SIZE));
  339. u64 entry = 0;
  340. if (cmd_buf == NULL)
  341. return NULL;
  342. iommu->cmd_buf_size = CMD_BUFFER_SIZE;
  343. memset(cmd_buf, 0, CMD_BUFFER_SIZE);
  344. entry = (u64)virt_to_phys(cmd_buf);
  345. entry |= MMIO_CMD_SIZE_512;
  346. memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
  347. &entry, sizeof(entry));
  348. iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
  349. return cmd_buf;
  350. }
  351. static void __init free_command_buffer(struct amd_iommu *iommu)
  352. {
  353. if (iommu->cmd_buf)
  354. free_pages((unsigned long)iommu->cmd_buf,
  355. get_order(CMD_BUFFER_SIZE));
  356. }
  357. /* sets a specific bit in the device table entry. */
  358. static void set_dev_entry_bit(u16 devid, u8 bit)
  359. {
  360. int i = (bit >> 5) & 0x07;
  361. int _bit = bit & 0x1f;
  362. amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
  363. }
  364. /*
  365. * This function takes the device specific flags read from the ACPI
  366. * table and sets up the device table entry with that information
  367. */
  368. static void __init set_dev_entry_from_acpi(u16 devid, u32 flags, u32 ext_flags)
  369. {
  370. if (flags & ACPI_DEVFLAG_INITPASS)
  371. set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
  372. if (flags & ACPI_DEVFLAG_EXTINT)
  373. set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
  374. if (flags & ACPI_DEVFLAG_NMI)
  375. set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
  376. if (flags & ACPI_DEVFLAG_SYSMGT1)
  377. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
  378. if (flags & ACPI_DEVFLAG_SYSMGT2)
  379. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
  380. if (flags & ACPI_DEVFLAG_LINT0)
  381. set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
  382. if (flags & ACPI_DEVFLAG_LINT1)
  383. set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
  384. }
  385. /* Writes the specific IOMMU for a device into the rlookup table */
  386. static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
  387. {
  388. amd_iommu_rlookup_table[devid] = iommu;
  389. }
  390. /*
  391. * Reads the device exclusion range from ACPI and initialize IOMMU with
  392. * it
  393. */
  394. static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
  395. {
  396. struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
  397. if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
  398. return;
  399. if (iommu) {
  400. /*
  401. * We only can configure exclusion ranges per IOMMU, not
  402. * per device. But we can enable the exclusion range per
  403. * device. This is done here
  404. */
  405. set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
  406. iommu->exclusion_start = m->range_start;
  407. iommu->exclusion_length = m->range_length;
  408. }
  409. }
  410. /*
  411. * This function reads some important data from the IOMMU PCI space and
  412. * initializes the driver data structure with it. It reads the hardware
  413. * capabilities and the first/last device entries
  414. */
  415. static void __init init_iommu_from_pci(struct amd_iommu *iommu)
  416. {
  417. int bus = PCI_BUS(iommu->devid);
  418. int dev = PCI_SLOT(iommu->devid);
  419. int fn = PCI_FUNC(iommu->devid);
  420. int cap_ptr = iommu->cap_ptr;
  421. u32 range;
  422. iommu->cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_CAP_HDR_OFFSET);
  423. range = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
  424. iommu->first_device = DEVID(MMIO_GET_BUS(range), MMIO_GET_FD(range));
  425. iommu->last_device = DEVID(MMIO_GET_BUS(range), MMIO_GET_LD(range));
  426. }
  427. /*
  428. * Takes a pointer to an AMD IOMMU entry in the ACPI table and
  429. * initializes the hardware and our data structures with it.
  430. */
  431. static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
  432. struct ivhd_header *h)
  433. {
  434. u8 *p = (u8 *)h;
  435. u8 *end = p, flags = 0;
  436. u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
  437. u32 ext_flags = 0;
  438. bool alias = 0;
  439. struct ivhd_entry *e;
  440. /*
  441. * First set the recommended feature enable bits from ACPI
  442. * into the IOMMU control registers
  443. */
  444. h->flags & IVHD_FLAG_HT_TUN_EN ?
  445. iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
  446. iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
  447. h->flags & IVHD_FLAG_PASSPW_EN ?
  448. iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
  449. iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
  450. h->flags & IVHD_FLAG_RESPASSPW_EN ?
  451. iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
  452. iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
  453. h->flags & IVHD_FLAG_ISOC_EN ?
  454. iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
  455. iommu_feature_disable(iommu, CONTROL_ISOC_EN);
  456. /*
  457. * make IOMMU memory accesses cache coherent
  458. */
  459. iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
  460. /*
  461. * Done. Now parse the device entries
  462. */
  463. p += sizeof(struct ivhd_header);
  464. end += h->length;
  465. while (p < end) {
  466. e = (struct ivhd_entry *)p;
  467. switch (e->type) {
  468. case IVHD_DEV_ALL:
  469. for (dev_i = iommu->first_device;
  470. dev_i <= iommu->last_device; ++dev_i)
  471. set_dev_entry_from_acpi(dev_i, e->flags, 0);
  472. break;
  473. case IVHD_DEV_SELECT:
  474. devid = e->devid;
  475. set_dev_entry_from_acpi(devid, e->flags, 0);
  476. break;
  477. case IVHD_DEV_SELECT_RANGE_START:
  478. devid_start = e->devid;
  479. flags = e->flags;
  480. ext_flags = 0;
  481. alias = 0;
  482. break;
  483. case IVHD_DEV_ALIAS:
  484. devid = e->devid;
  485. devid_to = e->ext >> 8;
  486. set_dev_entry_from_acpi(devid, e->flags, 0);
  487. amd_iommu_alias_table[devid] = devid_to;
  488. break;
  489. case IVHD_DEV_ALIAS_RANGE:
  490. devid_start = e->devid;
  491. flags = e->flags;
  492. devid_to = e->ext >> 8;
  493. ext_flags = 0;
  494. alias = 1;
  495. break;
  496. case IVHD_DEV_EXT_SELECT:
  497. devid = e->devid;
  498. set_dev_entry_from_acpi(devid, e->flags, e->ext);
  499. break;
  500. case IVHD_DEV_EXT_SELECT_RANGE:
  501. devid_start = e->devid;
  502. flags = e->flags;
  503. ext_flags = e->ext;
  504. alias = 0;
  505. break;
  506. case IVHD_DEV_RANGE_END:
  507. devid = e->devid;
  508. for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
  509. if (alias)
  510. amd_iommu_alias_table[dev_i] = devid_to;
  511. set_dev_entry_from_acpi(
  512. amd_iommu_alias_table[dev_i],
  513. flags, ext_flags);
  514. }
  515. break;
  516. default:
  517. break;
  518. }
  519. p += 0x04 << (e->type >> 6);
  520. }
  521. }
  522. /* Initializes the device->iommu mapping for the driver */
  523. static int __init init_iommu_devices(struct amd_iommu *iommu)
  524. {
  525. u16 i;
  526. for (i = iommu->first_device; i <= iommu->last_device; ++i)
  527. set_iommu_for_device(iommu, i);
  528. return 0;
  529. }
  530. static void __init free_iommu_one(struct amd_iommu *iommu)
  531. {
  532. free_command_buffer(iommu);
  533. iommu_unmap_mmio_space(iommu);
  534. }
  535. static void __init free_iommu_all(void)
  536. {
  537. struct amd_iommu *iommu, *next;
  538. list_for_each_entry_safe(iommu, next, &amd_iommu_list, list) {
  539. list_del(&iommu->list);
  540. free_iommu_one(iommu);
  541. kfree(iommu);
  542. }
  543. }
  544. /*
  545. * This function clues the initialization function for one IOMMU
  546. * together and also allocates the command buffer and programs the
  547. * hardware. It does NOT enable the IOMMU. This is done afterwards.
  548. */
  549. static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
  550. {
  551. spin_lock_init(&iommu->lock);
  552. list_add_tail(&iommu->list, &amd_iommu_list);
  553. /*
  554. * Copy data from ACPI table entry to the iommu struct
  555. */
  556. iommu->devid = h->devid;
  557. iommu->cap_ptr = h->cap_ptr;
  558. iommu->mmio_phys = h->mmio_phys;
  559. iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
  560. if (!iommu->mmio_base)
  561. return -ENOMEM;
  562. iommu_set_device_table(iommu);
  563. iommu->cmd_buf = alloc_command_buffer(iommu);
  564. if (!iommu->cmd_buf)
  565. return -ENOMEM;
  566. init_iommu_from_pci(iommu);
  567. init_iommu_from_acpi(iommu, h);
  568. init_iommu_devices(iommu);
  569. return 0;
  570. }
  571. /*
  572. * Iterates over all IOMMU entries in the ACPI table, allocates the
  573. * IOMMU structure and initializes it with init_iommu_one()
  574. */
  575. static int __init init_iommu_all(struct acpi_table_header *table)
  576. {
  577. u8 *p = (u8 *)table, *end = (u8 *)table;
  578. struct ivhd_header *h;
  579. struct amd_iommu *iommu;
  580. int ret;
  581. INIT_LIST_HEAD(&amd_iommu_list);
  582. end += table->length;
  583. p += IVRS_HEADER_LENGTH;
  584. while (p < end) {
  585. h = (struct ivhd_header *)p;
  586. switch (*p) {
  587. case ACPI_IVHD_TYPE:
  588. iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
  589. if (iommu == NULL)
  590. return -ENOMEM;
  591. ret = init_iommu_one(iommu, h);
  592. if (ret)
  593. return ret;
  594. break;
  595. default:
  596. break;
  597. }
  598. p += h->length;
  599. }
  600. WARN_ON(p != end);
  601. return 0;
  602. }
  603. /****************************************************************************
  604. *
  605. * The next functions belong to the third pass of parsing the ACPI
  606. * table. In this last pass the memory mapping requirements are
  607. * gathered (like exclusion and unity mapping reanges).
  608. *
  609. ****************************************************************************/
  610. static void __init free_unity_maps(void)
  611. {
  612. struct unity_map_entry *entry, *next;
  613. list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
  614. list_del(&entry->list);
  615. kfree(entry);
  616. }
  617. }
  618. /* called when we find an exclusion range definition in ACPI */
  619. static int __init init_exclusion_range(struct ivmd_header *m)
  620. {
  621. int i;
  622. switch (m->type) {
  623. case ACPI_IVMD_TYPE:
  624. set_device_exclusion_range(m->devid, m);
  625. break;
  626. case ACPI_IVMD_TYPE_ALL:
  627. for (i = 0; i < amd_iommu_last_bdf; ++i)
  628. set_device_exclusion_range(i, m);
  629. break;
  630. case ACPI_IVMD_TYPE_RANGE:
  631. for (i = m->devid; i <= m->aux; ++i)
  632. set_device_exclusion_range(i, m);
  633. break;
  634. default:
  635. break;
  636. }
  637. return 0;
  638. }
  639. /* called for unity map ACPI definition */
  640. static int __init init_unity_map_range(struct ivmd_header *m)
  641. {
  642. struct unity_map_entry *e = 0;
  643. e = kzalloc(sizeof(*e), GFP_KERNEL);
  644. if (e == NULL)
  645. return -ENOMEM;
  646. switch (m->type) {
  647. default:
  648. case ACPI_IVMD_TYPE:
  649. e->devid_start = e->devid_end = m->devid;
  650. break;
  651. case ACPI_IVMD_TYPE_ALL:
  652. e->devid_start = 0;
  653. e->devid_end = amd_iommu_last_bdf;
  654. break;
  655. case ACPI_IVMD_TYPE_RANGE:
  656. e->devid_start = m->devid;
  657. e->devid_end = m->aux;
  658. break;
  659. }
  660. e->address_start = PAGE_ALIGN(m->range_start);
  661. e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
  662. e->prot = m->flags >> 1;
  663. list_add_tail(&e->list, &amd_iommu_unity_map);
  664. return 0;
  665. }
  666. /* iterates over all memory definitions we find in the ACPI table */
  667. static int __init init_memory_definitions(struct acpi_table_header *table)
  668. {
  669. u8 *p = (u8 *)table, *end = (u8 *)table;
  670. struct ivmd_header *m;
  671. INIT_LIST_HEAD(&amd_iommu_unity_map);
  672. end += table->length;
  673. p += IVRS_HEADER_LENGTH;
  674. while (p < end) {
  675. m = (struct ivmd_header *)p;
  676. if (m->flags & IVMD_FLAG_EXCL_RANGE)
  677. init_exclusion_range(m);
  678. else if (m->flags & IVMD_FLAG_UNITY_MAP)
  679. init_unity_map_range(m);
  680. p += m->length;
  681. }
  682. return 0;
  683. }
  684. /*
  685. * This function finally enables all IOMMUs found in the system after
  686. * they have been initialized
  687. */
  688. static void __init enable_iommus(void)
  689. {
  690. struct amd_iommu *iommu;
  691. list_for_each_entry(iommu, &amd_iommu_list, list) {
  692. iommu_set_exclusion_range(iommu);
  693. iommu_enable(iommu);
  694. }
  695. }
  696. /*
  697. * Suspend/Resume support
  698. * disable suspend until real resume implemented
  699. */
  700. static int amd_iommu_resume(struct sys_device *dev)
  701. {
  702. return 0;
  703. }
  704. static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
  705. {
  706. return -EINVAL;
  707. }
  708. static struct sysdev_class amd_iommu_sysdev_class = {
  709. .name = "amd_iommu",
  710. .suspend = amd_iommu_suspend,
  711. .resume = amd_iommu_resume,
  712. };
  713. static struct sys_device device_amd_iommu = {
  714. .id = 0,
  715. .cls = &amd_iommu_sysdev_class,
  716. };
  717. /*
  718. * This is the core init function for AMD IOMMU hardware in the system.
  719. * This function is called from the generic x86 DMA layer initialization
  720. * code.
  721. *
  722. * This function basically parses the ACPI table for AMD IOMMU (IVRS)
  723. * three times:
  724. *
  725. * 1 pass) Find the highest PCI device id the driver has to handle.
  726. * Upon this information the size of the data structures is
  727. * determined that needs to be allocated.
  728. *
  729. * 2 pass) Initialize the data structures just allocated with the
  730. * information in the ACPI table about available AMD IOMMUs
  731. * in the system. It also maps the PCI devices in the
  732. * system to specific IOMMUs
  733. *
  734. * 3 pass) After the basic data structures are allocated and
  735. * initialized we update them with information about memory
  736. * remapping requirements parsed out of the ACPI table in
  737. * this last pass.
  738. *
  739. * After that the hardware is initialized and ready to go. In the last
  740. * step we do some Linux specific things like registering the driver in
  741. * the dma_ops interface and initializing the suspend/resume support
  742. * functions. Finally it prints some information about AMD IOMMUs and
  743. * the driver state and enables the hardware.
  744. */
  745. int __init amd_iommu_init(void)
  746. {
  747. int i, ret = 0;
  748. if (no_iommu) {
  749. printk(KERN_INFO "AMD IOMMU disabled by kernel command line\n");
  750. return 0;
  751. }
  752. if (!amd_iommu_detected)
  753. return -ENODEV;
  754. /*
  755. * First parse ACPI tables to find the largest Bus/Dev/Func
  756. * we need to handle. Upon this information the shared data
  757. * structures for the IOMMUs in the system will be allocated
  758. */
  759. if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
  760. return -ENODEV;
  761. dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
  762. alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
  763. rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
  764. ret = -ENOMEM;
  765. /* Device table - directly used by all IOMMUs */
  766. amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL,
  767. get_order(dev_table_size));
  768. if (amd_iommu_dev_table == NULL)
  769. goto out;
  770. /*
  771. * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
  772. * IOMMU see for that device
  773. */
  774. amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
  775. get_order(alias_table_size));
  776. if (amd_iommu_alias_table == NULL)
  777. goto free;
  778. /* IOMMU rlookup table - find the IOMMU for a specific device */
  779. amd_iommu_rlookup_table = (void *)__get_free_pages(GFP_KERNEL,
  780. get_order(rlookup_table_size));
  781. if (amd_iommu_rlookup_table == NULL)
  782. goto free;
  783. /*
  784. * Protection Domain table - maps devices to protection domains
  785. * This table has the same size as the rlookup_table
  786. */
  787. amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL,
  788. get_order(rlookup_table_size));
  789. if (amd_iommu_pd_table == NULL)
  790. goto free;
  791. amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(GFP_KERNEL,
  792. get_order(MAX_DOMAIN_ID/8));
  793. if (amd_iommu_pd_alloc_bitmap == NULL)
  794. goto free;
  795. /*
  796. * memory is allocated now; initialize the device table with all zeroes
  797. * and let all alias entries point to itself
  798. */
  799. memset(amd_iommu_dev_table, 0, dev_table_size);
  800. for (i = 0; i < amd_iommu_last_bdf; ++i)
  801. amd_iommu_alias_table[i] = i;
  802. memset(amd_iommu_pd_table, 0, rlookup_table_size);
  803. memset(amd_iommu_pd_alloc_bitmap, 0, MAX_DOMAIN_ID / 8);
  804. /*
  805. * never allocate domain 0 because its used as the non-allocated and
  806. * error value placeholder
  807. */
  808. amd_iommu_pd_alloc_bitmap[0] = 1;
  809. /*
  810. * now the data structures are allocated and basically initialized
  811. * start the real acpi table scan
  812. */
  813. ret = -ENODEV;
  814. if (acpi_table_parse("IVRS", init_iommu_all) != 0)
  815. goto free;
  816. if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
  817. goto free;
  818. ret = amd_iommu_init_dma_ops();
  819. if (ret)
  820. goto free;
  821. ret = sysdev_class_register(&amd_iommu_sysdev_class);
  822. if (ret)
  823. goto free;
  824. ret = sysdev_register(&device_amd_iommu);
  825. if (ret)
  826. goto free;
  827. enable_iommus();
  828. printk(KERN_INFO "AMD IOMMU: aperture size is %d MB\n",
  829. (1 << (amd_iommu_aperture_order-20)));
  830. printk(KERN_INFO "AMD IOMMU: device isolation ");
  831. if (amd_iommu_isolate)
  832. printk("enabled\n");
  833. else
  834. printk("disabled\n");
  835. out:
  836. return ret;
  837. free:
  838. if (amd_iommu_pd_alloc_bitmap)
  839. free_pages((unsigned long)amd_iommu_pd_alloc_bitmap, 1);
  840. if (amd_iommu_pd_table)
  841. free_pages((unsigned long)amd_iommu_pd_table,
  842. get_order(rlookup_table_size));
  843. if (amd_iommu_rlookup_table)
  844. free_pages((unsigned long)amd_iommu_rlookup_table,
  845. get_order(rlookup_table_size));
  846. if (amd_iommu_alias_table)
  847. free_pages((unsigned long)amd_iommu_alias_table,
  848. get_order(alias_table_size));
  849. if (amd_iommu_dev_table)
  850. free_pages((unsigned long)amd_iommu_dev_table,
  851. get_order(dev_table_size));
  852. free_iommu_all();
  853. free_unity_maps();
  854. goto out;
  855. }
  856. /****************************************************************************
  857. *
  858. * Early detect code. This code runs at IOMMU detection time in the DMA
  859. * layer. It just looks if there is an IVRS ACPI table to detect AMD
  860. * IOMMUs
  861. *
  862. ****************************************************************************/
  863. static int __init early_amd_iommu_detect(struct acpi_table_header *table)
  864. {
  865. return 0;
  866. }
  867. void __init amd_iommu_detect(void)
  868. {
  869. if (swiotlb || no_iommu || (iommu_detected && !gart_iommu_aperture))
  870. return;
  871. if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
  872. iommu_detected = 1;
  873. amd_iommu_detected = 1;
  874. #ifdef CONFIG_GART_IOMMU
  875. gart_iommu_aperture_disabled = 1;
  876. gart_iommu_aperture = 0;
  877. #endif
  878. }
  879. }
  880. /****************************************************************************
  881. *
  882. * Parsing functions for the AMD IOMMU specific kernel command line
  883. * options.
  884. *
  885. ****************************************************************************/
  886. static int __init parse_amd_iommu_options(char *str)
  887. {
  888. for (; *str; ++str) {
  889. if (strcmp(str, "isolate") == 0)
  890. amd_iommu_isolate = 1;
  891. }
  892. return 1;
  893. }
  894. static int __init parse_amd_iommu_size_options(char *str)
  895. {
  896. for (; *str; ++str) {
  897. if (strcmp(str, "32M") == 0)
  898. amd_iommu_aperture_order = 25;
  899. if (strcmp(str, "64M") == 0)
  900. amd_iommu_aperture_order = 26;
  901. if (strcmp(str, "128M") == 0)
  902. amd_iommu_aperture_order = 27;
  903. if (strcmp(str, "256M") == 0)
  904. amd_iommu_aperture_order = 28;
  905. if (strcmp(str, "512M") == 0)
  906. amd_iommu_aperture_order = 29;
  907. if (strcmp(str, "1G") == 0)
  908. amd_iommu_aperture_order = 30;
  909. }
  910. return 1;
  911. }
  912. __setup("amd_iommu=", parse_amd_iommu_options);
  913. __setup("amd_iommu_size=", parse_amd_iommu_size_options);