sgtl5000.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530
  1. /*
  2. * sgtl5000.c -- SGTL5000 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010-2011 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/init.h>
  13. #include <linux/delay.h>
  14. #include <linux/slab.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <linux/clk.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/regulator/driver.h>
  20. #include <linux/regulator/machine.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/of_device.h>
  23. #include <sound/core.h>
  24. #include <sound/tlv.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/soc-dapm.h>
  29. #include <sound/initval.h>
  30. #include "sgtl5000.h"
  31. #define SGTL5000_DAP_REG_OFFSET 0x0100
  32. #define SGTL5000_MAX_REG_OFFSET 0x013A
  33. /* default value of sgtl5000 registers except DAP */
  34. static const u16 sgtl5000_regs[SGTL5000_MAX_REG_OFFSET >> 1] = {
  35. 0xa011, /* 0x0000, CHIP_ID. 11 stand for revison 17 */
  36. 0x0000, /* 0x0002, CHIP_DIG_POWER. */
  37. 0x0008, /* 0x0004, CHIP_CKL_CTRL */
  38. 0x0010, /* 0x0006, CHIP_I2S_CTRL */
  39. 0x0000, /* 0x0008, reserved */
  40. 0x0008, /* 0x000A, CHIP_SSS_CTRL */
  41. 0x0000, /* 0x000C, reserved */
  42. 0x020c, /* 0x000E, CHIP_ADCDAC_CTRL */
  43. 0x3c3c, /* 0x0010, CHIP_DAC_VOL */
  44. 0x0000, /* 0x0012, reserved */
  45. 0x015f, /* 0x0014, CHIP_PAD_STRENGTH */
  46. 0x0000, /* 0x0016, reserved */
  47. 0x0000, /* 0x0018, reserved */
  48. 0x0000, /* 0x001A, reserved */
  49. 0x0000, /* 0x001C, reserved */
  50. 0x0000, /* 0x001E, reserved */
  51. 0x0000, /* 0x0020, CHIP_ANA_ADC_CTRL */
  52. 0x1818, /* 0x0022, CHIP_ANA_HP_CTRL */
  53. 0x0111, /* 0x0024, CHIP_ANN_CTRL */
  54. 0x0000, /* 0x0026, CHIP_LINREG_CTRL */
  55. 0x0000, /* 0x0028, CHIP_REF_CTRL */
  56. 0x0000, /* 0x002A, CHIP_MIC_CTRL */
  57. 0x0000, /* 0x002C, CHIP_LINE_OUT_CTRL */
  58. 0x0404, /* 0x002E, CHIP_LINE_OUT_VOL */
  59. 0x7060, /* 0x0030, CHIP_ANA_POWER */
  60. 0x5000, /* 0x0032, CHIP_PLL_CTRL */
  61. 0x0000, /* 0x0034, CHIP_CLK_TOP_CTRL */
  62. 0x0000, /* 0x0036, CHIP_ANA_STATUS */
  63. 0x0000, /* 0x0038, reserved */
  64. 0x0000, /* 0x003A, CHIP_ANA_TEST2 */
  65. 0x0000, /* 0x003C, CHIP_SHORT_CTRL */
  66. 0x0000, /* reserved */
  67. };
  68. /* default value of dap registers */
  69. static const u16 sgtl5000_dap_regs[] = {
  70. 0x0000, /* 0x0100, DAP_CONTROL */
  71. 0x0000, /* 0x0102, DAP_PEQ */
  72. 0x0040, /* 0x0104, DAP_BASS_ENHANCE */
  73. 0x051f, /* 0x0106, DAP_BASS_ENHANCE_CTRL */
  74. 0x0000, /* 0x0108, DAP_AUDIO_EQ */
  75. 0x0040, /* 0x010A, DAP_SGTL_SURROUND */
  76. 0x0000, /* 0x010C, DAP_FILTER_COEF_ACCESS */
  77. 0x0000, /* 0x010E, DAP_COEF_WR_B0_MSB */
  78. 0x0000, /* 0x0110, DAP_COEF_WR_B0_LSB */
  79. 0x0000, /* 0x0112, reserved */
  80. 0x0000, /* 0x0114, reserved */
  81. 0x002f, /* 0x0116, DAP_AUDIO_EQ_BASS_BAND0 */
  82. 0x002f, /* 0x0118, DAP_AUDIO_EQ_BAND0 */
  83. 0x002f, /* 0x011A, DAP_AUDIO_EQ_BAND2 */
  84. 0x002f, /* 0x011C, DAP_AUDIO_EQ_BAND3 */
  85. 0x002f, /* 0x011E, DAP_AUDIO_EQ_TREBLE_BAND4 */
  86. 0x8000, /* 0x0120, DAP_MAIN_CHAN */
  87. 0x0000, /* 0x0122, DAP_MIX_CHAN */
  88. 0x0510, /* 0x0124, DAP_AVC_CTRL */
  89. 0x1473, /* 0x0126, DAP_AVC_THRESHOLD */
  90. 0x0028, /* 0x0128, DAP_AVC_ATTACK */
  91. 0x0050, /* 0x012A, DAP_AVC_DECAY */
  92. 0x0000, /* 0x012C, DAP_COEF_WR_B1_MSB */
  93. 0x0000, /* 0x012E, DAP_COEF_WR_B1_LSB */
  94. 0x0000, /* 0x0130, DAP_COEF_WR_B2_MSB */
  95. 0x0000, /* 0x0132, DAP_COEF_WR_B2_LSB */
  96. 0x0000, /* 0x0134, DAP_COEF_WR_A1_MSB */
  97. 0x0000, /* 0x0136, DAP_COEF_WR_A1_LSB */
  98. 0x0000, /* 0x0138, DAP_COEF_WR_A2_MSB */
  99. 0x0000, /* 0x013A, DAP_COEF_WR_A2_LSB */
  100. };
  101. /* regulator supplies for sgtl5000, VDDD is an optional external supply */
  102. enum sgtl5000_regulator_supplies {
  103. VDDA,
  104. VDDIO,
  105. VDDD,
  106. SGTL5000_SUPPLY_NUM
  107. };
  108. /* vddd is optional supply */
  109. static const char *supply_names[SGTL5000_SUPPLY_NUM] = {
  110. "VDDA",
  111. "VDDIO",
  112. "VDDD"
  113. };
  114. #define LDO_CONSUMER_NAME "VDDD_LDO"
  115. #define LDO_VOLTAGE 1200000
  116. static struct regulator_consumer_supply ldo_consumer[] = {
  117. REGULATOR_SUPPLY(LDO_CONSUMER_NAME, NULL),
  118. };
  119. static struct regulator_init_data ldo_init_data = {
  120. .constraints = {
  121. .min_uV = 850000,
  122. .max_uV = 1600000,
  123. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  124. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  125. },
  126. .num_consumer_supplies = 1,
  127. .consumer_supplies = &ldo_consumer[0],
  128. };
  129. /*
  130. * sgtl5000 internal ldo regulator,
  131. * enabled when VDDD not provided
  132. */
  133. struct ldo_regulator {
  134. struct regulator_desc desc;
  135. struct regulator_dev *dev;
  136. int voltage;
  137. void *codec_data;
  138. bool enabled;
  139. };
  140. /* sgtl5000 private structure in codec */
  141. struct sgtl5000_priv {
  142. int sysclk; /* sysclk rate */
  143. int master; /* i2s master or not */
  144. int fmt; /* i2s data format */
  145. struct regulator_bulk_data supplies[SGTL5000_SUPPLY_NUM];
  146. struct ldo_regulator *ldo;
  147. };
  148. /*
  149. * mic_bias power on/off share the same register bits with
  150. * output impedance of mic bias, when power on mic bias, we
  151. * need reclaim it to impedance value.
  152. * 0x0 = Powered off
  153. * 0x1 = 2Kohm
  154. * 0x2 = 4Kohm
  155. * 0x3 = 8Kohm
  156. */
  157. static int mic_bias_event(struct snd_soc_dapm_widget *w,
  158. struct snd_kcontrol *kcontrol, int event)
  159. {
  160. switch (event) {
  161. case SND_SOC_DAPM_POST_PMU:
  162. /* change mic bias resistor to 4Kohm */
  163. snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
  164. SGTL5000_BIAS_R_4k, SGTL5000_BIAS_R_4k);
  165. break;
  166. case SND_SOC_DAPM_PRE_PMD:
  167. /*
  168. * SGTL5000_BIAS_R_8k as mask to clean the two bits
  169. * of mic bias and output impedance
  170. */
  171. snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
  172. SGTL5000_BIAS_R_8k, 0);
  173. break;
  174. }
  175. return 0;
  176. }
  177. /*
  178. * using codec assist to small pop, hp_powerup or lineout_powerup
  179. * should stay setting until vag_powerup is fully ramped down,
  180. * vag fully ramped down require 400ms.
  181. */
  182. static int small_pop_event(struct snd_soc_dapm_widget *w,
  183. struct snd_kcontrol *kcontrol, int event)
  184. {
  185. switch (event) {
  186. case SND_SOC_DAPM_PRE_PMU:
  187. snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
  188. SGTL5000_VAG_POWERUP, SGTL5000_VAG_POWERUP);
  189. break;
  190. case SND_SOC_DAPM_PRE_PMD:
  191. snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
  192. SGTL5000_VAG_POWERUP, 0);
  193. msleep(400);
  194. break;
  195. default:
  196. break;
  197. }
  198. return 0;
  199. }
  200. /* input sources for ADC */
  201. static const char *adc_mux_text[] = {
  202. "MIC_IN", "LINE_IN"
  203. };
  204. static const struct soc_enum adc_enum =
  205. SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 2, 2, adc_mux_text);
  206. static const struct snd_kcontrol_new adc_mux =
  207. SOC_DAPM_ENUM("Capture Mux", adc_enum);
  208. /* input sources for DAC */
  209. static const char *dac_mux_text[] = {
  210. "DAC", "LINE_IN"
  211. };
  212. static const struct soc_enum dac_enum =
  213. SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 6, 2, dac_mux_text);
  214. static const struct snd_kcontrol_new dac_mux =
  215. SOC_DAPM_ENUM("Headphone Mux", dac_enum);
  216. static const struct snd_soc_dapm_widget sgtl5000_dapm_widgets[] = {
  217. SND_SOC_DAPM_INPUT("LINE_IN"),
  218. SND_SOC_DAPM_INPUT("MIC_IN"),
  219. SND_SOC_DAPM_OUTPUT("HP_OUT"),
  220. SND_SOC_DAPM_OUTPUT("LINE_OUT"),
  221. SND_SOC_DAPM_MICBIAS_E("Mic Bias", SGTL5000_CHIP_MIC_CTRL, 8, 0,
  222. mic_bias_event,
  223. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  224. SND_SOC_DAPM_PGA_E("HP", SGTL5000_CHIP_ANA_POWER, 4, 0, NULL, 0,
  225. small_pop_event,
  226. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  227. SND_SOC_DAPM_PGA_E("LO", SGTL5000_CHIP_ANA_POWER, 0, 0, NULL, 0,
  228. small_pop_event,
  229. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  230. SND_SOC_DAPM_MUX("Capture Mux", SND_SOC_NOPM, 0, 0, &adc_mux),
  231. SND_SOC_DAPM_MUX("Headphone Mux", SND_SOC_NOPM, 0, 0, &dac_mux),
  232. /* aif for i2s input */
  233. SND_SOC_DAPM_AIF_IN("AIFIN", "Playback",
  234. 0, SGTL5000_CHIP_DIG_POWER,
  235. 0, 0),
  236. /* aif for i2s output */
  237. SND_SOC_DAPM_AIF_OUT("AIFOUT", "Capture",
  238. 0, SGTL5000_CHIP_DIG_POWER,
  239. 1, 0),
  240. SND_SOC_DAPM_ADC("ADC", "Capture", SGTL5000_CHIP_ANA_POWER, 1, 0),
  241. SND_SOC_DAPM_DAC("DAC", "Playback", SGTL5000_CHIP_ANA_POWER, 3, 0),
  242. };
  243. /* routes for sgtl5000 */
  244. static const struct snd_soc_dapm_route audio_map[] = {
  245. {"Capture Mux", "LINE_IN", "LINE_IN"}, /* line_in --> adc_mux */
  246. {"Capture Mux", "MIC_IN", "MIC_IN"}, /* mic_in --> adc_mux */
  247. {"ADC", NULL, "Capture Mux"}, /* adc_mux --> adc */
  248. {"AIFOUT", NULL, "ADC"}, /* adc --> i2s_out */
  249. {"DAC", NULL, "AIFIN"}, /* i2s-->dac,skip audio mux */
  250. {"Headphone Mux", "DAC", "DAC"}, /* dac --> hp_mux */
  251. {"LO", NULL, "DAC"}, /* dac --> line_out */
  252. {"Headphone Mux", "LINE_IN", "LINE_IN"},/* line_in --> hp_mux */
  253. {"HP", NULL, "Headphone Mux"}, /* hp_mux --> hp */
  254. {"LINE_OUT", NULL, "LO"},
  255. {"HP_OUT", NULL, "HP"},
  256. };
  257. /* custom function to fetch info of PCM playback volume */
  258. static int dac_info_volsw(struct snd_kcontrol *kcontrol,
  259. struct snd_ctl_elem_info *uinfo)
  260. {
  261. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  262. uinfo->count = 2;
  263. uinfo->value.integer.min = 0;
  264. uinfo->value.integer.max = 0xfc - 0x3c;
  265. return 0;
  266. }
  267. /*
  268. * custom function to get of PCM playback volume
  269. *
  270. * dac volume register
  271. * 15-------------8-7--------------0
  272. * | R channel vol | L channel vol |
  273. * -------------------------------
  274. *
  275. * PCM volume with 0.5017 dB steps from 0 to -90 dB
  276. *
  277. * register values map to dB
  278. * 0x3B and less = Reserved
  279. * 0x3C = 0 dB
  280. * 0x3D = -0.5 dB
  281. * 0xF0 = -90 dB
  282. * 0xFC and greater = Muted
  283. *
  284. * register value map to userspace value
  285. *
  286. * register value 0x3c(0dB) 0xf0(-90dB)0xfc
  287. * ------------------------------
  288. * userspace value 0xc0 0
  289. */
  290. static int dac_get_volsw(struct snd_kcontrol *kcontrol,
  291. struct snd_ctl_elem_value *ucontrol)
  292. {
  293. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  294. int reg;
  295. int l;
  296. int r;
  297. reg = snd_soc_read(codec, SGTL5000_CHIP_DAC_VOL);
  298. /* get left channel volume */
  299. l = (reg & SGTL5000_DAC_VOL_LEFT_MASK) >> SGTL5000_DAC_VOL_LEFT_SHIFT;
  300. /* get right channel volume */
  301. r = (reg & SGTL5000_DAC_VOL_RIGHT_MASK) >> SGTL5000_DAC_VOL_RIGHT_SHIFT;
  302. /* make sure value fall in (0x3c,0xfc) */
  303. l = clamp(l, 0x3c, 0xfc);
  304. r = clamp(r, 0x3c, 0xfc);
  305. /* invert it and map to userspace value */
  306. l = 0xfc - l;
  307. r = 0xfc - r;
  308. ucontrol->value.integer.value[0] = l;
  309. ucontrol->value.integer.value[1] = r;
  310. return 0;
  311. }
  312. /*
  313. * custom function to put of PCM playback volume
  314. *
  315. * dac volume register
  316. * 15-------------8-7--------------0
  317. * | R channel vol | L channel vol |
  318. * -------------------------------
  319. *
  320. * PCM volume with 0.5017 dB steps from 0 to -90 dB
  321. *
  322. * register values map to dB
  323. * 0x3B and less = Reserved
  324. * 0x3C = 0 dB
  325. * 0x3D = -0.5 dB
  326. * 0xF0 = -90 dB
  327. * 0xFC and greater = Muted
  328. *
  329. * userspace value map to register value
  330. *
  331. * userspace value 0xc0 0
  332. * ------------------------------
  333. * register value 0x3c(0dB) 0xf0(-90dB)0xfc
  334. */
  335. static int dac_put_volsw(struct snd_kcontrol *kcontrol,
  336. struct snd_ctl_elem_value *ucontrol)
  337. {
  338. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  339. int reg;
  340. int l;
  341. int r;
  342. l = ucontrol->value.integer.value[0];
  343. r = ucontrol->value.integer.value[1];
  344. /* make sure userspace volume fall in (0, 0xfc-0x3c) */
  345. l = clamp(l, 0, 0xfc - 0x3c);
  346. r = clamp(r, 0, 0xfc - 0x3c);
  347. /* invert it, get the value can be set to register */
  348. l = 0xfc - l;
  349. r = 0xfc - r;
  350. /* shift to get the register value */
  351. reg = l << SGTL5000_DAC_VOL_LEFT_SHIFT |
  352. r << SGTL5000_DAC_VOL_RIGHT_SHIFT;
  353. snd_soc_write(codec, SGTL5000_CHIP_DAC_VOL, reg);
  354. return 0;
  355. }
  356. static const DECLARE_TLV_DB_SCALE(capture_6db_attenuate, -600, 600, 0);
  357. /* tlv for mic gain, 0db 20db 30db 40db */
  358. static const unsigned int mic_gain_tlv[] = {
  359. TLV_DB_RANGE_HEAD(4),
  360. 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
  361. 1, 3, TLV_DB_SCALE_ITEM(2000, 1000, 0),
  362. };
  363. /* tlv for hp volume, -51.5db to 12.0db, step .5db */
  364. static const DECLARE_TLV_DB_SCALE(headphone_volume, -5150, 50, 0);
  365. static const struct snd_kcontrol_new sgtl5000_snd_controls[] = {
  366. /* SOC_DOUBLE_S8_TLV with invert */
  367. {
  368. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  369. .name = "PCM Playback Volume",
  370. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |
  371. SNDRV_CTL_ELEM_ACCESS_READWRITE,
  372. .info = dac_info_volsw,
  373. .get = dac_get_volsw,
  374. .put = dac_put_volsw,
  375. },
  376. SOC_DOUBLE("Capture Volume", SGTL5000_CHIP_ANA_ADC_CTRL, 0, 4, 0xf, 0),
  377. SOC_SINGLE_TLV("Capture Attenuate Switch (-6dB)",
  378. SGTL5000_CHIP_ANA_ADC_CTRL,
  379. 8, 2, 0, capture_6db_attenuate),
  380. SOC_SINGLE("Capture ZC Switch", SGTL5000_CHIP_ANA_CTRL, 1, 1, 0),
  381. SOC_DOUBLE_TLV("Headphone Playback Volume",
  382. SGTL5000_CHIP_ANA_HP_CTRL,
  383. 0, 8,
  384. 0x7f, 1,
  385. headphone_volume),
  386. SOC_SINGLE("Headphone Playback ZC Switch", SGTL5000_CHIP_ANA_CTRL,
  387. 5, 1, 0),
  388. SOC_SINGLE_TLV("Mic Volume", SGTL5000_CHIP_MIC_CTRL,
  389. 0, 4, 0, mic_gain_tlv),
  390. };
  391. /* mute the codec used by alsa core */
  392. static int sgtl5000_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  393. {
  394. struct snd_soc_codec *codec = codec_dai->codec;
  395. u16 adcdac_ctrl = SGTL5000_DAC_MUTE_LEFT | SGTL5000_DAC_MUTE_RIGHT;
  396. snd_soc_update_bits(codec, SGTL5000_CHIP_ADCDAC_CTRL,
  397. adcdac_ctrl, mute ? adcdac_ctrl : 0);
  398. return 0;
  399. }
  400. /* set codec format */
  401. static int sgtl5000_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  402. {
  403. struct snd_soc_codec *codec = codec_dai->codec;
  404. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  405. u16 i2sctl = 0;
  406. sgtl5000->master = 0;
  407. /*
  408. * i2s clock and frame master setting.
  409. * ONLY support:
  410. * - clock and frame slave,
  411. * - clock and frame master
  412. */
  413. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  414. case SND_SOC_DAIFMT_CBS_CFS:
  415. break;
  416. case SND_SOC_DAIFMT_CBM_CFM:
  417. i2sctl |= SGTL5000_I2S_MASTER;
  418. sgtl5000->master = 1;
  419. break;
  420. default:
  421. return -EINVAL;
  422. }
  423. /* setting i2s data format */
  424. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  425. case SND_SOC_DAIFMT_DSP_A:
  426. i2sctl |= SGTL5000_I2S_MODE_PCM;
  427. break;
  428. case SND_SOC_DAIFMT_DSP_B:
  429. i2sctl |= SGTL5000_I2S_MODE_PCM;
  430. i2sctl |= SGTL5000_I2S_LRALIGN;
  431. break;
  432. case SND_SOC_DAIFMT_I2S:
  433. i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
  434. break;
  435. case SND_SOC_DAIFMT_RIGHT_J:
  436. i2sctl |= SGTL5000_I2S_MODE_RJ;
  437. i2sctl |= SGTL5000_I2S_LRPOL;
  438. break;
  439. case SND_SOC_DAIFMT_LEFT_J:
  440. i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
  441. i2sctl |= SGTL5000_I2S_LRALIGN;
  442. break;
  443. default:
  444. return -EINVAL;
  445. }
  446. sgtl5000->fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
  447. /* Clock inversion */
  448. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  449. case SND_SOC_DAIFMT_NB_NF:
  450. break;
  451. case SND_SOC_DAIFMT_IB_NF:
  452. i2sctl |= SGTL5000_I2S_SCLK_INV;
  453. break;
  454. default:
  455. return -EINVAL;
  456. }
  457. snd_soc_write(codec, SGTL5000_CHIP_I2S_CTRL, i2sctl);
  458. return 0;
  459. }
  460. /* set codec sysclk */
  461. static int sgtl5000_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  462. int clk_id, unsigned int freq, int dir)
  463. {
  464. struct snd_soc_codec *codec = codec_dai->codec;
  465. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  466. switch (clk_id) {
  467. case SGTL5000_SYSCLK:
  468. sgtl5000->sysclk = freq;
  469. break;
  470. default:
  471. return -EINVAL;
  472. }
  473. return 0;
  474. }
  475. /*
  476. * set clock according to i2s frame clock,
  477. * sgtl5000 provide 2 clock sources.
  478. * 1. sys_mclk. sample freq can only configure to
  479. * 1/256, 1/384, 1/512 of sys_mclk.
  480. * 2. pll. can derive any audio clocks.
  481. *
  482. * clock setting rules:
  483. * 1. in slave mode, only sys_mclk can use.
  484. * 2. as constraint by sys_mclk, sample freq should
  485. * set to 32k, 44.1k and above.
  486. * 3. using sys_mclk prefer to pll to save power.
  487. */
  488. static int sgtl5000_set_clock(struct snd_soc_codec *codec, int frame_rate)
  489. {
  490. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  491. int clk_ctl = 0;
  492. int sys_fs; /* sample freq */
  493. /*
  494. * sample freq should be divided by frame clock,
  495. * if frame clock lower than 44.1khz, sample feq should set to
  496. * 32khz or 44.1khz.
  497. */
  498. switch (frame_rate) {
  499. case 8000:
  500. case 16000:
  501. sys_fs = 32000;
  502. break;
  503. case 11025:
  504. case 22050:
  505. sys_fs = 44100;
  506. break;
  507. default:
  508. sys_fs = frame_rate;
  509. break;
  510. }
  511. /* set divided factor of frame clock */
  512. switch (sys_fs / frame_rate) {
  513. case 4:
  514. clk_ctl |= SGTL5000_RATE_MODE_DIV_4 << SGTL5000_RATE_MODE_SHIFT;
  515. break;
  516. case 2:
  517. clk_ctl |= SGTL5000_RATE_MODE_DIV_2 << SGTL5000_RATE_MODE_SHIFT;
  518. break;
  519. case 1:
  520. clk_ctl |= SGTL5000_RATE_MODE_DIV_1 << SGTL5000_RATE_MODE_SHIFT;
  521. break;
  522. default:
  523. return -EINVAL;
  524. }
  525. /* set the sys_fs according to frame rate */
  526. switch (sys_fs) {
  527. case 32000:
  528. clk_ctl |= SGTL5000_SYS_FS_32k << SGTL5000_SYS_FS_SHIFT;
  529. break;
  530. case 44100:
  531. clk_ctl |= SGTL5000_SYS_FS_44_1k << SGTL5000_SYS_FS_SHIFT;
  532. break;
  533. case 48000:
  534. clk_ctl |= SGTL5000_SYS_FS_48k << SGTL5000_SYS_FS_SHIFT;
  535. break;
  536. case 96000:
  537. clk_ctl |= SGTL5000_SYS_FS_96k << SGTL5000_SYS_FS_SHIFT;
  538. break;
  539. default:
  540. dev_err(codec->dev, "frame rate %d not supported\n",
  541. frame_rate);
  542. return -EINVAL;
  543. }
  544. /*
  545. * calculate the divider of mclk/sample_freq,
  546. * factor of freq =96k can only be 256, since mclk in range (12m,27m)
  547. */
  548. switch (sgtl5000->sysclk / sys_fs) {
  549. case 256:
  550. clk_ctl |= SGTL5000_MCLK_FREQ_256FS <<
  551. SGTL5000_MCLK_FREQ_SHIFT;
  552. break;
  553. case 384:
  554. clk_ctl |= SGTL5000_MCLK_FREQ_384FS <<
  555. SGTL5000_MCLK_FREQ_SHIFT;
  556. break;
  557. case 512:
  558. clk_ctl |= SGTL5000_MCLK_FREQ_512FS <<
  559. SGTL5000_MCLK_FREQ_SHIFT;
  560. break;
  561. default:
  562. /* if mclk not satisify the divider, use pll */
  563. if (sgtl5000->master) {
  564. clk_ctl |= SGTL5000_MCLK_FREQ_PLL <<
  565. SGTL5000_MCLK_FREQ_SHIFT;
  566. } else {
  567. dev_err(codec->dev,
  568. "PLL not supported in slave mode\n");
  569. return -EINVAL;
  570. }
  571. }
  572. /* if using pll, please check manual 6.4.2 for detail */
  573. if ((clk_ctl & SGTL5000_MCLK_FREQ_MASK) == SGTL5000_MCLK_FREQ_PLL) {
  574. u64 out, t;
  575. int div2;
  576. int pll_ctl;
  577. unsigned int in, int_div, frac_div;
  578. if (sgtl5000->sysclk > 17000000) {
  579. div2 = 1;
  580. in = sgtl5000->sysclk / 2;
  581. } else {
  582. div2 = 0;
  583. in = sgtl5000->sysclk;
  584. }
  585. if (sys_fs == 44100)
  586. out = 180633600;
  587. else
  588. out = 196608000;
  589. t = do_div(out, in);
  590. int_div = out;
  591. t *= 2048;
  592. do_div(t, in);
  593. frac_div = t;
  594. pll_ctl = int_div << SGTL5000_PLL_INT_DIV_SHIFT |
  595. frac_div << SGTL5000_PLL_FRAC_DIV_SHIFT;
  596. snd_soc_write(codec, SGTL5000_CHIP_PLL_CTRL, pll_ctl);
  597. if (div2)
  598. snd_soc_update_bits(codec,
  599. SGTL5000_CHIP_CLK_TOP_CTRL,
  600. SGTL5000_INPUT_FREQ_DIV2,
  601. SGTL5000_INPUT_FREQ_DIV2);
  602. else
  603. snd_soc_update_bits(codec,
  604. SGTL5000_CHIP_CLK_TOP_CTRL,
  605. SGTL5000_INPUT_FREQ_DIV2,
  606. 0);
  607. /* power up pll */
  608. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  609. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
  610. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP);
  611. } else {
  612. /* power down pll */
  613. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  614. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
  615. 0);
  616. }
  617. /* if using pll, clk_ctrl must be set after pll power up */
  618. snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL, clk_ctl);
  619. return 0;
  620. }
  621. /*
  622. * Set PCM DAI bit size and sample rate.
  623. * input: params_rate, params_fmt
  624. */
  625. static int sgtl5000_pcm_hw_params(struct snd_pcm_substream *substream,
  626. struct snd_pcm_hw_params *params,
  627. struct snd_soc_dai *dai)
  628. {
  629. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  630. struct snd_soc_codec *codec = rtd->codec;
  631. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  632. int channels = params_channels(params);
  633. int i2s_ctl = 0;
  634. int stereo;
  635. int ret;
  636. /* sysclk should already set */
  637. if (!sgtl5000->sysclk) {
  638. dev_err(codec->dev, "%s: set sysclk first!\n", __func__);
  639. return -EFAULT;
  640. }
  641. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  642. stereo = SGTL5000_DAC_STEREO;
  643. else
  644. stereo = SGTL5000_ADC_STEREO;
  645. /* set mono to save power */
  646. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER, stereo,
  647. channels == 1 ? 0 : stereo);
  648. /* set codec clock base on lrclk */
  649. ret = sgtl5000_set_clock(codec, params_rate(params));
  650. if (ret)
  651. return ret;
  652. /* set i2s data format */
  653. switch (params_format(params)) {
  654. case SNDRV_PCM_FORMAT_S16_LE:
  655. if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
  656. return -EINVAL;
  657. i2s_ctl |= SGTL5000_I2S_DLEN_16 << SGTL5000_I2S_DLEN_SHIFT;
  658. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_32FS <<
  659. SGTL5000_I2S_SCLKFREQ_SHIFT;
  660. break;
  661. case SNDRV_PCM_FORMAT_S20_3LE:
  662. i2s_ctl |= SGTL5000_I2S_DLEN_20 << SGTL5000_I2S_DLEN_SHIFT;
  663. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  664. SGTL5000_I2S_SCLKFREQ_SHIFT;
  665. break;
  666. case SNDRV_PCM_FORMAT_S24_LE:
  667. i2s_ctl |= SGTL5000_I2S_DLEN_24 << SGTL5000_I2S_DLEN_SHIFT;
  668. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  669. SGTL5000_I2S_SCLKFREQ_SHIFT;
  670. break;
  671. case SNDRV_PCM_FORMAT_S32_LE:
  672. if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
  673. return -EINVAL;
  674. i2s_ctl |= SGTL5000_I2S_DLEN_32 << SGTL5000_I2S_DLEN_SHIFT;
  675. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  676. SGTL5000_I2S_SCLKFREQ_SHIFT;
  677. break;
  678. default:
  679. return -EINVAL;
  680. }
  681. snd_soc_update_bits(codec, SGTL5000_CHIP_I2S_CTRL, i2s_ctl, i2s_ctl);
  682. return 0;
  683. }
  684. #ifdef CONFIG_REGULATOR
  685. static int ldo_regulator_is_enabled(struct regulator_dev *dev)
  686. {
  687. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  688. return ldo->enabled;
  689. }
  690. static int ldo_regulator_enable(struct regulator_dev *dev)
  691. {
  692. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  693. struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
  694. int reg;
  695. if (ldo_regulator_is_enabled(dev))
  696. return 0;
  697. /* set regulator value firstly */
  698. reg = (1600 - ldo->voltage / 1000) / 50;
  699. reg = clamp(reg, 0x0, 0xf);
  700. /* amend the voltage value, unit: uV */
  701. ldo->voltage = (1600 - reg * 50) * 1000;
  702. /* set voltage to register */
  703. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  704. (0x1 << 4) - 1, reg);
  705. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  706. SGTL5000_LINEREG_D_POWERUP,
  707. SGTL5000_LINEREG_D_POWERUP);
  708. /* when internal ldo enabled, simple digital power can be disabled */
  709. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  710. SGTL5000_LINREG_SIMPLE_POWERUP,
  711. 0);
  712. ldo->enabled = 1;
  713. return 0;
  714. }
  715. static int ldo_regulator_disable(struct regulator_dev *dev)
  716. {
  717. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  718. struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
  719. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  720. SGTL5000_LINEREG_D_POWERUP,
  721. 0);
  722. /* clear voltage info */
  723. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  724. (0x1 << 4) - 1, 0);
  725. ldo->enabled = 0;
  726. return 0;
  727. }
  728. static int ldo_regulator_get_voltage(struct regulator_dev *dev)
  729. {
  730. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  731. return ldo->voltage;
  732. }
  733. static struct regulator_ops ldo_regulator_ops = {
  734. .is_enabled = ldo_regulator_is_enabled,
  735. .enable = ldo_regulator_enable,
  736. .disable = ldo_regulator_disable,
  737. .get_voltage = ldo_regulator_get_voltage,
  738. };
  739. static int ldo_regulator_register(struct snd_soc_codec *codec,
  740. struct regulator_init_data *init_data,
  741. int voltage)
  742. {
  743. struct ldo_regulator *ldo;
  744. ldo = kzalloc(sizeof(struct ldo_regulator), GFP_KERNEL);
  745. if (!ldo) {
  746. dev_err(codec->dev, "failed to allocate ldo_regulator\n");
  747. return -ENOMEM;
  748. }
  749. ldo->desc.name = kstrdup(dev_name(codec->dev), GFP_KERNEL);
  750. if (!ldo->desc.name) {
  751. kfree(ldo);
  752. dev_err(codec->dev, "failed to allocate decs name memory\n");
  753. return -ENOMEM;
  754. }
  755. ldo->desc.type = REGULATOR_VOLTAGE;
  756. ldo->desc.owner = THIS_MODULE;
  757. ldo->desc.ops = &ldo_regulator_ops;
  758. ldo->desc.n_voltages = 1;
  759. ldo->codec_data = codec;
  760. ldo->voltage = voltage;
  761. ldo->dev = regulator_register(&ldo->desc, codec->dev,
  762. init_data, ldo);
  763. if (IS_ERR(ldo->dev)) {
  764. int ret = PTR_ERR(ldo->dev);
  765. dev_err(codec->dev, "failed to register regulator\n");
  766. kfree(ldo->desc.name);
  767. kfree(ldo);
  768. return ret;
  769. }
  770. return 0;
  771. }
  772. static int ldo_regulator_remove(struct snd_soc_codec *codec)
  773. {
  774. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  775. struct ldo_regulator *ldo = sgtl5000->ldo;
  776. if (!ldo)
  777. return 0;
  778. regulator_unregister(ldo->dev);
  779. kfree(ldo->desc.name);
  780. kfree(ldo);
  781. return 0;
  782. }
  783. #else
  784. static int ldo_regulator_register(struct snd_soc_codec *codec,
  785. struct regulator_init_data *init_data,
  786. int voltage)
  787. {
  788. dev_err(codec->dev, "this setup needs regulator support in the kernel\n");
  789. return -EINVAL;
  790. }
  791. static int ldo_regulator_remove(struct snd_soc_codec *codec)
  792. {
  793. return 0;
  794. }
  795. #endif
  796. /*
  797. * set dac bias
  798. * common state changes:
  799. * startup:
  800. * off --> standby --> prepare --> on
  801. * standby --> prepare --> on
  802. *
  803. * stop:
  804. * on --> prepare --> standby
  805. */
  806. static int sgtl5000_set_bias_level(struct snd_soc_codec *codec,
  807. enum snd_soc_bias_level level)
  808. {
  809. int ret;
  810. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  811. switch (level) {
  812. case SND_SOC_BIAS_ON:
  813. case SND_SOC_BIAS_PREPARE:
  814. break;
  815. case SND_SOC_BIAS_STANDBY:
  816. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  817. ret = regulator_bulk_enable(
  818. ARRAY_SIZE(sgtl5000->supplies),
  819. sgtl5000->supplies);
  820. if (ret)
  821. return ret;
  822. udelay(10);
  823. }
  824. break;
  825. case SND_SOC_BIAS_OFF:
  826. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  827. sgtl5000->supplies);
  828. break;
  829. }
  830. codec->dapm.bias_level = level;
  831. return 0;
  832. }
  833. #define SGTL5000_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  834. SNDRV_PCM_FMTBIT_S20_3LE |\
  835. SNDRV_PCM_FMTBIT_S24_LE |\
  836. SNDRV_PCM_FMTBIT_S32_LE)
  837. static struct snd_soc_dai_ops sgtl5000_ops = {
  838. .hw_params = sgtl5000_pcm_hw_params,
  839. .digital_mute = sgtl5000_digital_mute,
  840. .set_fmt = sgtl5000_set_dai_fmt,
  841. .set_sysclk = sgtl5000_set_dai_sysclk,
  842. };
  843. static struct snd_soc_dai_driver sgtl5000_dai = {
  844. .name = "sgtl5000",
  845. .playback = {
  846. .stream_name = "Playback",
  847. .channels_min = 1,
  848. .channels_max = 2,
  849. /*
  850. * only support 8~48K + 96K,
  851. * TODO modify hw_param to support more
  852. */
  853. .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
  854. .formats = SGTL5000_FORMATS,
  855. },
  856. .capture = {
  857. .stream_name = "Capture",
  858. .channels_min = 1,
  859. .channels_max = 2,
  860. .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
  861. .formats = SGTL5000_FORMATS,
  862. },
  863. .ops = &sgtl5000_ops,
  864. .symmetric_rates = 1,
  865. };
  866. static int sgtl5000_volatile_register(struct snd_soc_codec *codec,
  867. unsigned int reg)
  868. {
  869. switch (reg) {
  870. case SGTL5000_CHIP_ID:
  871. case SGTL5000_CHIP_ADCDAC_CTRL:
  872. case SGTL5000_CHIP_ANA_STATUS:
  873. return 1;
  874. }
  875. return 0;
  876. }
  877. #ifdef CONFIG_SUSPEND
  878. static int sgtl5000_suspend(struct snd_soc_codec *codec, pm_message_t state)
  879. {
  880. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
  881. return 0;
  882. }
  883. /*
  884. * restore all sgtl5000 registers,
  885. * since a big hole between dap and regular registers,
  886. * we will restore them respectively.
  887. */
  888. static int sgtl5000_restore_regs(struct snd_soc_codec *codec)
  889. {
  890. u16 *cache = codec->reg_cache;
  891. int i;
  892. int regular_regs = SGTL5000_CHIP_SHORT_CTRL >> 1;
  893. /* restore regular registers */
  894. for (i = 0; i < regular_regs; i++) {
  895. int reg = i << 1;
  896. /* this regs depends on the others */
  897. if (reg == SGTL5000_CHIP_ANA_POWER ||
  898. reg == SGTL5000_CHIP_CLK_CTRL ||
  899. reg == SGTL5000_CHIP_LINREG_CTRL ||
  900. reg == SGTL5000_CHIP_LINE_OUT_CTRL ||
  901. reg == SGTL5000_CHIP_CLK_CTRL)
  902. continue;
  903. snd_soc_write(codec, reg, cache[i]);
  904. }
  905. /* restore dap registers */
  906. for (i = SGTL5000_DAP_REG_OFFSET >> 1;
  907. i < SGTL5000_MAX_REG_OFFSET >> 1; i++) {
  908. int reg = i << 1;
  909. snd_soc_write(codec, reg, cache[i]);
  910. }
  911. /*
  912. * restore power and other regs according
  913. * to set_power() and set_clock()
  914. */
  915. snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL,
  916. cache[SGTL5000_CHIP_LINREG_CTRL >> 1]);
  917. snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER,
  918. cache[SGTL5000_CHIP_ANA_POWER >> 1]);
  919. snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL,
  920. cache[SGTL5000_CHIP_CLK_CTRL >> 1]);
  921. snd_soc_write(codec, SGTL5000_CHIP_REF_CTRL,
  922. cache[SGTL5000_CHIP_REF_CTRL >> 1]);
  923. snd_soc_write(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
  924. cache[SGTL5000_CHIP_LINE_OUT_CTRL >> 1]);
  925. return 0;
  926. }
  927. static int sgtl5000_resume(struct snd_soc_codec *codec)
  928. {
  929. /* Bring the codec back up to standby to enable regulators */
  930. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  931. /* Restore registers by cached in memory */
  932. sgtl5000_restore_regs(codec);
  933. return 0;
  934. }
  935. #else
  936. #define sgtl5000_suspend NULL
  937. #define sgtl5000_resume NULL
  938. #endif /* CONFIG_SUSPEND */
  939. /*
  940. * sgtl5000 has 3 internal power supplies:
  941. * 1. VAG, normally set to vdda/2
  942. * 2. chargepump, set to different value
  943. * according to voltage of vdda and vddio
  944. * 3. line out VAG, normally set to vddio/2
  945. *
  946. * and should be set according to:
  947. * 1. vddd provided by external or not
  948. * 2. vdda and vddio voltage value. > 3.1v or not
  949. * 3. chip revision >=0x11 or not. If >=0x11, not use external vddd.
  950. */
  951. static int sgtl5000_set_power_regs(struct snd_soc_codec *codec)
  952. {
  953. int vddd;
  954. int vdda;
  955. int vddio;
  956. u16 ana_pwr;
  957. u16 lreg_ctrl;
  958. int vag;
  959. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  960. vdda = regulator_get_voltage(sgtl5000->supplies[VDDA].consumer);
  961. vddio = regulator_get_voltage(sgtl5000->supplies[VDDIO].consumer);
  962. vddd = regulator_get_voltage(sgtl5000->supplies[VDDD].consumer);
  963. vdda = vdda / 1000;
  964. vddio = vddio / 1000;
  965. vddd = vddd / 1000;
  966. if (vdda <= 0 || vddio <= 0 || vddd < 0) {
  967. dev_err(codec->dev, "regulator voltage not set correctly\n");
  968. return -EINVAL;
  969. }
  970. /* according to datasheet, maximum voltage of supplies */
  971. if (vdda > 3600 || vddio > 3600 || vddd > 1980) {
  972. dev_err(codec->dev,
  973. "exceed max voltage vdda %dmv vddio %dma vddd %dma\n",
  974. vdda, vddio, vddd);
  975. return -EINVAL;
  976. }
  977. /* reset value */
  978. ana_pwr = snd_soc_read(codec, SGTL5000_CHIP_ANA_POWER);
  979. ana_pwr |= SGTL5000_DAC_STEREO |
  980. SGTL5000_ADC_STEREO |
  981. SGTL5000_REFTOP_POWERUP;
  982. lreg_ctrl = snd_soc_read(codec, SGTL5000_CHIP_LINREG_CTRL);
  983. if (vddio < 3100 && vdda < 3100) {
  984. /* enable internal oscillator used for charge pump */
  985. snd_soc_update_bits(codec, SGTL5000_CHIP_CLK_TOP_CTRL,
  986. SGTL5000_INT_OSC_EN,
  987. SGTL5000_INT_OSC_EN);
  988. /* Enable VDDC charge pump */
  989. ana_pwr |= SGTL5000_VDDC_CHRGPMP_POWERUP;
  990. } else if (vddio >= 3100 && vdda >= 3100) {
  991. /*
  992. * if vddio and vddd > 3.1v,
  993. * charge pump should be clean before set ana_pwr
  994. */
  995. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  996. SGTL5000_VDDC_CHRGPMP_POWERUP, 0);
  997. /* VDDC use VDDIO rail */
  998. lreg_ctrl |= SGTL5000_VDDC_ASSN_OVRD;
  999. lreg_ctrl |= SGTL5000_VDDC_MAN_ASSN_VDDIO <<
  1000. SGTL5000_VDDC_MAN_ASSN_SHIFT;
  1001. }
  1002. snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL, lreg_ctrl);
  1003. snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER, ana_pwr);
  1004. /* set voltage to register */
  1005. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  1006. (0x1 << 4) - 1, 0x8);
  1007. /*
  1008. * if vddd linear reg has been enabled,
  1009. * simple digital supply should be clear to get
  1010. * proper VDDD voltage.
  1011. */
  1012. if (ana_pwr & SGTL5000_LINEREG_D_POWERUP)
  1013. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  1014. SGTL5000_LINREG_SIMPLE_POWERUP,
  1015. 0);
  1016. else
  1017. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  1018. SGTL5000_LINREG_SIMPLE_POWERUP |
  1019. SGTL5000_STARTUP_POWERUP,
  1020. 0);
  1021. /*
  1022. * set ADC/DAC VAG to vdda / 2,
  1023. * should stay in range (0.8v, 1.575v)
  1024. */
  1025. vag = vdda / 2;
  1026. if (vag <= SGTL5000_ANA_GND_BASE)
  1027. vag = 0;
  1028. else if (vag >= SGTL5000_ANA_GND_BASE + SGTL5000_ANA_GND_STP *
  1029. (SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT))
  1030. vag = SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT;
  1031. else
  1032. vag = (vag - SGTL5000_ANA_GND_BASE) / SGTL5000_ANA_GND_STP;
  1033. snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
  1034. vag << SGTL5000_ANA_GND_SHIFT,
  1035. vag << SGTL5000_ANA_GND_SHIFT);
  1036. /* set line out VAG to vddio / 2, in range (0.8v, 1.675v) */
  1037. vag = vddio / 2;
  1038. if (vag <= SGTL5000_LINE_OUT_GND_BASE)
  1039. vag = 0;
  1040. else if (vag >= SGTL5000_LINE_OUT_GND_BASE +
  1041. SGTL5000_LINE_OUT_GND_STP * SGTL5000_LINE_OUT_GND_MAX)
  1042. vag = SGTL5000_LINE_OUT_GND_MAX;
  1043. else
  1044. vag = (vag - SGTL5000_LINE_OUT_GND_BASE) /
  1045. SGTL5000_LINE_OUT_GND_STP;
  1046. snd_soc_update_bits(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
  1047. vag << SGTL5000_LINE_OUT_GND_SHIFT |
  1048. SGTL5000_LINE_OUT_CURRENT_360u <<
  1049. SGTL5000_LINE_OUT_CURRENT_SHIFT,
  1050. vag << SGTL5000_LINE_OUT_GND_SHIFT |
  1051. SGTL5000_LINE_OUT_CURRENT_360u <<
  1052. SGTL5000_LINE_OUT_CURRENT_SHIFT);
  1053. return 0;
  1054. }
  1055. static int sgtl5000_replace_vddd_with_ldo(struct snd_soc_codec *codec)
  1056. {
  1057. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1058. int ret;
  1059. /* set internal ldo to 1.2v */
  1060. ret = ldo_regulator_register(codec, &ldo_init_data, LDO_VOLTAGE);
  1061. if (ret) {
  1062. dev_err(codec->dev,
  1063. "Failed to register vddd internal supplies: %d\n", ret);
  1064. return ret;
  1065. }
  1066. sgtl5000->supplies[VDDD].supply = LDO_CONSUMER_NAME;
  1067. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
  1068. sgtl5000->supplies);
  1069. if (ret) {
  1070. ldo_regulator_remove(codec);
  1071. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  1072. return ret;
  1073. }
  1074. dev_info(codec->dev, "Using internal LDO instead of VDDD\n");
  1075. return 0;
  1076. }
  1077. static int sgtl5000_enable_regulators(struct snd_soc_codec *codec)
  1078. {
  1079. u16 reg;
  1080. int ret;
  1081. int rev;
  1082. int i;
  1083. int external_vddd = 0;
  1084. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1085. for (i = 0; i < ARRAY_SIZE(sgtl5000->supplies); i++)
  1086. sgtl5000->supplies[i].supply = supply_names[i];
  1087. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
  1088. sgtl5000->supplies);
  1089. if (!ret)
  1090. external_vddd = 1;
  1091. else {
  1092. ret = sgtl5000_replace_vddd_with_ldo(codec);
  1093. if (ret)
  1094. return ret;
  1095. }
  1096. ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
  1097. sgtl5000->supplies);
  1098. if (ret)
  1099. goto err_regulator_free;
  1100. /* wait for all power rails bring up */
  1101. udelay(10);
  1102. /* read chip information */
  1103. reg = snd_soc_read(codec, SGTL5000_CHIP_ID);
  1104. if (((reg & SGTL5000_PARTID_MASK) >> SGTL5000_PARTID_SHIFT) !=
  1105. SGTL5000_PARTID_PART_ID) {
  1106. dev_err(codec->dev,
  1107. "Device with ID register %x is not a sgtl5000\n", reg);
  1108. ret = -ENODEV;
  1109. goto err_regulator_disable;
  1110. }
  1111. rev = (reg & SGTL5000_REVID_MASK) >> SGTL5000_REVID_SHIFT;
  1112. dev_info(codec->dev, "sgtl5000 revision %d\n", rev);
  1113. /*
  1114. * workaround for revision 0x11 and later,
  1115. * roll back to use internal LDO
  1116. */
  1117. if (external_vddd && rev >= 0x11) {
  1118. /* disable all regulator first */
  1119. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1120. sgtl5000->supplies);
  1121. /* free VDDD regulator */
  1122. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1123. sgtl5000->supplies);
  1124. ret = sgtl5000_replace_vddd_with_ldo(codec);
  1125. if (ret)
  1126. return ret;
  1127. ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
  1128. sgtl5000->supplies);
  1129. if (ret)
  1130. goto err_regulator_free;
  1131. /* wait for all power rails bring up */
  1132. udelay(10);
  1133. }
  1134. return 0;
  1135. err_regulator_disable:
  1136. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1137. sgtl5000->supplies);
  1138. err_regulator_free:
  1139. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1140. sgtl5000->supplies);
  1141. if (external_vddd)
  1142. ldo_regulator_remove(codec);
  1143. return ret;
  1144. }
  1145. static int sgtl5000_probe(struct snd_soc_codec *codec)
  1146. {
  1147. int ret;
  1148. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1149. /* setup i2c data ops */
  1150. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
  1151. if (ret < 0) {
  1152. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1153. return ret;
  1154. }
  1155. ret = sgtl5000_enable_regulators(codec);
  1156. if (ret)
  1157. return ret;
  1158. /* power up sgtl5000 */
  1159. ret = sgtl5000_set_power_regs(codec);
  1160. if (ret)
  1161. goto err;
  1162. /* enable small pop, introduce 400ms delay in turning off */
  1163. snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
  1164. SGTL5000_SMALL_POP,
  1165. SGTL5000_SMALL_POP);
  1166. /* disable short cut detector */
  1167. snd_soc_write(codec, SGTL5000_CHIP_SHORT_CTRL, 0);
  1168. /*
  1169. * set i2s as default input of sound switch
  1170. * TODO: add sound switch to control and dapm widge.
  1171. */
  1172. snd_soc_write(codec, SGTL5000_CHIP_SSS_CTRL,
  1173. SGTL5000_DAC_SEL_I2S_IN << SGTL5000_DAC_SEL_SHIFT);
  1174. snd_soc_write(codec, SGTL5000_CHIP_DIG_POWER,
  1175. SGTL5000_ADC_EN | SGTL5000_DAC_EN);
  1176. /* enable dac volume ramp by default */
  1177. snd_soc_write(codec, SGTL5000_CHIP_ADCDAC_CTRL,
  1178. SGTL5000_DAC_VOL_RAMP_EN |
  1179. SGTL5000_DAC_MUTE_RIGHT |
  1180. SGTL5000_DAC_MUTE_LEFT);
  1181. snd_soc_write(codec, SGTL5000_CHIP_PAD_STRENGTH, 0x015f);
  1182. snd_soc_write(codec, SGTL5000_CHIP_ANA_CTRL,
  1183. SGTL5000_HP_ZCD_EN |
  1184. SGTL5000_ADC_ZCD_EN);
  1185. snd_soc_write(codec, SGTL5000_CHIP_MIC_CTRL, 0);
  1186. /*
  1187. * disable DAP
  1188. * TODO:
  1189. * Enable DAP in kcontrol and dapm.
  1190. */
  1191. snd_soc_write(codec, SGTL5000_DAP_CTRL, 0);
  1192. /* leading to standby state */
  1193. ret = sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1194. if (ret)
  1195. goto err;
  1196. snd_soc_add_controls(codec, sgtl5000_snd_controls,
  1197. ARRAY_SIZE(sgtl5000_snd_controls));
  1198. snd_soc_dapm_new_controls(&codec->dapm, sgtl5000_dapm_widgets,
  1199. ARRAY_SIZE(sgtl5000_dapm_widgets));
  1200. snd_soc_dapm_add_routes(&codec->dapm, audio_map,
  1201. ARRAY_SIZE(audio_map));
  1202. snd_soc_dapm_new_widgets(&codec->dapm);
  1203. return 0;
  1204. err:
  1205. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1206. sgtl5000->supplies);
  1207. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1208. sgtl5000->supplies);
  1209. ldo_regulator_remove(codec);
  1210. return ret;
  1211. }
  1212. static int sgtl5000_remove(struct snd_soc_codec *codec)
  1213. {
  1214. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1215. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1216. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1217. sgtl5000->supplies);
  1218. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1219. sgtl5000->supplies);
  1220. ldo_regulator_remove(codec);
  1221. return 0;
  1222. }
  1223. static struct snd_soc_codec_driver sgtl5000_driver = {
  1224. .probe = sgtl5000_probe,
  1225. .remove = sgtl5000_remove,
  1226. .suspend = sgtl5000_suspend,
  1227. .resume = sgtl5000_resume,
  1228. .set_bias_level = sgtl5000_set_bias_level,
  1229. .reg_cache_size = ARRAY_SIZE(sgtl5000_regs),
  1230. .reg_word_size = sizeof(u16),
  1231. .reg_cache_step = 2,
  1232. .reg_cache_default = sgtl5000_regs,
  1233. .volatile_register = sgtl5000_volatile_register,
  1234. };
  1235. static __devinit int sgtl5000_i2c_probe(struct i2c_client *client,
  1236. const struct i2c_device_id *id)
  1237. {
  1238. struct sgtl5000_priv *sgtl5000;
  1239. int ret;
  1240. sgtl5000 = kzalloc(sizeof(struct sgtl5000_priv), GFP_KERNEL);
  1241. if (!sgtl5000)
  1242. return -ENOMEM;
  1243. /*
  1244. * copy DAP default values to default value array.
  1245. * sgtl5000 register space has a big hole, merge it
  1246. * at init phase makes life easy.
  1247. * FIXME: should we drop 'const' of sgtl5000_regs?
  1248. */
  1249. memcpy((void *)(&sgtl5000_regs[0] + (SGTL5000_DAP_REG_OFFSET >> 1)),
  1250. sgtl5000_dap_regs,
  1251. SGTL5000_MAX_REG_OFFSET - SGTL5000_DAP_REG_OFFSET);
  1252. i2c_set_clientdata(client, sgtl5000);
  1253. ret = snd_soc_register_codec(&client->dev,
  1254. &sgtl5000_driver, &sgtl5000_dai, 1);
  1255. if (ret) {
  1256. dev_err(&client->dev, "Failed to register codec: %d\n", ret);
  1257. kfree(sgtl5000);
  1258. return ret;
  1259. }
  1260. return 0;
  1261. }
  1262. static __devexit int sgtl5000_i2c_remove(struct i2c_client *client)
  1263. {
  1264. struct sgtl5000_priv *sgtl5000 = i2c_get_clientdata(client);
  1265. snd_soc_unregister_codec(&client->dev);
  1266. kfree(sgtl5000);
  1267. return 0;
  1268. }
  1269. static const struct i2c_device_id sgtl5000_id[] = {
  1270. {"sgtl5000", 0},
  1271. {},
  1272. };
  1273. MODULE_DEVICE_TABLE(i2c, sgtl5000_id);
  1274. static const struct of_device_id sgtl5000_dt_ids[] = {
  1275. { .compatible = "fsl,sgtl5000", },
  1276. { /* sentinel */ }
  1277. };
  1278. MODULE_DEVICE_TABLE(i2c, sgtl5000_dt_ids);
  1279. static struct i2c_driver sgtl5000_i2c_driver = {
  1280. .driver = {
  1281. .name = "sgtl5000",
  1282. .owner = THIS_MODULE,
  1283. .of_match_table = sgtl5000_dt_ids,
  1284. },
  1285. .probe = sgtl5000_i2c_probe,
  1286. .remove = __devexit_p(sgtl5000_i2c_remove),
  1287. .id_table = sgtl5000_id,
  1288. };
  1289. static int __init sgtl5000_modinit(void)
  1290. {
  1291. return i2c_add_driver(&sgtl5000_i2c_driver);
  1292. }
  1293. module_init(sgtl5000_modinit);
  1294. static void __exit sgtl5000_exit(void)
  1295. {
  1296. i2c_del_driver(&sgtl5000_i2c_driver);
  1297. }
  1298. module_exit(sgtl5000_exit);
  1299. MODULE_DESCRIPTION("Freescale SGTL5000 ALSA SoC Codec Driver");
  1300. MODULE_AUTHOR("Zeng Zhaoming <zhaoming.zeng@freescale.com>");
  1301. MODULE_LICENSE("GPL");