imx6qdl.dtsi 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. / {
  14. aliases {
  15. gpio0 = &gpio1;
  16. gpio1 = &gpio2;
  17. gpio2 = &gpio3;
  18. gpio3 = &gpio4;
  19. gpio4 = &gpio5;
  20. gpio5 = &gpio6;
  21. gpio6 = &gpio7;
  22. i2c0 = &i2c1;
  23. i2c1 = &i2c2;
  24. i2c2 = &i2c3;
  25. serial0 = &uart1;
  26. serial1 = &uart2;
  27. serial2 = &uart3;
  28. serial3 = &uart4;
  29. serial4 = &uart5;
  30. spi0 = &ecspi1;
  31. spi1 = &ecspi2;
  32. spi2 = &ecspi3;
  33. spi3 = &ecspi4;
  34. };
  35. intc: interrupt-controller@00a01000 {
  36. compatible = "arm,cortex-a9-gic";
  37. #interrupt-cells = <3>;
  38. #address-cells = <1>;
  39. #size-cells = <1>;
  40. interrupt-controller;
  41. reg = <0x00a01000 0x1000>,
  42. <0x00a00100 0x100>;
  43. };
  44. clocks {
  45. #address-cells = <1>;
  46. #size-cells = <0>;
  47. ckil {
  48. compatible = "fsl,imx-ckil", "fixed-clock";
  49. clock-frequency = <32768>;
  50. };
  51. ckih1 {
  52. compatible = "fsl,imx-ckih1", "fixed-clock";
  53. clock-frequency = <0>;
  54. };
  55. osc {
  56. compatible = "fsl,imx-osc", "fixed-clock";
  57. clock-frequency = <24000000>;
  58. };
  59. };
  60. soc {
  61. #address-cells = <1>;
  62. #size-cells = <1>;
  63. compatible = "simple-bus";
  64. interrupt-parent = <&intc>;
  65. ranges;
  66. dma_apbh: dma-apbh@00110000 {
  67. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  68. reg = <0x00110000 0x2000>;
  69. interrupts = <0 13 0x04>, <0 13 0x04>, <0 13 0x04>, <0 13 0x04>;
  70. interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
  71. #dma-cells = <1>;
  72. dma-channels = <4>;
  73. clocks = <&clks 106>;
  74. };
  75. gpmi: gpmi-nand@00112000 {
  76. compatible = "fsl,imx6q-gpmi-nand";
  77. #address-cells = <1>;
  78. #size-cells = <1>;
  79. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  80. reg-names = "gpmi-nand", "bch";
  81. interrupts = <0 13 0x04>, <0 15 0x04>;
  82. interrupt-names = "gpmi-dma", "bch";
  83. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  84. <&clks 150>, <&clks 149>;
  85. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  86. "gpmi_bch_apb", "per1_bch";
  87. dmas = <&dma_apbh 0>;
  88. dma-names = "rx-tx";
  89. fsl,gpmi-dma-channel = <0>;
  90. status = "disabled";
  91. };
  92. ocram: sram@00900000 {
  93. compatible = "mmio-sram";
  94. reg = <0x00900000 0x3f000>;
  95. clocks = <&clks 142>;
  96. };
  97. timer@00a00600 {
  98. compatible = "arm,cortex-a9-twd-timer";
  99. reg = <0x00a00600 0x20>;
  100. interrupts = <1 13 0xf01>;
  101. clocks = <&clks 15>;
  102. };
  103. L2: l2-cache@00a02000 {
  104. compatible = "arm,pl310-cache";
  105. reg = <0x00a02000 0x1000>;
  106. interrupts = <0 92 0x04>;
  107. cache-unified;
  108. cache-level = <2>;
  109. arm,tag-latency = <4 2 3>;
  110. arm,data-latency = <4 2 3>;
  111. };
  112. pmu {
  113. compatible = "arm,cortex-a9-pmu";
  114. interrupts = <0 94 0x04>;
  115. };
  116. aips-bus@02000000 { /* AIPS1 */
  117. compatible = "fsl,aips-bus", "simple-bus";
  118. #address-cells = <1>;
  119. #size-cells = <1>;
  120. reg = <0x02000000 0x100000>;
  121. ranges;
  122. spba-bus@02000000 {
  123. compatible = "fsl,spba-bus", "simple-bus";
  124. #address-cells = <1>;
  125. #size-cells = <1>;
  126. reg = <0x02000000 0x40000>;
  127. ranges;
  128. spdif: spdif@02004000 {
  129. reg = <0x02004000 0x4000>;
  130. interrupts = <0 52 0x04>;
  131. };
  132. ecspi1: ecspi@02008000 {
  133. #address-cells = <1>;
  134. #size-cells = <0>;
  135. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  136. reg = <0x02008000 0x4000>;
  137. interrupts = <0 31 0x04>;
  138. clocks = <&clks 112>, <&clks 112>;
  139. clock-names = "ipg", "per";
  140. status = "disabled";
  141. };
  142. ecspi2: ecspi@0200c000 {
  143. #address-cells = <1>;
  144. #size-cells = <0>;
  145. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  146. reg = <0x0200c000 0x4000>;
  147. interrupts = <0 32 0x04>;
  148. clocks = <&clks 113>, <&clks 113>;
  149. clock-names = "ipg", "per";
  150. status = "disabled";
  151. };
  152. ecspi3: ecspi@02010000 {
  153. #address-cells = <1>;
  154. #size-cells = <0>;
  155. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  156. reg = <0x02010000 0x4000>;
  157. interrupts = <0 33 0x04>;
  158. clocks = <&clks 114>, <&clks 114>;
  159. clock-names = "ipg", "per";
  160. status = "disabled";
  161. };
  162. ecspi4: ecspi@02014000 {
  163. #address-cells = <1>;
  164. #size-cells = <0>;
  165. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  166. reg = <0x02014000 0x4000>;
  167. interrupts = <0 34 0x04>;
  168. clocks = <&clks 115>, <&clks 115>;
  169. clock-names = "ipg", "per";
  170. status = "disabled";
  171. };
  172. uart1: serial@02020000 {
  173. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  174. reg = <0x02020000 0x4000>;
  175. interrupts = <0 26 0x04>;
  176. clocks = <&clks 160>, <&clks 161>;
  177. clock-names = "ipg", "per";
  178. status = "disabled";
  179. };
  180. esai: esai@02024000 {
  181. reg = <0x02024000 0x4000>;
  182. interrupts = <0 51 0x04>;
  183. };
  184. ssi1: ssi@02028000 {
  185. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  186. reg = <0x02028000 0x4000>;
  187. interrupts = <0 46 0x04>;
  188. clocks = <&clks 178>;
  189. fsl,fifo-depth = <15>;
  190. fsl,ssi-dma-events = <38 37>;
  191. status = "disabled";
  192. };
  193. ssi2: ssi@0202c000 {
  194. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  195. reg = <0x0202c000 0x4000>;
  196. interrupts = <0 47 0x04>;
  197. clocks = <&clks 179>;
  198. fsl,fifo-depth = <15>;
  199. fsl,ssi-dma-events = <42 41>;
  200. status = "disabled";
  201. };
  202. ssi3: ssi@02030000 {
  203. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  204. reg = <0x02030000 0x4000>;
  205. interrupts = <0 48 0x04>;
  206. clocks = <&clks 180>;
  207. fsl,fifo-depth = <15>;
  208. fsl,ssi-dma-events = <46 45>;
  209. status = "disabled";
  210. };
  211. asrc: asrc@02034000 {
  212. reg = <0x02034000 0x4000>;
  213. interrupts = <0 50 0x04>;
  214. };
  215. spba@0203c000 {
  216. reg = <0x0203c000 0x4000>;
  217. };
  218. };
  219. vpu: vpu@02040000 {
  220. reg = <0x02040000 0x3c000>;
  221. interrupts = <0 3 0x04 0 12 0x04>;
  222. };
  223. aipstz@0207c000 { /* AIPSTZ1 */
  224. reg = <0x0207c000 0x4000>;
  225. };
  226. pwm1: pwm@02080000 {
  227. #pwm-cells = <2>;
  228. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  229. reg = <0x02080000 0x4000>;
  230. interrupts = <0 83 0x04>;
  231. clocks = <&clks 62>, <&clks 145>;
  232. clock-names = "ipg", "per";
  233. };
  234. pwm2: pwm@02084000 {
  235. #pwm-cells = <2>;
  236. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  237. reg = <0x02084000 0x4000>;
  238. interrupts = <0 84 0x04>;
  239. clocks = <&clks 62>, <&clks 146>;
  240. clock-names = "ipg", "per";
  241. };
  242. pwm3: pwm@02088000 {
  243. #pwm-cells = <2>;
  244. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  245. reg = <0x02088000 0x4000>;
  246. interrupts = <0 85 0x04>;
  247. clocks = <&clks 62>, <&clks 147>;
  248. clock-names = "ipg", "per";
  249. };
  250. pwm4: pwm@0208c000 {
  251. #pwm-cells = <2>;
  252. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  253. reg = <0x0208c000 0x4000>;
  254. interrupts = <0 86 0x04>;
  255. clocks = <&clks 62>, <&clks 148>;
  256. clock-names = "ipg", "per";
  257. };
  258. can1: flexcan@02090000 {
  259. compatible = "fsl,imx6q-flexcan";
  260. reg = <0x02090000 0x4000>;
  261. interrupts = <0 110 0x04>;
  262. clocks = <&clks 108>, <&clks 109>;
  263. clock-names = "ipg", "per";
  264. };
  265. can2: flexcan@02094000 {
  266. compatible = "fsl,imx6q-flexcan";
  267. reg = <0x02094000 0x4000>;
  268. interrupts = <0 111 0x04>;
  269. clocks = <&clks 110>, <&clks 111>;
  270. clock-names = "ipg", "per";
  271. };
  272. gpt: gpt@02098000 {
  273. compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
  274. reg = <0x02098000 0x4000>;
  275. interrupts = <0 55 0x04>;
  276. clocks = <&clks 119>, <&clks 120>;
  277. clock-names = "ipg", "per";
  278. };
  279. gpio1: gpio@0209c000 {
  280. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  281. reg = <0x0209c000 0x4000>;
  282. interrupts = <0 66 0x04 0 67 0x04>;
  283. gpio-controller;
  284. #gpio-cells = <2>;
  285. interrupt-controller;
  286. #interrupt-cells = <2>;
  287. };
  288. gpio2: gpio@020a0000 {
  289. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  290. reg = <0x020a0000 0x4000>;
  291. interrupts = <0 68 0x04 0 69 0x04>;
  292. gpio-controller;
  293. #gpio-cells = <2>;
  294. interrupt-controller;
  295. #interrupt-cells = <2>;
  296. };
  297. gpio3: gpio@020a4000 {
  298. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  299. reg = <0x020a4000 0x4000>;
  300. interrupts = <0 70 0x04 0 71 0x04>;
  301. gpio-controller;
  302. #gpio-cells = <2>;
  303. interrupt-controller;
  304. #interrupt-cells = <2>;
  305. };
  306. gpio4: gpio@020a8000 {
  307. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  308. reg = <0x020a8000 0x4000>;
  309. interrupts = <0 72 0x04 0 73 0x04>;
  310. gpio-controller;
  311. #gpio-cells = <2>;
  312. interrupt-controller;
  313. #interrupt-cells = <2>;
  314. };
  315. gpio5: gpio@020ac000 {
  316. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  317. reg = <0x020ac000 0x4000>;
  318. interrupts = <0 74 0x04 0 75 0x04>;
  319. gpio-controller;
  320. #gpio-cells = <2>;
  321. interrupt-controller;
  322. #interrupt-cells = <2>;
  323. };
  324. gpio6: gpio@020b0000 {
  325. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  326. reg = <0x020b0000 0x4000>;
  327. interrupts = <0 76 0x04 0 77 0x04>;
  328. gpio-controller;
  329. #gpio-cells = <2>;
  330. interrupt-controller;
  331. #interrupt-cells = <2>;
  332. };
  333. gpio7: gpio@020b4000 {
  334. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  335. reg = <0x020b4000 0x4000>;
  336. interrupts = <0 78 0x04 0 79 0x04>;
  337. gpio-controller;
  338. #gpio-cells = <2>;
  339. interrupt-controller;
  340. #interrupt-cells = <2>;
  341. };
  342. kpp: kpp@020b8000 {
  343. reg = <0x020b8000 0x4000>;
  344. interrupts = <0 82 0x04>;
  345. };
  346. wdog1: wdog@020bc000 {
  347. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  348. reg = <0x020bc000 0x4000>;
  349. interrupts = <0 80 0x04>;
  350. clocks = <&clks 0>;
  351. };
  352. wdog2: wdog@020c0000 {
  353. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  354. reg = <0x020c0000 0x4000>;
  355. interrupts = <0 81 0x04>;
  356. clocks = <&clks 0>;
  357. status = "disabled";
  358. };
  359. clks: ccm@020c4000 {
  360. compatible = "fsl,imx6q-ccm";
  361. reg = <0x020c4000 0x4000>;
  362. interrupts = <0 87 0x04 0 88 0x04>;
  363. #clock-cells = <1>;
  364. };
  365. anatop: anatop@020c8000 {
  366. compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
  367. reg = <0x020c8000 0x1000>;
  368. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  369. regulator-1p1@110 {
  370. compatible = "fsl,anatop-regulator";
  371. regulator-name = "vdd1p1";
  372. regulator-min-microvolt = <800000>;
  373. regulator-max-microvolt = <1375000>;
  374. regulator-always-on;
  375. anatop-reg-offset = <0x110>;
  376. anatop-vol-bit-shift = <8>;
  377. anatop-vol-bit-width = <5>;
  378. anatop-min-bit-val = <4>;
  379. anatop-min-voltage = <800000>;
  380. anatop-max-voltage = <1375000>;
  381. };
  382. regulator-3p0@120 {
  383. compatible = "fsl,anatop-regulator";
  384. regulator-name = "vdd3p0";
  385. regulator-min-microvolt = <2800000>;
  386. regulator-max-microvolt = <3150000>;
  387. regulator-always-on;
  388. anatop-reg-offset = <0x120>;
  389. anatop-vol-bit-shift = <8>;
  390. anatop-vol-bit-width = <5>;
  391. anatop-min-bit-val = <0>;
  392. anatop-min-voltage = <2625000>;
  393. anatop-max-voltage = <3400000>;
  394. };
  395. regulator-2p5@130 {
  396. compatible = "fsl,anatop-regulator";
  397. regulator-name = "vdd2p5";
  398. regulator-min-microvolt = <2000000>;
  399. regulator-max-microvolt = <2750000>;
  400. regulator-always-on;
  401. anatop-reg-offset = <0x130>;
  402. anatop-vol-bit-shift = <8>;
  403. anatop-vol-bit-width = <5>;
  404. anatop-min-bit-val = <0>;
  405. anatop-min-voltage = <2000000>;
  406. anatop-max-voltage = <2750000>;
  407. };
  408. reg_arm: regulator-vddcore@140 {
  409. compatible = "fsl,anatop-regulator";
  410. regulator-name = "cpu";
  411. regulator-min-microvolt = <725000>;
  412. regulator-max-microvolt = <1450000>;
  413. regulator-always-on;
  414. anatop-reg-offset = <0x140>;
  415. anatop-vol-bit-shift = <0>;
  416. anatop-vol-bit-width = <5>;
  417. anatop-delay-reg-offset = <0x170>;
  418. anatop-delay-bit-shift = <24>;
  419. anatop-delay-bit-width = <2>;
  420. anatop-min-bit-val = <1>;
  421. anatop-min-voltage = <725000>;
  422. anatop-max-voltage = <1450000>;
  423. };
  424. reg_pu: regulator-vddpu@140 {
  425. compatible = "fsl,anatop-regulator";
  426. regulator-name = "vddpu";
  427. regulator-min-microvolt = <725000>;
  428. regulator-max-microvolt = <1450000>;
  429. regulator-always-on;
  430. anatop-reg-offset = <0x140>;
  431. anatop-vol-bit-shift = <9>;
  432. anatop-vol-bit-width = <5>;
  433. anatop-delay-reg-offset = <0x170>;
  434. anatop-delay-bit-shift = <26>;
  435. anatop-delay-bit-width = <2>;
  436. anatop-min-bit-val = <1>;
  437. anatop-min-voltage = <725000>;
  438. anatop-max-voltage = <1450000>;
  439. };
  440. reg_soc: regulator-vddsoc@140 {
  441. compatible = "fsl,anatop-regulator";
  442. regulator-name = "vddsoc";
  443. regulator-min-microvolt = <725000>;
  444. regulator-max-microvolt = <1450000>;
  445. regulator-always-on;
  446. anatop-reg-offset = <0x140>;
  447. anatop-vol-bit-shift = <18>;
  448. anatop-vol-bit-width = <5>;
  449. anatop-delay-reg-offset = <0x170>;
  450. anatop-delay-bit-shift = <28>;
  451. anatop-delay-bit-width = <2>;
  452. anatop-min-bit-val = <1>;
  453. anatop-min-voltage = <725000>;
  454. anatop-max-voltage = <1450000>;
  455. };
  456. };
  457. usbphy1: usbphy@020c9000 {
  458. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  459. reg = <0x020c9000 0x1000>;
  460. interrupts = <0 44 0x04>;
  461. clocks = <&clks 182>;
  462. };
  463. usbphy2: usbphy@020ca000 {
  464. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  465. reg = <0x020ca000 0x1000>;
  466. interrupts = <0 45 0x04>;
  467. clocks = <&clks 183>;
  468. };
  469. snvs@020cc000 {
  470. compatible = "fsl,sec-v4.0-mon", "simple-bus";
  471. #address-cells = <1>;
  472. #size-cells = <1>;
  473. ranges = <0 0x020cc000 0x4000>;
  474. snvs-rtc-lp@34 {
  475. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  476. reg = <0x34 0x58>;
  477. interrupts = <0 19 0x04 0 20 0x04>;
  478. };
  479. };
  480. epit1: epit@020d0000 { /* EPIT1 */
  481. reg = <0x020d0000 0x4000>;
  482. interrupts = <0 56 0x04>;
  483. };
  484. epit2: epit@020d4000 { /* EPIT2 */
  485. reg = <0x020d4000 0x4000>;
  486. interrupts = <0 57 0x04>;
  487. };
  488. src: src@020d8000 {
  489. compatible = "fsl,imx6q-src", "fsl,imx51-src";
  490. reg = <0x020d8000 0x4000>;
  491. interrupts = <0 91 0x04 0 96 0x04>;
  492. #reset-cells = <1>;
  493. };
  494. gpc: gpc@020dc000 {
  495. compatible = "fsl,imx6q-gpc";
  496. reg = <0x020dc000 0x4000>;
  497. interrupts = <0 89 0x04 0 90 0x04>;
  498. };
  499. gpr: iomuxc-gpr@020e0000 {
  500. compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
  501. reg = <0x020e0000 0x38>;
  502. };
  503. iomuxc: iomuxc@020e0000 {
  504. compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
  505. reg = <0x020e0000 0x4000>;
  506. audmux {
  507. pinctrl_audmux_1: audmux-1 {
  508. fsl,pins = <
  509. MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x80000000
  510. MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x80000000
  511. MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x80000000
  512. MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x80000000
  513. >;
  514. };
  515. pinctrl_audmux_2: audmux-2 {
  516. fsl,pins = <
  517. MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x80000000
  518. MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x80000000
  519. MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x80000000
  520. MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x80000000
  521. >;
  522. };
  523. };
  524. ecspi1 {
  525. pinctrl_ecspi1_1: ecspi1grp-1 {
  526. fsl,pins = <
  527. MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
  528. MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
  529. MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
  530. >;
  531. };
  532. pinctrl_ecspi1_2: ecspi1grp-2 {
  533. fsl,pins = <
  534. MX6QDL_PAD_KEY_COL1__ECSPI1_MISO 0x100b1
  535. MX6QDL_PAD_KEY_ROW0__ECSPI1_MOSI 0x100b1
  536. MX6QDL_PAD_KEY_COL0__ECSPI1_SCLK 0x100b1
  537. >;
  538. };
  539. };
  540. ecspi3 {
  541. pinctrl_ecspi3_1: ecspi3grp-1 {
  542. fsl,pins = <
  543. MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
  544. MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
  545. MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
  546. >;
  547. };
  548. };
  549. enet {
  550. pinctrl_enet_1: enetgrp-1 {
  551. fsl,pins = <
  552. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  553. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  554. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  555. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  556. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  557. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  558. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  559. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  560. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  561. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  562. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  563. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  564. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  565. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  566. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  567. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  568. >;
  569. };
  570. pinctrl_enet_2: enetgrp-2 {
  571. fsl,pins = <
  572. MX6QDL_PAD_KEY_COL1__ENET_MDIO 0x1b0b0
  573. MX6QDL_PAD_KEY_COL2__ENET_MDC 0x1b0b0
  574. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  575. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  576. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  577. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  578. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  579. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  580. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  581. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  582. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  583. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  584. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  585. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  586. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  587. >;
  588. };
  589. pinctrl_enet_3: enetgrp-3 {
  590. fsl,pins = <
  591. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  592. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  593. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  594. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  595. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  596. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  597. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  598. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  599. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  600. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  601. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  602. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  603. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  604. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  605. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  606. MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0
  607. >;
  608. };
  609. };
  610. gpmi-nand {
  611. pinctrl_gpmi_nand_1: gpmi-nand-1 {
  612. fsl,pins = <
  613. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  614. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  615. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  616. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  617. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  618. MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  619. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  620. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  621. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  622. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  623. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  624. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  625. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  626. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  627. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  628. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  629. MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1
  630. >;
  631. };
  632. };
  633. i2c1 {
  634. pinctrl_i2c1_1: i2c1grp-1 {
  635. fsl,pins = <
  636. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  637. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  638. >;
  639. };
  640. pinctrl_i2c1_2: i2c1grp-2 {
  641. fsl,pins = <
  642. MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
  643. MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
  644. >;
  645. };
  646. };
  647. i2c2 {
  648. pinctrl_i2c2_1: i2c2grp-1 {
  649. fsl,pins = <
  650. MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  651. MX6QDL_PAD_EIM_D16__I2C2_SDA 0x4001b8b1
  652. >;
  653. };
  654. pinctrl_i2c2_2: i2c2grp-2 {
  655. fsl,pins = <
  656. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  657. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  658. >;
  659. };
  660. };
  661. i2c3 {
  662. pinctrl_i2c3_1: i2c3grp-1 {
  663. fsl,pins = <
  664. MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
  665. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  666. >;
  667. };
  668. };
  669. uart1 {
  670. pinctrl_uart1_1: uart1grp-1 {
  671. fsl,pins = <
  672. MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  673. MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  674. >;
  675. };
  676. };
  677. uart2 {
  678. pinctrl_uart2_1: uart2grp-1 {
  679. fsl,pins = <
  680. MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
  681. MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
  682. >;
  683. };
  684. pinctrl_uart2_2: uart2grp-2 { /* DTE mode */
  685. fsl,pins = <
  686. MX6QDL_PAD_EIM_D26__UART2_RX_DATA 0x1b0b1
  687. MX6QDL_PAD_EIM_D27__UART2_TX_DATA 0x1b0b1
  688. MX6QDL_PAD_EIM_D28__UART2_DTE_CTS_B 0x1b0b1
  689. MX6QDL_PAD_EIM_D29__UART2_DTE_RTS_B 0x1b0b1
  690. >;
  691. };
  692. };
  693. uart4 {
  694. pinctrl_uart4_1: uart4grp-1 {
  695. fsl,pins = <
  696. MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  697. MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  698. >;
  699. };
  700. };
  701. usbotg {
  702. pinctrl_usbotg_1: usbotggrp-1 {
  703. fsl,pins = <
  704. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  705. >;
  706. };
  707. pinctrl_usbotg_2: usbotggrp-2 {
  708. fsl,pins = <
  709. MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
  710. >;
  711. };
  712. };
  713. usdhc2 {
  714. pinctrl_usdhc2_1: usdhc2grp-1 {
  715. fsl,pins = <
  716. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  717. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  718. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  719. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  720. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  721. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  722. MX6QDL_PAD_NANDF_D4__SD2_DATA4 0x17059
  723. MX6QDL_PAD_NANDF_D5__SD2_DATA5 0x17059
  724. MX6QDL_PAD_NANDF_D6__SD2_DATA6 0x17059
  725. MX6QDL_PAD_NANDF_D7__SD2_DATA7 0x17059
  726. >;
  727. };
  728. pinctrl_usdhc2_2: usdhc2grp-2 {
  729. fsl,pins = <
  730. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  731. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  732. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  733. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  734. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  735. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  736. >;
  737. };
  738. };
  739. usdhc3 {
  740. pinctrl_usdhc3_1: usdhc3grp-1 {
  741. fsl,pins = <
  742. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  743. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  744. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  745. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  746. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  747. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  748. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059
  749. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059
  750. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059
  751. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059
  752. >;
  753. };
  754. pinctrl_usdhc3_2: usdhc3grp-2 {
  755. fsl,pins = <
  756. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  757. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  758. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  759. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  760. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  761. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  762. >;
  763. };
  764. };
  765. usdhc4 {
  766. pinctrl_usdhc4_1: usdhc4grp-1 {
  767. fsl,pins = <
  768. MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
  769. MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
  770. MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
  771. MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
  772. MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
  773. MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
  774. MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17059
  775. MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17059
  776. MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17059
  777. MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17059
  778. >;
  779. };
  780. pinctrl_usdhc4_2: usdhc4grp-2 {
  781. fsl,pins = <
  782. MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
  783. MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
  784. MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
  785. MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
  786. MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
  787. MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
  788. >;
  789. };
  790. };
  791. weim {
  792. pinctrl_weim_cs0_1: weim_cs0grp-1 {
  793. fsl,pins = <
  794. MX6QDL_PAD_EIM_CS0__EIM_CS0_B 0xb0b1
  795. >;
  796. };
  797. pinctrl_weim_nor_1: weim_norgrp-1 {
  798. fsl,pins = <
  799. MX6QDL_PAD_EIM_OE__EIM_OE_B 0xb0b1
  800. MX6QDL_PAD_EIM_RW__EIM_RW 0xb0b1
  801. MX6QDL_PAD_EIM_WAIT__EIM_WAIT_B 0xb060
  802. /* data */
  803. MX6QDL_PAD_EIM_D16__EIM_DATA16 0x1b0b0
  804. MX6QDL_PAD_EIM_D17__EIM_DATA17 0x1b0b0
  805. MX6QDL_PAD_EIM_D18__EIM_DATA18 0x1b0b0
  806. MX6QDL_PAD_EIM_D19__EIM_DATA19 0x1b0b0
  807. MX6QDL_PAD_EIM_D20__EIM_DATA20 0x1b0b0
  808. MX6QDL_PAD_EIM_D21__EIM_DATA21 0x1b0b0
  809. MX6QDL_PAD_EIM_D22__EIM_DATA22 0x1b0b0
  810. MX6QDL_PAD_EIM_D23__EIM_DATA23 0x1b0b0
  811. MX6QDL_PAD_EIM_D24__EIM_DATA24 0x1b0b0
  812. MX6QDL_PAD_EIM_D25__EIM_DATA25 0x1b0b0
  813. MX6QDL_PAD_EIM_D26__EIM_DATA26 0x1b0b0
  814. MX6QDL_PAD_EIM_D27__EIM_DATA27 0x1b0b0
  815. MX6QDL_PAD_EIM_D28__EIM_DATA28 0x1b0b0
  816. MX6QDL_PAD_EIM_D29__EIM_DATA29 0x1b0b0
  817. MX6QDL_PAD_EIM_D30__EIM_DATA30 0x1b0b0
  818. MX6QDL_PAD_EIM_D31__EIM_DATA31 0x1b0b0
  819. /* address */
  820. MX6QDL_PAD_EIM_A23__EIM_ADDR23 0xb0b1
  821. MX6QDL_PAD_EIM_A22__EIM_ADDR22 0xb0b1
  822. MX6QDL_PAD_EIM_A21__EIM_ADDR21 0xb0b1
  823. MX6QDL_PAD_EIM_A20__EIM_ADDR20 0xb0b1
  824. MX6QDL_PAD_EIM_A19__EIM_ADDR19 0xb0b1
  825. MX6QDL_PAD_EIM_A18__EIM_ADDR18 0xb0b1
  826. MX6QDL_PAD_EIM_A17__EIM_ADDR17 0xb0b1
  827. MX6QDL_PAD_EIM_A16__EIM_ADDR16 0xb0b1
  828. MX6QDL_PAD_EIM_DA15__EIM_AD15 0xb0b1
  829. MX6QDL_PAD_EIM_DA14__EIM_AD14 0xb0b1
  830. MX6QDL_PAD_EIM_DA13__EIM_AD13 0xb0b1
  831. MX6QDL_PAD_EIM_DA12__EIM_AD12 0xb0b1
  832. MX6QDL_PAD_EIM_DA11__EIM_AD11 0xb0b1
  833. MX6QDL_PAD_EIM_DA10__EIM_AD10 0xb0b1
  834. MX6QDL_PAD_EIM_DA9__EIM_AD09 0xb0b1
  835. MX6QDL_PAD_EIM_DA8__EIM_AD08 0xb0b1
  836. MX6QDL_PAD_EIM_DA7__EIM_AD07 0xb0b1
  837. MX6QDL_PAD_EIM_DA6__EIM_AD06 0xb0b1
  838. MX6QDL_PAD_EIM_DA5__EIM_AD05 0xb0b1
  839. MX6QDL_PAD_EIM_DA4__EIM_AD04 0xb0b1
  840. MX6QDL_PAD_EIM_DA3__EIM_AD03 0xb0b1
  841. MX6QDL_PAD_EIM_DA2__EIM_AD02 0xb0b1
  842. MX6QDL_PAD_EIM_DA1__EIM_AD01 0xb0b1
  843. MX6QDL_PAD_EIM_DA0__EIM_AD00 0xb0b1
  844. >;
  845. };
  846. };
  847. };
  848. ldb: ldb@020e0008 {
  849. #address-cells = <1>;
  850. #size-cells = <0>;
  851. compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
  852. gpr = <&gpr>;
  853. status = "disabled";
  854. lvds-channel@0 {
  855. reg = <0>;
  856. status = "disabled";
  857. };
  858. lvds-channel@1 {
  859. reg = <1>;
  860. status = "disabled";
  861. };
  862. };
  863. dcic1: dcic@020e4000 {
  864. reg = <0x020e4000 0x4000>;
  865. interrupts = <0 124 0x04>;
  866. };
  867. dcic2: dcic@020e8000 {
  868. reg = <0x020e8000 0x4000>;
  869. interrupts = <0 125 0x04>;
  870. };
  871. sdma: sdma@020ec000 {
  872. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  873. reg = <0x020ec000 0x4000>;
  874. interrupts = <0 2 0x04>;
  875. clocks = <&clks 155>, <&clks 155>;
  876. clock-names = "ipg", "ahb";
  877. #dma-cells = <3>;
  878. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
  879. };
  880. };
  881. aips-bus@02100000 { /* AIPS2 */
  882. compatible = "fsl,aips-bus", "simple-bus";
  883. #address-cells = <1>;
  884. #size-cells = <1>;
  885. reg = <0x02100000 0x100000>;
  886. ranges;
  887. caam@02100000 {
  888. reg = <0x02100000 0x40000>;
  889. interrupts = <0 105 0x04 0 106 0x04>;
  890. };
  891. aipstz@0217c000 { /* AIPSTZ2 */
  892. reg = <0x0217c000 0x4000>;
  893. };
  894. usbotg: usb@02184000 {
  895. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  896. reg = <0x02184000 0x200>;
  897. interrupts = <0 43 0x04>;
  898. clocks = <&clks 162>;
  899. fsl,usbphy = <&usbphy1>;
  900. fsl,usbmisc = <&usbmisc 0>;
  901. status = "disabled";
  902. };
  903. usbh1: usb@02184200 {
  904. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  905. reg = <0x02184200 0x200>;
  906. interrupts = <0 40 0x04>;
  907. clocks = <&clks 162>;
  908. fsl,usbphy = <&usbphy2>;
  909. fsl,usbmisc = <&usbmisc 1>;
  910. status = "disabled";
  911. };
  912. usbh2: usb@02184400 {
  913. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  914. reg = <0x02184400 0x200>;
  915. interrupts = <0 41 0x04>;
  916. clocks = <&clks 162>;
  917. fsl,usbmisc = <&usbmisc 2>;
  918. status = "disabled";
  919. };
  920. usbh3: usb@02184600 {
  921. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  922. reg = <0x02184600 0x200>;
  923. interrupts = <0 42 0x04>;
  924. clocks = <&clks 162>;
  925. fsl,usbmisc = <&usbmisc 3>;
  926. status = "disabled";
  927. };
  928. usbmisc: usbmisc@02184800 {
  929. #index-cells = <1>;
  930. compatible = "fsl,imx6q-usbmisc";
  931. reg = <0x02184800 0x200>;
  932. clocks = <&clks 162>;
  933. };
  934. fec: ethernet@02188000 {
  935. compatible = "fsl,imx6q-fec";
  936. reg = <0x02188000 0x4000>;
  937. interrupts = <0 118 0x04 0 119 0x04>;
  938. clocks = <&clks 117>, <&clks 117>, <&clks 190>;
  939. clock-names = "ipg", "ahb", "ptp";
  940. status = "disabled";
  941. };
  942. mlb@0218c000 {
  943. reg = <0x0218c000 0x4000>;
  944. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  945. };
  946. usdhc1: usdhc@02190000 {
  947. compatible = "fsl,imx6q-usdhc";
  948. reg = <0x02190000 0x4000>;
  949. interrupts = <0 22 0x04>;
  950. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  951. clock-names = "ipg", "ahb", "per";
  952. bus-width = <4>;
  953. status = "disabled";
  954. };
  955. usdhc2: usdhc@02194000 {
  956. compatible = "fsl,imx6q-usdhc";
  957. reg = <0x02194000 0x4000>;
  958. interrupts = <0 23 0x04>;
  959. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  960. clock-names = "ipg", "ahb", "per";
  961. bus-width = <4>;
  962. status = "disabled";
  963. };
  964. usdhc3: usdhc@02198000 {
  965. compatible = "fsl,imx6q-usdhc";
  966. reg = <0x02198000 0x4000>;
  967. interrupts = <0 24 0x04>;
  968. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  969. clock-names = "ipg", "ahb", "per";
  970. bus-width = <4>;
  971. status = "disabled";
  972. };
  973. usdhc4: usdhc@0219c000 {
  974. compatible = "fsl,imx6q-usdhc";
  975. reg = <0x0219c000 0x4000>;
  976. interrupts = <0 25 0x04>;
  977. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  978. clock-names = "ipg", "ahb", "per";
  979. bus-width = <4>;
  980. status = "disabled";
  981. };
  982. i2c1: i2c@021a0000 {
  983. #address-cells = <1>;
  984. #size-cells = <0>;
  985. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  986. reg = <0x021a0000 0x4000>;
  987. interrupts = <0 36 0x04>;
  988. clocks = <&clks 125>;
  989. status = "disabled";
  990. };
  991. i2c2: i2c@021a4000 {
  992. #address-cells = <1>;
  993. #size-cells = <0>;
  994. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  995. reg = <0x021a4000 0x4000>;
  996. interrupts = <0 37 0x04>;
  997. clocks = <&clks 126>;
  998. status = "disabled";
  999. };
  1000. i2c3: i2c@021a8000 {
  1001. #address-cells = <1>;
  1002. #size-cells = <0>;
  1003. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1004. reg = <0x021a8000 0x4000>;
  1005. interrupts = <0 38 0x04>;
  1006. clocks = <&clks 127>;
  1007. status = "disabled";
  1008. };
  1009. romcp@021ac000 {
  1010. reg = <0x021ac000 0x4000>;
  1011. };
  1012. mmdc0: mmdc@021b0000 { /* MMDC0 */
  1013. compatible = "fsl,imx6q-mmdc";
  1014. reg = <0x021b0000 0x4000>;
  1015. };
  1016. mmdc1: mmdc@021b4000 { /* MMDC1 */
  1017. reg = <0x021b4000 0x4000>;
  1018. };
  1019. weim: weim@021b8000 {
  1020. compatible = "fsl,imx6q-weim";
  1021. reg = <0x021b8000 0x4000>;
  1022. interrupts = <0 14 0x04>;
  1023. clocks = <&clks 196>;
  1024. };
  1025. ocotp@021bc000 {
  1026. compatible = "fsl,imx6q-ocotp";
  1027. reg = <0x021bc000 0x4000>;
  1028. };
  1029. tzasc@021d0000 { /* TZASC1 */
  1030. reg = <0x021d0000 0x4000>;
  1031. interrupts = <0 108 0x04>;
  1032. };
  1033. tzasc@021d4000 { /* TZASC2 */
  1034. reg = <0x021d4000 0x4000>;
  1035. interrupts = <0 109 0x04>;
  1036. };
  1037. audmux: audmux@021d8000 {
  1038. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  1039. reg = <0x021d8000 0x4000>;
  1040. status = "disabled";
  1041. };
  1042. mipi@021dc000 { /* MIPI-CSI */
  1043. reg = <0x021dc000 0x4000>;
  1044. };
  1045. mipi@021e0000 { /* MIPI-DSI */
  1046. reg = <0x021e0000 0x4000>;
  1047. };
  1048. vdoa@021e4000 {
  1049. reg = <0x021e4000 0x4000>;
  1050. interrupts = <0 18 0x04>;
  1051. };
  1052. uart2: serial@021e8000 {
  1053. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1054. reg = <0x021e8000 0x4000>;
  1055. interrupts = <0 27 0x04>;
  1056. clocks = <&clks 160>, <&clks 161>;
  1057. clock-names = "ipg", "per";
  1058. status = "disabled";
  1059. };
  1060. uart3: serial@021ec000 {
  1061. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1062. reg = <0x021ec000 0x4000>;
  1063. interrupts = <0 28 0x04>;
  1064. clocks = <&clks 160>, <&clks 161>;
  1065. clock-names = "ipg", "per";
  1066. status = "disabled";
  1067. };
  1068. uart4: serial@021f0000 {
  1069. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1070. reg = <0x021f0000 0x4000>;
  1071. interrupts = <0 29 0x04>;
  1072. clocks = <&clks 160>, <&clks 161>;
  1073. clock-names = "ipg", "per";
  1074. status = "disabled";
  1075. };
  1076. uart5: serial@021f4000 {
  1077. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1078. reg = <0x021f4000 0x4000>;
  1079. interrupts = <0 30 0x04>;
  1080. clocks = <&clks 160>, <&clks 161>;
  1081. clock-names = "ipg", "per";
  1082. status = "disabled";
  1083. };
  1084. };
  1085. ipu1: ipu@02400000 {
  1086. #crtc-cells = <1>;
  1087. compatible = "fsl,imx6q-ipu";
  1088. reg = <0x02400000 0x400000>;
  1089. interrupts = <0 6 0x4 0 5 0x4>;
  1090. clocks = <&clks 130>, <&clks 131>, <&clks 132>;
  1091. clock-names = "bus", "di0", "di1";
  1092. resets = <&src 2>;
  1093. };
  1094. };
  1095. };