bfin_twi.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115
  1. /*
  2. * bfin_twi.h - interface to Blackfin TWIs
  3. *
  4. * Copyright 2005-2010 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #ifndef __ASM_BFIN_TWI_H__
  9. #define __ASM_BFIN_TWI_H__
  10. #include <linux/types.h>
  11. /*
  12. * All Blackfin system MMRs are padded to 32bits even if the register
  13. * itself is only 16bits. So use a helper macro to streamline this.
  14. */
  15. #define __BFP(m) u16 m; u16 __pad_##m
  16. /*
  17. * bfin twi registers layout
  18. */
  19. struct bfin_twi_regs {
  20. __BFP(clkdiv);
  21. __BFP(control);
  22. __BFP(slave_ctl);
  23. __BFP(slave_stat);
  24. __BFP(slave_addr);
  25. __BFP(master_ctl);
  26. __BFP(master_stat);
  27. __BFP(master_addr);
  28. __BFP(int_stat);
  29. __BFP(int_mask);
  30. __BFP(fifo_ctl);
  31. __BFP(fifo_stat);
  32. u32 __pad[20];
  33. __BFP(xmt_data8);
  34. __BFP(xmt_data16);
  35. __BFP(rcv_data8);
  36. __BFP(rcv_data16);
  37. };
  38. #undef __BFP
  39. /* ******************** TWO-WIRE INTERFACE (TWI) MASKS ***********************/
  40. /* TWI_CLKDIV Macros (Use: *pTWI_CLKDIV = CLKLOW(x)|CLKHI(y); ) */
  41. #define CLKLOW(x) ((x) & 0xFF) /* Periods Clock Is Held Low */
  42. #define CLKHI(y) (((y)&0xFF)<<0x8) /* Periods Before New Clock Low */
  43. /* TWI_PRESCALE Masks */
  44. #define PRESCALE 0x007F /* SCLKs Per Internal Time Reference (10MHz) */
  45. #define TWI_ENA 0x0080 /* TWI Enable */
  46. #define SCCB 0x0200 /* SCCB Compatibility Enable */
  47. /* TWI_SLAVE_CTL Masks */
  48. #define SEN 0x0001 /* Slave Enable */
  49. #define SADD_LEN 0x0002 /* Slave Address Length */
  50. #define STDVAL 0x0004 /* Slave Transmit Data Valid */
  51. #define NAK 0x0008 /* NAK/ACK* Generated At Conclusion Of Transfer */
  52. #define GEN 0x0010 /* General Call Address Matching Enabled */
  53. /* TWI_SLAVE_STAT Masks */
  54. #define SDIR 0x0001 /* Slave Transfer Direction (Transmit/Receive*) */
  55. #define GCALL 0x0002 /* General Call Indicator */
  56. /* TWI_MASTER_CTL Masks */
  57. #define MEN 0x0001 /* Master Mode Enable */
  58. #define MADD_LEN 0x0002 /* Master Address Length */
  59. #define MDIR 0x0004 /* Master Transmit Direction (RX/TX*) */
  60. #define FAST 0x0008 /* Use Fast Mode Timing Specs */
  61. #define STOP 0x0010 /* Issue Stop Condition */
  62. #define RSTART 0x0020 /* Repeat Start or Stop* At End Of Transfer */
  63. #define DCNT 0x3FC0 /* Data Bytes To Transfer */
  64. #define SDAOVR 0x4000 /* Serial Data Override */
  65. #define SCLOVR 0x8000 /* Serial Clock Override */
  66. /* TWI_MASTER_STAT Masks */
  67. #define MPROG 0x0001 /* Master Transfer In Progress */
  68. #define LOSTARB 0x0002 /* Lost Arbitration Indicator (Xfer Aborted) */
  69. #define ANAK 0x0004 /* Address Not Acknowledged */
  70. #define DNAK 0x0008 /* Data Not Acknowledged */
  71. #define BUFRDERR 0x0010 /* Buffer Read Error */
  72. #define BUFWRERR 0x0020 /* Buffer Write Error */
  73. #define SDASEN 0x0040 /* Serial Data Sense */
  74. #define SCLSEN 0x0080 /* Serial Clock Sense */
  75. #define BUSBUSY 0x0100 /* Bus Busy Indicator */
  76. /* TWI_INT_SRC and TWI_INT_ENABLE Masks */
  77. #define SINIT 0x0001 /* Slave Transfer Initiated */
  78. #define SCOMP 0x0002 /* Slave Transfer Complete */
  79. #define SERR 0x0004 /* Slave Transfer Error */
  80. #define SOVF 0x0008 /* Slave Overflow */
  81. #define MCOMP 0x0010 /* Master Transfer Complete */
  82. #define MERR 0x0020 /* Master Transfer Error */
  83. #define XMTSERV 0x0040 /* Transmit FIFO Service */
  84. #define RCVSERV 0x0080 /* Receive FIFO Service */
  85. /* TWI_FIFO_CTRL Masks */
  86. #define XMTFLUSH 0x0001 /* Transmit Buffer Flush */
  87. #define RCVFLUSH 0x0002 /* Receive Buffer Flush */
  88. #define XMTINTLEN 0x0004 /* Transmit Buffer Interrupt Length */
  89. #define RCVINTLEN 0x0008 /* Receive Buffer Interrupt Length */
  90. /* TWI_FIFO_STAT Masks */
  91. #define XMTSTAT 0x0003 /* Transmit FIFO Status */
  92. #define XMT_EMPTY 0x0000 /* Transmit FIFO Empty */
  93. #define XMT_HALF 0x0001 /* Transmit FIFO Has 1 Byte To Write */
  94. #define XMT_FULL 0x0003 /* Transmit FIFO Full (2 Bytes To Write) */
  95. #define RCVSTAT 0x000C /* Receive FIFO Status */
  96. #define RCV_EMPTY 0x0000 /* Receive FIFO Empty */
  97. #define RCV_HALF 0x0004 /* Receive FIFO Has 1 Byte To Read */
  98. #define RCV_FULL 0x000C /* Receive FIFO Full (2 Bytes To Read) */
  99. #endif