dart_iommu.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396
  1. /*
  2. * arch/powerpc/sysdev/dart_iommu.c
  3. *
  4. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  5. * Copyright (C) 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>,
  6. * IBM Corporation
  7. *
  8. * Based on pSeries_iommu.c:
  9. * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
  10. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  11. *
  12. * Dynamic DMA mapping support, Apple U3, U4 & IBM CPC925 "DART" iommu.
  13. *
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2 of the License, or
  18. * (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  28. */
  29. #include <linux/init.h>
  30. #include <linux/types.h>
  31. #include <linux/slab.h>
  32. #include <linux/mm.h>
  33. #include <linux/spinlock.h>
  34. #include <linux/string.h>
  35. #include <linux/pci.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/vmalloc.h>
  38. #include <asm/io.h>
  39. #include <asm/prom.h>
  40. #include <asm/iommu.h>
  41. #include <asm/pci-bridge.h>
  42. #include <asm/machdep.h>
  43. #include <asm/abs_addr.h>
  44. #include <asm/cacheflush.h>
  45. #include <asm/lmb.h>
  46. #include <asm/ppc-pci.h>
  47. #include "dart.h"
  48. extern int iommu_is_off;
  49. extern int iommu_force_on;
  50. /* Physical base address and size of the DART table */
  51. unsigned long dart_tablebase; /* exported to htab_initialize */
  52. static unsigned long dart_tablesize;
  53. /* Virtual base address of the DART table */
  54. static u32 *dart_vbase;
  55. /* Mapped base address for the dart */
  56. static unsigned int __iomem *dart;
  57. /* Dummy val that entries are set to when unused */
  58. static unsigned int dart_emptyval;
  59. static struct iommu_table iommu_table_dart;
  60. static int iommu_table_dart_inited;
  61. static int dart_dirty;
  62. static int dart_is_u4;
  63. #define DBG(...)
  64. static inline void dart_tlb_invalidate_all(void)
  65. {
  66. unsigned long l = 0;
  67. unsigned int reg, inv_bit;
  68. unsigned long limit;
  69. DBG("dart: flush\n");
  70. /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the
  71. * control register and wait for it to clear.
  72. *
  73. * Gotcha: Sometimes, the DART won't detect that the bit gets
  74. * set. If so, clear it and set it again.
  75. */
  76. limit = 0;
  77. inv_bit = dart_is_u4 ? DART_CNTL_U4_FLUSHTLB : DART_CNTL_U3_FLUSHTLB;
  78. retry:
  79. l = 0;
  80. reg = DART_IN(DART_CNTL);
  81. reg |= inv_bit;
  82. DART_OUT(DART_CNTL, reg);
  83. while ((DART_IN(DART_CNTL) & inv_bit) && l < (1L << limit))
  84. l++;
  85. if (l == (1L << limit)) {
  86. if (limit < 4) {
  87. limit++;
  88. reg = DART_IN(DART_CNTL);
  89. reg &= ~inv_bit;
  90. DART_OUT(DART_CNTL, reg);
  91. goto retry;
  92. } else
  93. panic("DART: TLB did not flush after waiting a long "
  94. "time. Buggy U3 ?");
  95. }
  96. }
  97. static inline void dart_tlb_invalidate_one(unsigned long bus_rpn)
  98. {
  99. unsigned int reg;
  100. unsigned int l, limit;
  101. reg = DART_CNTL_U4_ENABLE | DART_CNTL_U4_IONE |
  102. (bus_rpn & DART_CNTL_U4_IONE_MASK);
  103. DART_OUT(DART_CNTL, reg);
  104. limit = 0;
  105. wait_more:
  106. l = 0;
  107. while ((DART_IN(DART_CNTL) & DART_CNTL_U4_IONE) && l < (1L << limit)) {
  108. rmb();
  109. l++;
  110. }
  111. if (l == (1L << limit)) {
  112. if (limit < 4) {
  113. limit++;
  114. goto wait_more;
  115. } else
  116. panic("DART: TLB did not flush after waiting a long "
  117. "time. Buggy U4 ?");
  118. }
  119. }
  120. static void dart_flush(struct iommu_table *tbl)
  121. {
  122. mb();
  123. if (dart_dirty) {
  124. dart_tlb_invalidate_all();
  125. dart_dirty = 0;
  126. }
  127. }
  128. static void dart_build(struct iommu_table *tbl, long index,
  129. long npages, unsigned long uaddr,
  130. enum dma_data_direction direction)
  131. {
  132. unsigned int *dp;
  133. unsigned int rpn;
  134. long l;
  135. DBG("dart: build at: %lx, %lx, addr: %x\n", index, npages, uaddr);
  136. index <<= DART_PAGE_FACTOR;
  137. npages <<= DART_PAGE_FACTOR;
  138. dp = ((unsigned int*)tbl->it_base) + index;
  139. /* On U3, all memory is contigous, so we can move this
  140. * out of the loop.
  141. */
  142. l = npages;
  143. while (l--) {
  144. rpn = virt_to_abs(uaddr) >> DART_PAGE_SHIFT;
  145. *(dp++) = DARTMAP_VALID | (rpn & DARTMAP_RPNMASK);
  146. uaddr += DART_PAGE_SIZE;
  147. }
  148. /* make sure all updates have reached memory */
  149. mb();
  150. in_be32((unsigned __iomem *)dp);
  151. mb();
  152. if (dart_is_u4) {
  153. rpn = index;
  154. while (npages--)
  155. dart_tlb_invalidate_one(rpn++);
  156. } else {
  157. dart_dirty = 1;
  158. }
  159. }
  160. static void dart_free(struct iommu_table *tbl, long index, long npages)
  161. {
  162. unsigned int *dp;
  163. /* We don't worry about flushing the TLB cache. The only drawback of
  164. * not doing it is that we won't catch buggy device drivers doing
  165. * bad DMAs, but then no 32-bit architecture ever does either.
  166. */
  167. DBG("dart: free at: %lx, %lx\n", index, npages);
  168. index <<= DART_PAGE_FACTOR;
  169. npages <<= DART_PAGE_FACTOR;
  170. dp = ((unsigned int *)tbl->it_base) + index;
  171. while (npages--)
  172. *(dp++) = dart_emptyval;
  173. }
  174. static int dart_init(struct device_node *dart_node)
  175. {
  176. unsigned int i;
  177. unsigned long tmp, base, size;
  178. struct resource r;
  179. if (dart_tablebase == 0 || dart_tablesize == 0) {
  180. printk(KERN_INFO "DART: table not allocated, using "
  181. "direct DMA\n");
  182. return -ENODEV;
  183. }
  184. if (of_address_to_resource(dart_node, 0, &r))
  185. panic("DART: can't get register base ! ");
  186. /* Make sure nothing from the DART range remains in the CPU cache
  187. * from a previous mapping that existed before the kernel took
  188. * over
  189. */
  190. flush_dcache_phys_range(dart_tablebase,
  191. dart_tablebase + dart_tablesize);
  192. /* Allocate a spare page to map all invalid DART pages. We need to do
  193. * that to work around what looks like a problem with the HT bridge
  194. * prefetching into invalid pages and corrupting data
  195. */
  196. tmp = lmb_alloc(DART_PAGE_SIZE, DART_PAGE_SIZE);
  197. dart_emptyval = DARTMAP_VALID | ((tmp >> DART_PAGE_SHIFT) &
  198. DARTMAP_RPNMASK);
  199. /* Map in DART registers */
  200. dart = ioremap(r.start, r.end - r.start + 1);
  201. if (dart == NULL)
  202. panic("DART: Cannot map registers!");
  203. /* Map in DART table */
  204. dart_vbase = ioremap(virt_to_abs(dart_tablebase), dart_tablesize);
  205. /* Fill initial table */
  206. for (i = 0; i < dart_tablesize/4; i++)
  207. dart_vbase[i] = dart_emptyval;
  208. /* Initialize DART with table base and enable it. */
  209. base = dart_tablebase >> DART_PAGE_SHIFT;
  210. size = dart_tablesize >> DART_PAGE_SHIFT;
  211. if (dart_is_u4) {
  212. size &= DART_SIZE_U4_SIZE_MASK;
  213. DART_OUT(DART_BASE_U4, base);
  214. DART_OUT(DART_SIZE_U4, size);
  215. DART_OUT(DART_CNTL, DART_CNTL_U4_ENABLE);
  216. } else {
  217. size &= DART_CNTL_U3_SIZE_MASK;
  218. DART_OUT(DART_CNTL,
  219. DART_CNTL_U3_ENABLE |
  220. (base << DART_CNTL_U3_BASE_SHIFT) |
  221. (size << DART_CNTL_U3_SIZE_SHIFT));
  222. }
  223. /* Invalidate DART to get rid of possible stale TLBs */
  224. dart_tlb_invalidate_all();
  225. printk(KERN_INFO "DART IOMMU initialized for %s type chipset\n",
  226. dart_is_u4 ? "U4" : "U3");
  227. return 0;
  228. }
  229. static void iommu_table_dart_setup(void)
  230. {
  231. iommu_table_dart.it_busno = 0;
  232. iommu_table_dart.it_offset = 0;
  233. /* it_size is in number of entries */
  234. iommu_table_dart.it_size = (dart_tablesize / sizeof(u32)) >> DART_PAGE_FACTOR;
  235. /* Initialize the common IOMMU code */
  236. iommu_table_dart.it_base = (unsigned long)dart_vbase;
  237. iommu_table_dart.it_index = 0;
  238. iommu_table_dart.it_blocksize = 1;
  239. iommu_init_table(&iommu_table_dart, -1);
  240. /* Reserve the last page of the DART to avoid possible prefetch
  241. * past the DART mapped area
  242. */
  243. set_bit(iommu_table_dart.it_size - 1, iommu_table_dart.it_map);
  244. }
  245. static void iommu_dev_setup_dart(struct pci_dev *dev)
  246. {
  247. struct device_node *dn;
  248. /* We only have one iommu table on the mac for now, which makes
  249. * things simple. Setup all PCI devices to point to this table
  250. *
  251. * We must use pci_device_to_OF_node() to make sure that
  252. * we get the real "final" pointer to the device in the
  253. * pci_dev sysdata and not the temporary PHB one
  254. */
  255. dn = pci_device_to_OF_node(dev);
  256. if (dn)
  257. PCI_DN(dn)->iommu_table = &iommu_table_dart;
  258. }
  259. static void iommu_bus_setup_dart(struct pci_bus *bus)
  260. {
  261. struct device_node *dn;
  262. if (!iommu_table_dart_inited) {
  263. iommu_table_dart_inited = 1;
  264. iommu_table_dart_setup();
  265. }
  266. dn = pci_bus_to_OF_node(bus);
  267. if (dn)
  268. PCI_DN(dn)->iommu_table = &iommu_table_dart;
  269. }
  270. static void iommu_dev_setup_null(struct pci_dev *dev) { }
  271. static void iommu_bus_setup_null(struct pci_bus *bus) { }
  272. void iommu_init_early_dart(void)
  273. {
  274. struct device_node *dn;
  275. /* Find the DART in the device-tree */
  276. dn = of_find_compatible_node(NULL, "dart", "u3-dart");
  277. if (dn == NULL) {
  278. dn = of_find_compatible_node(NULL, "dart", "u4-dart");
  279. if (dn == NULL)
  280. goto bail;
  281. dart_is_u4 = 1;
  282. }
  283. /* Setup low level TCE operations for the core IOMMU code */
  284. ppc_md.tce_build = dart_build;
  285. ppc_md.tce_free = dart_free;
  286. ppc_md.tce_flush = dart_flush;
  287. /* Initialize the DART HW */
  288. if (dart_init(dn) == 0) {
  289. ppc_md.iommu_dev_setup = iommu_dev_setup_dart;
  290. ppc_md.iommu_bus_setup = iommu_bus_setup_dart;
  291. /* Setup pci_dma ops */
  292. pci_iommu_init();
  293. return;
  294. }
  295. bail:
  296. /* If init failed, use direct iommu and null setup functions */
  297. ppc_md.iommu_dev_setup = iommu_dev_setup_null;
  298. ppc_md.iommu_bus_setup = iommu_bus_setup_null;
  299. /* Setup pci_dma ops */
  300. pci_direct_iommu_init();
  301. }
  302. void __init alloc_dart_table(void)
  303. {
  304. /* Only reserve DART space if machine has more than 1GB of RAM
  305. * or if requested with iommu=on on cmdline.
  306. *
  307. * 1GB of RAM is picked as limit because some default devices
  308. * (i.e. Airport Extreme) have 30 bit address range limits.
  309. */
  310. if (iommu_is_off)
  311. return;
  312. if (!iommu_force_on && lmb_end_of_DRAM() <= 0x40000000ull)
  313. return;
  314. /* 512 pages (2MB) is max DART tablesize. */
  315. dart_tablesize = 1UL << 21;
  316. /* 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we
  317. * will blow up an entire large page anyway in the kernel mapping
  318. */
  319. dart_tablebase = (unsigned long)
  320. abs_to_virt(lmb_alloc_base(1UL<<24, 1UL<<24, 0x80000000L));
  321. printk(KERN_INFO "DART table allocated at: %lx\n", dart_tablebase);
  322. }