omap_hwmod_44xx_data.c 137 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2011 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/i2c.h>
  30. #include <plat/dmtimer.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "cm1_44xx.h"
  33. #include "cm2_44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "wd_timer.h"
  37. /* Base offset for all OMAP4 interrupts external to MPUSS */
  38. #define OMAP44XX_IRQ_GIC_START 32
  39. /* Base offset for all OMAP4 dma requests */
  40. #define OMAP44XX_DMA_REQ_START 1
  41. /* Backward references (IPs with Bus Master capability) */
  42. static struct omap_hwmod omap44xx_aess_hwmod;
  43. static struct omap_hwmod omap44xx_dma_system_hwmod;
  44. static struct omap_hwmod omap44xx_dmm_hwmod;
  45. static struct omap_hwmod omap44xx_dsp_hwmod;
  46. static struct omap_hwmod omap44xx_dss_hwmod;
  47. static struct omap_hwmod omap44xx_emif_fw_hwmod;
  48. static struct omap_hwmod omap44xx_hsi_hwmod;
  49. static struct omap_hwmod omap44xx_ipu_hwmod;
  50. static struct omap_hwmod omap44xx_iss_hwmod;
  51. static struct omap_hwmod omap44xx_iva_hwmod;
  52. static struct omap_hwmod omap44xx_l3_instr_hwmod;
  53. static struct omap_hwmod omap44xx_l3_main_1_hwmod;
  54. static struct omap_hwmod omap44xx_l3_main_2_hwmod;
  55. static struct omap_hwmod omap44xx_l3_main_3_hwmod;
  56. static struct omap_hwmod omap44xx_l4_abe_hwmod;
  57. static struct omap_hwmod omap44xx_l4_cfg_hwmod;
  58. static struct omap_hwmod omap44xx_l4_per_hwmod;
  59. static struct omap_hwmod omap44xx_l4_wkup_hwmod;
  60. static struct omap_hwmod omap44xx_mmc1_hwmod;
  61. static struct omap_hwmod omap44xx_mmc2_hwmod;
  62. static struct omap_hwmod omap44xx_mpu_hwmod;
  63. static struct omap_hwmod omap44xx_mpu_private_hwmod;
  64. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod;
  65. /*
  66. * Interconnects omap_hwmod structures
  67. * hwmods that compose the global OMAP interconnect
  68. */
  69. /*
  70. * 'dmm' class
  71. * instance(s): dmm
  72. */
  73. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  74. .name = "dmm",
  75. };
  76. /* dmm */
  77. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  78. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  79. { .irq = -1 }
  80. };
  81. /* l3_main_1 -> dmm */
  82. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  83. .master = &omap44xx_l3_main_1_hwmod,
  84. .slave = &omap44xx_dmm_hwmod,
  85. .clk = "l3_div_ck",
  86. .user = OCP_USER_SDMA,
  87. };
  88. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  89. {
  90. .pa_start = 0x4e000000,
  91. .pa_end = 0x4e0007ff,
  92. .flags = ADDR_TYPE_RT
  93. },
  94. { }
  95. };
  96. /* mpu -> dmm */
  97. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  98. .master = &omap44xx_mpu_hwmod,
  99. .slave = &omap44xx_dmm_hwmod,
  100. .clk = "l3_div_ck",
  101. .addr = omap44xx_dmm_addrs,
  102. .user = OCP_USER_MPU,
  103. };
  104. /* dmm slave ports */
  105. static struct omap_hwmod_ocp_if *omap44xx_dmm_slaves[] = {
  106. &omap44xx_l3_main_1__dmm,
  107. &omap44xx_mpu__dmm,
  108. };
  109. static struct omap_hwmod omap44xx_dmm_hwmod = {
  110. .name = "dmm",
  111. .class = &omap44xx_dmm_hwmod_class,
  112. .clkdm_name = "l3_emif_clkdm",
  113. .prcm = {
  114. .omap4 = {
  115. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  116. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  117. },
  118. },
  119. .slaves = omap44xx_dmm_slaves,
  120. .slaves_cnt = ARRAY_SIZE(omap44xx_dmm_slaves),
  121. .mpu_irqs = omap44xx_dmm_irqs,
  122. };
  123. /*
  124. * 'emif_fw' class
  125. * instance(s): emif_fw
  126. */
  127. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  128. .name = "emif_fw",
  129. };
  130. /* emif_fw */
  131. /* dmm -> emif_fw */
  132. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  133. .master = &omap44xx_dmm_hwmod,
  134. .slave = &omap44xx_emif_fw_hwmod,
  135. .clk = "l3_div_ck",
  136. .user = OCP_USER_MPU | OCP_USER_SDMA,
  137. };
  138. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  139. {
  140. .pa_start = 0x4a20c000,
  141. .pa_end = 0x4a20c0ff,
  142. .flags = ADDR_TYPE_RT
  143. },
  144. { }
  145. };
  146. /* l4_cfg -> emif_fw */
  147. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  148. .master = &omap44xx_l4_cfg_hwmod,
  149. .slave = &omap44xx_emif_fw_hwmod,
  150. .clk = "l4_div_ck",
  151. .addr = omap44xx_emif_fw_addrs,
  152. .user = OCP_USER_MPU,
  153. };
  154. /* emif_fw slave ports */
  155. static struct omap_hwmod_ocp_if *omap44xx_emif_fw_slaves[] = {
  156. &omap44xx_dmm__emif_fw,
  157. &omap44xx_l4_cfg__emif_fw,
  158. };
  159. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  160. .name = "emif_fw",
  161. .class = &omap44xx_emif_fw_hwmod_class,
  162. .clkdm_name = "l3_emif_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  166. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  167. },
  168. },
  169. .slaves = omap44xx_emif_fw_slaves,
  170. .slaves_cnt = ARRAY_SIZE(omap44xx_emif_fw_slaves),
  171. };
  172. /*
  173. * 'l3' class
  174. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  175. */
  176. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  177. .name = "l3",
  178. };
  179. /* l3_instr */
  180. /* iva -> l3_instr */
  181. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  182. .master = &omap44xx_iva_hwmod,
  183. .slave = &omap44xx_l3_instr_hwmod,
  184. .clk = "l3_div_ck",
  185. .user = OCP_USER_MPU | OCP_USER_SDMA,
  186. };
  187. /* l3_main_3 -> l3_instr */
  188. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  189. .master = &omap44xx_l3_main_3_hwmod,
  190. .slave = &omap44xx_l3_instr_hwmod,
  191. .clk = "l3_div_ck",
  192. .user = OCP_USER_MPU | OCP_USER_SDMA,
  193. };
  194. /* l3_instr slave ports */
  195. static struct omap_hwmod_ocp_if *omap44xx_l3_instr_slaves[] = {
  196. &omap44xx_iva__l3_instr,
  197. &omap44xx_l3_main_3__l3_instr,
  198. };
  199. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  200. .name = "l3_instr",
  201. .class = &omap44xx_l3_hwmod_class,
  202. .clkdm_name = "l3_instr_clkdm",
  203. .prcm = {
  204. .omap4 = {
  205. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  206. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  207. .modulemode = MODULEMODE_HWCTRL,
  208. },
  209. },
  210. .slaves = omap44xx_l3_instr_slaves,
  211. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_instr_slaves),
  212. };
  213. /* l3_main_1 */
  214. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  215. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  216. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  217. { .irq = -1 }
  218. };
  219. /* dsp -> l3_main_1 */
  220. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  221. .master = &omap44xx_dsp_hwmod,
  222. .slave = &omap44xx_l3_main_1_hwmod,
  223. .clk = "l3_div_ck",
  224. .user = OCP_USER_MPU | OCP_USER_SDMA,
  225. };
  226. /* dss -> l3_main_1 */
  227. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  228. .master = &omap44xx_dss_hwmod,
  229. .slave = &omap44xx_l3_main_1_hwmod,
  230. .clk = "l3_div_ck",
  231. .user = OCP_USER_MPU | OCP_USER_SDMA,
  232. };
  233. /* l3_main_2 -> l3_main_1 */
  234. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  235. .master = &omap44xx_l3_main_2_hwmod,
  236. .slave = &omap44xx_l3_main_1_hwmod,
  237. .clk = "l3_div_ck",
  238. .user = OCP_USER_MPU | OCP_USER_SDMA,
  239. };
  240. /* l4_cfg -> l3_main_1 */
  241. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  242. .master = &omap44xx_l4_cfg_hwmod,
  243. .slave = &omap44xx_l3_main_1_hwmod,
  244. .clk = "l4_div_ck",
  245. .user = OCP_USER_MPU | OCP_USER_SDMA,
  246. };
  247. /* mmc1 -> l3_main_1 */
  248. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  249. .master = &omap44xx_mmc1_hwmod,
  250. .slave = &omap44xx_l3_main_1_hwmod,
  251. .clk = "l3_div_ck",
  252. .user = OCP_USER_MPU | OCP_USER_SDMA,
  253. };
  254. /* mmc2 -> l3_main_1 */
  255. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  256. .master = &omap44xx_mmc2_hwmod,
  257. .slave = &omap44xx_l3_main_1_hwmod,
  258. .clk = "l3_div_ck",
  259. .user = OCP_USER_MPU | OCP_USER_SDMA,
  260. };
  261. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  262. {
  263. .pa_start = 0x44000000,
  264. .pa_end = 0x44000fff,
  265. .flags = ADDR_TYPE_RT
  266. },
  267. { }
  268. };
  269. /* mpu -> l3_main_1 */
  270. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  271. .master = &omap44xx_mpu_hwmod,
  272. .slave = &omap44xx_l3_main_1_hwmod,
  273. .clk = "l3_div_ck",
  274. .addr = omap44xx_l3_main_1_addrs,
  275. .user = OCP_USER_MPU,
  276. };
  277. /* l3_main_1 slave ports */
  278. static struct omap_hwmod_ocp_if *omap44xx_l3_main_1_slaves[] = {
  279. &omap44xx_dsp__l3_main_1,
  280. &omap44xx_dss__l3_main_1,
  281. &omap44xx_l3_main_2__l3_main_1,
  282. &omap44xx_l4_cfg__l3_main_1,
  283. &omap44xx_mmc1__l3_main_1,
  284. &omap44xx_mmc2__l3_main_1,
  285. &omap44xx_mpu__l3_main_1,
  286. };
  287. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  288. .name = "l3_main_1",
  289. .class = &omap44xx_l3_hwmod_class,
  290. .clkdm_name = "l3_1_clkdm",
  291. .mpu_irqs = omap44xx_l3_main_1_irqs,
  292. .prcm = {
  293. .omap4 = {
  294. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  295. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  296. },
  297. },
  298. .slaves = omap44xx_l3_main_1_slaves,
  299. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_1_slaves),
  300. };
  301. /* l3_main_2 */
  302. /* dma_system -> l3_main_2 */
  303. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  304. .master = &omap44xx_dma_system_hwmod,
  305. .slave = &omap44xx_l3_main_2_hwmod,
  306. .clk = "l3_div_ck",
  307. .user = OCP_USER_MPU | OCP_USER_SDMA,
  308. };
  309. /* hsi -> l3_main_2 */
  310. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  311. .master = &omap44xx_hsi_hwmod,
  312. .slave = &omap44xx_l3_main_2_hwmod,
  313. .clk = "l3_div_ck",
  314. .user = OCP_USER_MPU | OCP_USER_SDMA,
  315. };
  316. /* ipu -> l3_main_2 */
  317. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  318. .master = &omap44xx_ipu_hwmod,
  319. .slave = &omap44xx_l3_main_2_hwmod,
  320. .clk = "l3_div_ck",
  321. .user = OCP_USER_MPU | OCP_USER_SDMA,
  322. };
  323. /* iss -> l3_main_2 */
  324. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  325. .master = &omap44xx_iss_hwmod,
  326. .slave = &omap44xx_l3_main_2_hwmod,
  327. .clk = "l3_div_ck",
  328. .user = OCP_USER_MPU | OCP_USER_SDMA,
  329. };
  330. /* iva -> l3_main_2 */
  331. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  332. .master = &omap44xx_iva_hwmod,
  333. .slave = &omap44xx_l3_main_2_hwmod,
  334. .clk = "l3_div_ck",
  335. .user = OCP_USER_MPU | OCP_USER_SDMA,
  336. };
  337. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  338. {
  339. .pa_start = 0x44800000,
  340. .pa_end = 0x44801fff,
  341. .flags = ADDR_TYPE_RT
  342. },
  343. { }
  344. };
  345. /* l3_main_1 -> l3_main_2 */
  346. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  347. .master = &omap44xx_l3_main_1_hwmod,
  348. .slave = &omap44xx_l3_main_2_hwmod,
  349. .clk = "l3_div_ck",
  350. .addr = omap44xx_l3_main_2_addrs,
  351. .user = OCP_USER_MPU,
  352. };
  353. /* l4_cfg -> l3_main_2 */
  354. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  355. .master = &omap44xx_l4_cfg_hwmod,
  356. .slave = &omap44xx_l3_main_2_hwmod,
  357. .clk = "l4_div_ck",
  358. .user = OCP_USER_MPU | OCP_USER_SDMA,
  359. };
  360. /* usb_otg_hs -> l3_main_2 */
  361. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  362. .master = &omap44xx_usb_otg_hs_hwmod,
  363. .slave = &omap44xx_l3_main_2_hwmod,
  364. .clk = "l3_div_ck",
  365. .user = OCP_USER_MPU | OCP_USER_SDMA,
  366. };
  367. /* l3_main_2 slave ports */
  368. static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
  369. &omap44xx_dma_system__l3_main_2,
  370. &omap44xx_hsi__l3_main_2,
  371. &omap44xx_ipu__l3_main_2,
  372. &omap44xx_iss__l3_main_2,
  373. &omap44xx_iva__l3_main_2,
  374. &omap44xx_l3_main_1__l3_main_2,
  375. &omap44xx_l4_cfg__l3_main_2,
  376. &omap44xx_usb_otg_hs__l3_main_2,
  377. };
  378. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  379. .name = "l3_main_2",
  380. .class = &omap44xx_l3_hwmod_class,
  381. .clkdm_name = "l3_2_clkdm",
  382. .prcm = {
  383. .omap4 = {
  384. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  385. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  386. },
  387. },
  388. .slaves = omap44xx_l3_main_2_slaves,
  389. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_2_slaves),
  390. };
  391. /* l3_main_3 */
  392. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  393. {
  394. .pa_start = 0x45000000,
  395. .pa_end = 0x45000fff,
  396. .flags = ADDR_TYPE_RT
  397. },
  398. { }
  399. };
  400. /* l3_main_1 -> l3_main_3 */
  401. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  402. .master = &omap44xx_l3_main_1_hwmod,
  403. .slave = &omap44xx_l3_main_3_hwmod,
  404. .clk = "l3_div_ck",
  405. .addr = omap44xx_l3_main_3_addrs,
  406. .user = OCP_USER_MPU,
  407. };
  408. /* l3_main_2 -> l3_main_3 */
  409. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  410. .master = &omap44xx_l3_main_2_hwmod,
  411. .slave = &omap44xx_l3_main_3_hwmod,
  412. .clk = "l3_div_ck",
  413. .user = OCP_USER_MPU | OCP_USER_SDMA,
  414. };
  415. /* l4_cfg -> l3_main_3 */
  416. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  417. .master = &omap44xx_l4_cfg_hwmod,
  418. .slave = &omap44xx_l3_main_3_hwmod,
  419. .clk = "l4_div_ck",
  420. .user = OCP_USER_MPU | OCP_USER_SDMA,
  421. };
  422. /* l3_main_3 slave ports */
  423. static struct omap_hwmod_ocp_if *omap44xx_l3_main_3_slaves[] = {
  424. &omap44xx_l3_main_1__l3_main_3,
  425. &omap44xx_l3_main_2__l3_main_3,
  426. &omap44xx_l4_cfg__l3_main_3,
  427. };
  428. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  429. .name = "l3_main_3",
  430. .class = &omap44xx_l3_hwmod_class,
  431. .clkdm_name = "l3_instr_clkdm",
  432. .prcm = {
  433. .omap4 = {
  434. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  435. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  436. .modulemode = MODULEMODE_HWCTRL,
  437. },
  438. },
  439. .slaves = omap44xx_l3_main_3_slaves,
  440. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_3_slaves),
  441. };
  442. /*
  443. * 'l4' class
  444. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  445. */
  446. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  447. .name = "l4",
  448. };
  449. /* l4_abe */
  450. /* aess -> l4_abe */
  451. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  452. .master = &omap44xx_aess_hwmod,
  453. .slave = &omap44xx_l4_abe_hwmod,
  454. .clk = "ocp_abe_iclk",
  455. .user = OCP_USER_MPU | OCP_USER_SDMA,
  456. };
  457. /* dsp -> l4_abe */
  458. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  459. .master = &omap44xx_dsp_hwmod,
  460. .slave = &omap44xx_l4_abe_hwmod,
  461. .clk = "ocp_abe_iclk",
  462. .user = OCP_USER_MPU | OCP_USER_SDMA,
  463. };
  464. /* l3_main_1 -> l4_abe */
  465. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  466. .master = &omap44xx_l3_main_1_hwmod,
  467. .slave = &omap44xx_l4_abe_hwmod,
  468. .clk = "l3_div_ck",
  469. .user = OCP_USER_MPU | OCP_USER_SDMA,
  470. };
  471. /* mpu -> l4_abe */
  472. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  473. .master = &omap44xx_mpu_hwmod,
  474. .slave = &omap44xx_l4_abe_hwmod,
  475. .clk = "ocp_abe_iclk",
  476. .user = OCP_USER_MPU | OCP_USER_SDMA,
  477. };
  478. /* l4_abe slave ports */
  479. static struct omap_hwmod_ocp_if *omap44xx_l4_abe_slaves[] = {
  480. &omap44xx_aess__l4_abe,
  481. &omap44xx_dsp__l4_abe,
  482. &omap44xx_l3_main_1__l4_abe,
  483. &omap44xx_mpu__l4_abe,
  484. };
  485. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  486. .name = "l4_abe",
  487. .class = &omap44xx_l4_hwmod_class,
  488. .clkdm_name = "abe_clkdm",
  489. .prcm = {
  490. .omap4 = {
  491. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  492. },
  493. },
  494. .slaves = omap44xx_l4_abe_slaves,
  495. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_abe_slaves),
  496. };
  497. /* l4_cfg */
  498. /* l3_main_1 -> l4_cfg */
  499. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  500. .master = &omap44xx_l3_main_1_hwmod,
  501. .slave = &omap44xx_l4_cfg_hwmod,
  502. .clk = "l3_div_ck",
  503. .user = OCP_USER_MPU | OCP_USER_SDMA,
  504. };
  505. /* l4_cfg slave ports */
  506. static struct omap_hwmod_ocp_if *omap44xx_l4_cfg_slaves[] = {
  507. &omap44xx_l3_main_1__l4_cfg,
  508. };
  509. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  510. .name = "l4_cfg",
  511. .class = &omap44xx_l4_hwmod_class,
  512. .clkdm_name = "l4_cfg_clkdm",
  513. .prcm = {
  514. .omap4 = {
  515. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  516. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  517. },
  518. },
  519. .slaves = omap44xx_l4_cfg_slaves,
  520. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_cfg_slaves),
  521. };
  522. /* l4_per */
  523. /* l3_main_2 -> l4_per */
  524. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  525. .master = &omap44xx_l3_main_2_hwmod,
  526. .slave = &omap44xx_l4_per_hwmod,
  527. .clk = "l3_div_ck",
  528. .user = OCP_USER_MPU | OCP_USER_SDMA,
  529. };
  530. /* l4_per slave ports */
  531. static struct omap_hwmod_ocp_if *omap44xx_l4_per_slaves[] = {
  532. &omap44xx_l3_main_2__l4_per,
  533. };
  534. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  535. .name = "l4_per",
  536. .class = &omap44xx_l4_hwmod_class,
  537. .clkdm_name = "l4_per_clkdm",
  538. .prcm = {
  539. .omap4 = {
  540. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  541. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  542. },
  543. },
  544. .slaves = omap44xx_l4_per_slaves,
  545. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_per_slaves),
  546. };
  547. /* l4_wkup */
  548. /* l4_cfg -> l4_wkup */
  549. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  550. .master = &omap44xx_l4_cfg_hwmod,
  551. .slave = &omap44xx_l4_wkup_hwmod,
  552. .clk = "l4_div_ck",
  553. .user = OCP_USER_MPU | OCP_USER_SDMA,
  554. };
  555. /* l4_wkup slave ports */
  556. static struct omap_hwmod_ocp_if *omap44xx_l4_wkup_slaves[] = {
  557. &omap44xx_l4_cfg__l4_wkup,
  558. };
  559. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  560. .name = "l4_wkup",
  561. .class = &omap44xx_l4_hwmod_class,
  562. .clkdm_name = "l4_wkup_clkdm",
  563. .prcm = {
  564. .omap4 = {
  565. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  566. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  567. },
  568. },
  569. .slaves = omap44xx_l4_wkup_slaves,
  570. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_wkup_slaves),
  571. };
  572. /*
  573. * 'mpu_bus' class
  574. * instance(s): mpu_private
  575. */
  576. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  577. .name = "mpu_bus",
  578. };
  579. /* mpu_private */
  580. /* mpu -> mpu_private */
  581. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  582. .master = &omap44xx_mpu_hwmod,
  583. .slave = &omap44xx_mpu_private_hwmod,
  584. .clk = "l3_div_ck",
  585. .user = OCP_USER_MPU | OCP_USER_SDMA,
  586. };
  587. /* mpu_private slave ports */
  588. static struct omap_hwmod_ocp_if *omap44xx_mpu_private_slaves[] = {
  589. &omap44xx_mpu__mpu_private,
  590. };
  591. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  592. .name = "mpu_private",
  593. .class = &omap44xx_mpu_bus_hwmod_class,
  594. .clkdm_name = "mpuss_clkdm",
  595. .slaves = omap44xx_mpu_private_slaves,
  596. .slaves_cnt = ARRAY_SIZE(omap44xx_mpu_private_slaves),
  597. };
  598. /*
  599. * Modules omap_hwmod structures
  600. *
  601. * The following IPs are excluded for the moment because:
  602. * - They do not need an explicit SW control using omap_hwmod API.
  603. * - They still need to be validated with the driver
  604. * properly adapted to omap_hwmod / omap_device
  605. *
  606. * c2c
  607. * c2c_target_fw
  608. * cm_core
  609. * cm_core_aon
  610. * ctrl_module_core
  611. * ctrl_module_pad_core
  612. * ctrl_module_pad_wkup
  613. * ctrl_module_wkup
  614. * debugss
  615. * efuse_ctrl_cust
  616. * efuse_ctrl_std
  617. * elm
  618. * emif1
  619. * emif2
  620. * fdif
  621. * gpmc
  622. * gpu
  623. * hdq1w
  624. * mcasp
  625. * mpu_c0
  626. * mpu_c1
  627. * ocmc_ram
  628. * ocp2scp_usb_phy
  629. * ocp_wp_noc
  630. * prcm_mpu
  631. * prm
  632. * scrm
  633. * sl2if
  634. * slimbus1
  635. * slimbus2
  636. * usb_host_fs
  637. * usb_host_hs
  638. * usb_phy_cm
  639. * usb_tll_hs
  640. * usim
  641. */
  642. /*
  643. * 'aess' class
  644. * audio engine sub system
  645. */
  646. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  647. .rev_offs = 0x0000,
  648. .sysc_offs = 0x0010,
  649. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  650. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  651. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  652. MSTANDBY_SMART_WKUP),
  653. .sysc_fields = &omap_hwmod_sysc_type2,
  654. };
  655. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  656. .name = "aess",
  657. .sysc = &omap44xx_aess_sysc,
  658. };
  659. /* aess */
  660. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  661. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  662. { .irq = -1 }
  663. };
  664. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  665. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  666. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  667. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  668. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  669. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  670. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  671. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  672. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  673. { .dma_req = -1 }
  674. };
  675. /* aess master ports */
  676. static struct omap_hwmod_ocp_if *omap44xx_aess_masters[] = {
  677. &omap44xx_aess__l4_abe,
  678. };
  679. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  680. {
  681. .pa_start = 0x401f1000,
  682. .pa_end = 0x401f13ff,
  683. .flags = ADDR_TYPE_RT
  684. },
  685. { }
  686. };
  687. /* l4_abe -> aess */
  688. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  689. .master = &omap44xx_l4_abe_hwmod,
  690. .slave = &omap44xx_aess_hwmod,
  691. .clk = "ocp_abe_iclk",
  692. .addr = omap44xx_aess_addrs,
  693. .user = OCP_USER_MPU,
  694. };
  695. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  696. {
  697. .pa_start = 0x490f1000,
  698. .pa_end = 0x490f13ff,
  699. .flags = ADDR_TYPE_RT
  700. },
  701. { }
  702. };
  703. /* l4_abe -> aess (dma) */
  704. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  705. .master = &omap44xx_l4_abe_hwmod,
  706. .slave = &omap44xx_aess_hwmod,
  707. .clk = "ocp_abe_iclk",
  708. .addr = omap44xx_aess_dma_addrs,
  709. .user = OCP_USER_SDMA,
  710. };
  711. /* aess slave ports */
  712. static struct omap_hwmod_ocp_if *omap44xx_aess_slaves[] = {
  713. &omap44xx_l4_abe__aess,
  714. &omap44xx_l4_abe__aess_dma,
  715. };
  716. static struct omap_hwmod omap44xx_aess_hwmod = {
  717. .name = "aess",
  718. .class = &omap44xx_aess_hwmod_class,
  719. .clkdm_name = "abe_clkdm",
  720. .mpu_irqs = omap44xx_aess_irqs,
  721. .sdma_reqs = omap44xx_aess_sdma_reqs,
  722. .main_clk = "aess_fck",
  723. .prcm = {
  724. .omap4 = {
  725. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  726. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  727. .modulemode = MODULEMODE_SWCTRL,
  728. },
  729. },
  730. .slaves = omap44xx_aess_slaves,
  731. .slaves_cnt = ARRAY_SIZE(omap44xx_aess_slaves),
  732. .masters = omap44xx_aess_masters,
  733. .masters_cnt = ARRAY_SIZE(omap44xx_aess_masters),
  734. };
  735. /*
  736. * 'bandgap' class
  737. * bangap reference for ldo regulators
  738. */
  739. static struct omap_hwmod_class omap44xx_bandgap_hwmod_class = {
  740. .name = "bandgap",
  741. };
  742. /* bandgap */
  743. static struct omap_hwmod_opt_clk bandgap_opt_clks[] = {
  744. { .role = "fclk", .clk = "bandgap_fclk" },
  745. };
  746. static struct omap_hwmod omap44xx_bandgap_hwmod = {
  747. .name = "bandgap",
  748. .class = &omap44xx_bandgap_hwmod_class,
  749. .clkdm_name = "l4_wkup_clkdm",
  750. .prcm = {
  751. .omap4 = {
  752. .clkctrl_offs = OMAP4_CM_WKUP_BANDGAP_CLKCTRL_OFFSET,
  753. },
  754. },
  755. .opt_clks = bandgap_opt_clks,
  756. .opt_clks_cnt = ARRAY_SIZE(bandgap_opt_clks),
  757. };
  758. /*
  759. * 'counter' class
  760. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  761. */
  762. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  763. .rev_offs = 0x0000,
  764. .sysc_offs = 0x0004,
  765. .sysc_flags = SYSC_HAS_SIDLEMODE,
  766. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  767. SIDLE_SMART_WKUP),
  768. .sysc_fields = &omap_hwmod_sysc_type1,
  769. };
  770. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  771. .name = "counter",
  772. .sysc = &omap44xx_counter_sysc,
  773. };
  774. /* counter_32k */
  775. static struct omap_hwmod omap44xx_counter_32k_hwmod;
  776. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  777. {
  778. .pa_start = 0x4a304000,
  779. .pa_end = 0x4a30401f,
  780. .flags = ADDR_TYPE_RT
  781. },
  782. { }
  783. };
  784. /* l4_wkup -> counter_32k */
  785. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  786. .master = &omap44xx_l4_wkup_hwmod,
  787. .slave = &omap44xx_counter_32k_hwmod,
  788. .clk = "l4_wkup_clk_mux_ck",
  789. .addr = omap44xx_counter_32k_addrs,
  790. .user = OCP_USER_MPU | OCP_USER_SDMA,
  791. };
  792. /* counter_32k slave ports */
  793. static struct omap_hwmod_ocp_if *omap44xx_counter_32k_slaves[] = {
  794. &omap44xx_l4_wkup__counter_32k,
  795. };
  796. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  797. .name = "counter_32k",
  798. .class = &omap44xx_counter_hwmod_class,
  799. .clkdm_name = "l4_wkup_clkdm",
  800. .flags = HWMOD_SWSUP_SIDLE,
  801. .main_clk = "sys_32k_ck",
  802. .prcm = {
  803. .omap4 = {
  804. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  805. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  806. },
  807. },
  808. .slaves = omap44xx_counter_32k_slaves,
  809. .slaves_cnt = ARRAY_SIZE(omap44xx_counter_32k_slaves),
  810. };
  811. /*
  812. * 'dma' class
  813. * dma controller for data exchange between memory to memory (i.e. internal or
  814. * external memory) and gp peripherals to memory or memory to gp peripherals
  815. */
  816. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  817. .rev_offs = 0x0000,
  818. .sysc_offs = 0x002c,
  819. .syss_offs = 0x0028,
  820. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  821. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  822. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  823. SYSS_HAS_RESET_STATUS),
  824. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  825. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  826. .sysc_fields = &omap_hwmod_sysc_type1,
  827. };
  828. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  829. .name = "dma",
  830. .sysc = &omap44xx_dma_sysc,
  831. };
  832. /* dma dev_attr */
  833. static struct omap_dma_dev_attr dma_dev_attr = {
  834. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  835. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  836. .lch_count = 32,
  837. };
  838. /* dma_system */
  839. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  840. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  841. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  842. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  843. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  844. { .irq = -1 }
  845. };
  846. /* dma_system master ports */
  847. static struct omap_hwmod_ocp_if *omap44xx_dma_system_masters[] = {
  848. &omap44xx_dma_system__l3_main_2,
  849. };
  850. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  851. {
  852. .pa_start = 0x4a056000,
  853. .pa_end = 0x4a056fff,
  854. .flags = ADDR_TYPE_RT
  855. },
  856. { }
  857. };
  858. /* l4_cfg -> dma_system */
  859. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  860. .master = &omap44xx_l4_cfg_hwmod,
  861. .slave = &omap44xx_dma_system_hwmod,
  862. .clk = "l4_div_ck",
  863. .addr = omap44xx_dma_system_addrs,
  864. .user = OCP_USER_MPU | OCP_USER_SDMA,
  865. };
  866. /* dma_system slave ports */
  867. static struct omap_hwmod_ocp_if *omap44xx_dma_system_slaves[] = {
  868. &omap44xx_l4_cfg__dma_system,
  869. };
  870. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  871. .name = "dma_system",
  872. .class = &omap44xx_dma_hwmod_class,
  873. .clkdm_name = "l3_dma_clkdm",
  874. .mpu_irqs = omap44xx_dma_system_irqs,
  875. .main_clk = "l3_div_ck",
  876. .prcm = {
  877. .omap4 = {
  878. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  879. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  880. },
  881. },
  882. .dev_attr = &dma_dev_attr,
  883. .slaves = omap44xx_dma_system_slaves,
  884. .slaves_cnt = ARRAY_SIZE(omap44xx_dma_system_slaves),
  885. .masters = omap44xx_dma_system_masters,
  886. .masters_cnt = ARRAY_SIZE(omap44xx_dma_system_masters),
  887. };
  888. /*
  889. * 'dmic' class
  890. * digital microphone controller
  891. */
  892. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  893. .rev_offs = 0x0000,
  894. .sysc_offs = 0x0010,
  895. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  896. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  897. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  898. SIDLE_SMART_WKUP),
  899. .sysc_fields = &omap_hwmod_sysc_type2,
  900. };
  901. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  902. .name = "dmic",
  903. .sysc = &omap44xx_dmic_sysc,
  904. };
  905. /* dmic */
  906. static struct omap_hwmod omap44xx_dmic_hwmod;
  907. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  908. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  909. { .irq = -1 }
  910. };
  911. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  912. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  913. { .dma_req = -1 }
  914. };
  915. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  916. {
  917. .pa_start = 0x4012e000,
  918. .pa_end = 0x4012e07f,
  919. .flags = ADDR_TYPE_RT
  920. },
  921. { }
  922. };
  923. /* l4_abe -> dmic */
  924. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  925. .master = &omap44xx_l4_abe_hwmod,
  926. .slave = &omap44xx_dmic_hwmod,
  927. .clk = "ocp_abe_iclk",
  928. .addr = omap44xx_dmic_addrs,
  929. .user = OCP_USER_MPU,
  930. };
  931. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  932. {
  933. .pa_start = 0x4902e000,
  934. .pa_end = 0x4902e07f,
  935. .flags = ADDR_TYPE_RT
  936. },
  937. { }
  938. };
  939. /* l4_abe -> dmic (dma) */
  940. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  941. .master = &omap44xx_l4_abe_hwmod,
  942. .slave = &omap44xx_dmic_hwmod,
  943. .clk = "ocp_abe_iclk",
  944. .addr = omap44xx_dmic_dma_addrs,
  945. .user = OCP_USER_SDMA,
  946. };
  947. /* dmic slave ports */
  948. static struct omap_hwmod_ocp_if *omap44xx_dmic_slaves[] = {
  949. &omap44xx_l4_abe__dmic,
  950. &omap44xx_l4_abe__dmic_dma,
  951. };
  952. static struct omap_hwmod omap44xx_dmic_hwmod = {
  953. .name = "dmic",
  954. .class = &omap44xx_dmic_hwmod_class,
  955. .clkdm_name = "abe_clkdm",
  956. .mpu_irqs = omap44xx_dmic_irqs,
  957. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  958. .main_clk = "dmic_fck",
  959. .prcm = {
  960. .omap4 = {
  961. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  962. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  963. .modulemode = MODULEMODE_SWCTRL,
  964. },
  965. },
  966. .slaves = omap44xx_dmic_slaves,
  967. .slaves_cnt = ARRAY_SIZE(omap44xx_dmic_slaves),
  968. };
  969. /*
  970. * 'dsp' class
  971. * dsp sub-system
  972. */
  973. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  974. .name = "dsp",
  975. };
  976. /* dsp */
  977. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  978. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  979. { .irq = -1 }
  980. };
  981. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  982. { .name = "mmu_cache", .rst_shift = 1 },
  983. };
  984. static struct omap_hwmod_rst_info omap44xx_dsp_c0_resets[] = {
  985. { .name = "dsp", .rst_shift = 0 },
  986. };
  987. /* dsp -> iva */
  988. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  989. .master = &omap44xx_dsp_hwmod,
  990. .slave = &omap44xx_iva_hwmod,
  991. .clk = "dpll_iva_m5x2_ck",
  992. };
  993. /* dsp master ports */
  994. static struct omap_hwmod_ocp_if *omap44xx_dsp_masters[] = {
  995. &omap44xx_dsp__l3_main_1,
  996. &omap44xx_dsp__l4_abe,
  997. &omap44xx_dsp__iva,
  998. };
  999. /* l4_cfg -> dsp */
  1000. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  1001. .master = &omap44xx_l4_cfg_hwmod,
  1002. .slave = &omap44xx_dsp_hwmod,
  1003. .clk = "l4_div_ck",
  1004. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1005. };
  1006. /* dsp slave ports */
  1007. static struct omap_hwmod_ocp_if *omap44xx_dsp_slaves[] = {
  1008. &omap44xx_l4_cfg__dsp,
  1009. };
  1010. /* Pseudo hwmod for reset control purpose only */
  1011. static struct omap_hwmod omap44xx_dsp_c0_hwmod = {
  1012. .name = "dsp_c0",
  1013. .class = &omap44xx_dsp_hwmod_class,
  1014. .clkdm_name = "tesla_clkdm",
  1015. .flags = HWMOD_INIT_NO_RESET,
  1016. .rst_lines = omap44xx_dsp_c0_resets,
  1017. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_c0_resets),
  1018. .prcm = {
  1019. .omap4 = {
  1020. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1021. },
  1022. },
  1023. };
  1024. static struct omap_hwmod omap44xx_dsp_hwmod = {
  1025. .name = "dsp",
  1026. .class = &omap44xx_dsp_hwmod_class,
  1027. .clkdm_name = "tesla_clkdm",
  1028. .mpu_irqs = omap44xx_dsp_irqs,
  1029. .rst_lines = omap44xx_dsp_resets,
  1030. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  1031. .main_clk = "dsp_fck",
  1032. .prcm = {
  1033. .omap4 = {
  1034. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  1035. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1036. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  1037. .modulemode = MODULEMODE_HWCTRL,
  1038. },
  1039. },
  1040. .slaves = omap44xx_dsp_slaves,
  1041. .slaves_cnt = ARRAY_SIZE(omap44xx_dsp_slaves),
  1042. .masters = omap44xx_dsp_masters,
  1043. .masters_cnt = ARRAY_SIZE(omap44xx_dsp_masters),
  1044. };
  1045. /*
  1046. * 'dss' class
  1047. * display sub-system
  1048. */
  1049. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  1050. .rev_offs = 0x0000,
  1051. .syss_offs = 0x0014,
  1052. .sysc_flags = SYSS_HAS_RESET_STATUS,
  1053. };
  1054. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  1055. .name = "dss",
  1056. .sysc = &omap44xx_dss_sysc,
  1057. };
  1058. /* dss */
  1059. /* dss master ports */
  1060. static struct omap_hwmod_ocp_if *omap44xx_dss_masters[] = {
  1061. &omap44xx_dss__l3_main_1,
  1062. };
  1063. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  1064. {
  1065. .pa_start = 0x58000000,
  1066. .pa_end = 0x5800007f,
  1067. .flags = ADDR_TYPE_RT
  1068. },
  1069. { }
  1070. };
  1071. /* l3_main_2 -> dss */
  1072. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  1073. .master = &omap44xx_l3_main_2_hwmod,
  1074. .slave = &omap44xx_dss_hwmod,
  1075. .clk = "dss_fck",
  1076. .addr = omap44xx_dss_dma_addrs,
  1077. .user = OCP_USER_SDMA,
  1078. };
  1079. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  1080. {
  1081. .pa_start = 0x48040000,
  1082. .pa_end = 0x4804007f,
  1083. .flags = ADDR_TYPE_RT
  1084. },
  1085. { }
  1086. };
  1087. /* l4_per -> dss */
  1088. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  1089. .master = &omap44xx_l4_per_hwmod,
  1090. .slave = &omap44xx_dss_hwmod,
  1091. .clk = "l4_div_ck",
  1092. .addr = omap44xx_dss_addrs,
  1093. .user = OCP_USER_MPU,
  1094. };
  1095. /* dss slave ports */
  1096. static struct omap_hwmod_ocp_if *omap44xx_dss_slaves[] = {
  1097. &omap44xx_l3_main_2__dss,
  1098. &omap44xx_l4_per__dss,
  1099. };
  1100. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  1101. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1102. { .role = "tv_clk", .clk = "dss_tv_clk" },
  1103. { .role = "dss_clk", .clk = "dss_dss_clk" },
  1104. { .role = "video_clk", .clk = "dss_48mhz_clk" },
  1105. };
  1106. static struct omap_hwmod omap44xx_dss_hwmod = {
  1107. .name = "dss_core",
  1108. .class = &omap44xx_dss_hwmod_class,
  1109. .clkdm_name = "l3_dss_clkdm",
  1110. .main_clk = "dss_dss_clk",
  1111. .prcm = {
  1112. .omap4 = {
  1113. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1114. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1115. },
  1116. },
  1117. .opt_clks = dss_opt_clks,
  1118. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  1119. .slaves = omap44xx_dss_slaves,
  1120. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_slaves),
  1121. .masters = omap44xx_dss_masters,
  1122. .masters_cnt = ARRAY_SIZE(omap44xx_dss_masters),
  1123. };
  1124. /*
  1125. * 'dispc' class
  1126. * display controller
  1127. */
  1128. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  1129. .rev_offs = 0x0000,
  1130. .sysc_offs = 0x0010,
  1131. .syss_offs = 0x0014,
  1132. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1133. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  1134. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1135. SYSS_HAS_RESET_STATUS),
  1136. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1137. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1138. .sysc_fields = &omap_hwmod_sysc_type1,
  1139. };
  1140. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  1141. .name = "dispc",
  1142. .sysc = &omap44xx_dispc_sysc,
  1143. };
  1144. /* dss_dispc */
  1145. static struct omap_hwmod omap44xx_dss_dispc_hwmod;
  1146. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  1147. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  1148. { .irq = -1 }
  1149. };
  1150. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  1151. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  1152. { .dma_req = -1 }
  1153. };
  1154. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  1155. {
  1156. .pa_start = 0x58001000,
  1157. .pa_end = 0x58001fff,
  1158. .flags = ADDR_TYPE_RT
  1159. },
  1160. { }
  1161. };
  1162. /* l3_main_2 -> dss_dispc */
  1163. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  1164. .master = &omap44xx_l3_main_2_hwmod,
  1165. .slave = &omap44xx_dss_dispc_hwmod,
  1166. .clk = "dss_fck",
  1167. .addr = omap44xx_dss_dispc_dma_addrs,
  1168. .user = OCP_USER_SDMA,
  1169. };
  1170. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  1171. {
  1172. .pa_start = 0x48041000,
  1173. .pa_end = 0x48041fff,
  1174. .flags = ADDR_TYPE_RT
  1175. },
  1176. { }
  1177. };
  1178. /* l4_per -> dss_dispc */
  1179. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  1180. .master = &omap44xx_l4_per_hwmod,
  1181. .slave = &omap44xx_dss_dispc_hwmod,
  1182. .clk = "l4_div_ck",
  1183. .addr = omap44xx_dss_dispc_addrs,
  1184. .user = OCP_USER_MPU,
  1185. };
  1186. /* dss_dispc slave ports */
  1187. static struct omap_hwmod_ocp_if *omap44xx_dss_dispc_slaves[] = {
  1188. &omap44xx_l3_main_2__dss_dispc,
  1189. &omap44xx_l4_per__dss_dispc,
  1190. };
  1191. static struct omap_hwmod_opt_clk dss_dispc_opt_clks[] = {
  1192. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1193. { .role = "tv_clk", .clk = "dss_tv_clk" },
  1194. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  1195. };
  1196. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  1197. .name = "dss_dispc",
  1198. .class = &omap44xx_dispc_hwmod_class,
  1199. .clkdm_name = "l3_dss_clkdm",
  1200. .mpu_irqs = omap44xx_dss_dispc_irqs,
  1201. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  1202. .main_clk = "dss_dss_clk",
  1203. .prcm = {
  1204. .omap4 = {
  1205. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1206. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1207. },
  1208. },
  1209. .opt_clks = dss_dispc_opt_clks,
  1210. .opt_clks_cnt = ARRAY_SIZE(dss_dispc_opt_clks),
  1211. .slaves = omap44xx_dss_dispc_slaves,
  1212. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dispc_slaves),
  1213. };
  1214. /*
  1215. * 'dsi' class
  1216. * display serial interface controller
  1217. */
  1218. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  1219. .rev_offs = 0x0000,
  1220. .sysc_offs = 0x0010,
  1221. .syss_offs = 0x0014,
  1222. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1223. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1224. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1225. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1226. .sysc_fields = &omap_hwmod_sysc_type1,
  1227. };
  1228. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  1229. .name = "dsi",
  1230. .sysc = &omap44xx_dsi_sysc,
  1231. };
  1232. /* dss_dsi1 */
  1233. static struct omap_hwmod omap44xx_dss_dsi1_hwmod;
  1234. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  1235. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  1236. { .irq = -1 }
  1237. };
  1238. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  1239. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  1240. { .dma_req = -1 }
  1241. };
  1242. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  1243. {
  1244. .pa_start = 0x58004000,
  1245. .pa_end = 0x580041ff,
  1246. .flags = ADDR_TYPE_RT
  1247. },
  1248. { }
  1249. };
  1250. /* l3_main_2 -> dss_dsi1 */
  1251. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  1252. .master = &omap44xx_l3_main_2_hwmod,
  1253. .slave = &omap44xx_dss_dsi1_hwmod,
  1254. .clk = "dss_fck",
  1255. .addr = omap44xx_dss_dsi1_dma_addrs,
  1256. .user = OCP_USER_SDMA,
  1257. };
  1258. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  1259. {
  1260. .pa_start = 0x48044000,
  1261. .pa_end = 0x480441ff,
  1262. .flags = ADDR_TYPE_RT
  1263. },
  1264. { }
  1265. };
  1266. /* l4_per -> dss_dsi1 */
  1267. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  1268. .master = &omap44xx_l4_per_hwmod,
  1269. .slave = &omap44xx_dss_dsi1_hwmod,
  1270. .clk = "l4_div_ck",
  1271. .addr = omap44xx_dss_dsi1_addrs,
  1272. .user = OCP_USER_MPU,
  1273. };
  1274. /* dss_dsi1 slave ports */
  1275. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi1_slaves[] = {
  1276. &omap44xx_l3_main_2__dss_dsi1,
  1277. &omap44xx_l4_per__dss_dsi1,
  1278. };
  1279. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  1280. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1281. };
  1282. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  1283. .name = "dss_dsi1",
  1284. .class = &omap44xx_dsi_hwmod_class,
  1285. .clkdm_name = "l3_dss_clkdm",
  1286. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  1287. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  1288. .main_clk = "dss_dss_clk",
  1289. .prcm = {
  1290. .omap4 = {
  1291. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1292. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1293. },
  1294. },
  1295. .opt_clks = dss_dsi1_opt_clks,
  1296. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  1297. .slaves = omap44xx_dss_dsi1_slaves,
  1298. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi1_slaves),
  1299. };
  1300. /* dss_dsi2 */
  1301. static struct omap_hwmod omap44xx_dss_dsi2_hwmod;
  1302. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  1303. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  1304. { .irq = -1 }
  1305. };
  1306. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  1307. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  1308. { .dma_req = -1 }
  1309. };
  1310. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  1311. {
  1312. .pa_start = 0x58005000,
  1313. .pa_end = 0x580051ff,
  1314. .flags = ADDR_TYPE_RT
  1315. },
  1316. { }
  1317. };
  1318. /* l3_main_2 -> dss_dsi2 */
  1319. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  1320. .master = &omap44xx_l3_main_2_hwmod,
  1321. .slave = &omap44xx_dss_dsi2_hwmod,
  1322. .clk = "dss_fck",
  1323. .addr = omap44xx_dss_dsi2_dma_addrs,
  1324. .user = OCP_USER_SDMA,
  1325. };
  1326. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  1327. {
  1328. .pa_start = 0x48045000,
  1329. .pa_end = 0x480451ff,
  1330. .flags = ADDR_TYPE_RT
  1331. },
  1332. { }
  1333. };
  1334. /* l4_per -> dss_dsi2 */
  1335. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  1336. .master = &omap44xx_l4_per_hwmod,
  1337. .slave = &omap44xx_dss_dsi2_hwmod,
  1338. .clk = "l4_div_ck",
  1339. .addr = omap44xx_dss_dsi2_addrs,
  1340. .user = OCP_USER_MPU,
  1341. };
  1342. /* dss_dsi2 slave ports */
  1343. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi2_slaves[] = {
  1344. &omap44xx_l3_main_2__dss_dsi2,
  1345. &omap44xx_l4_per__dss_dsi2,
  1346. };
  1347. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  1348. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1349. };
  1350. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  1351. .name = "dss_dsi2",
  1352. .class = &omap44xx_dsi_hwmod_class,
  1353. .clkdm_name = "l3_dss_clkdm",
  1354. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  1355. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  1356. .main_clk = "dss_dss_clk",
  1357. .prcm = {
  1358. .omap4 = {
  1359. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1360. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1361. },
  1362. },
  1363. .opt_clks = dss_dsi2_opt_clks,
  1364. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  1365. .slaves = omap44xx_dss_dsi2_slaves,
  1366. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi2_slaves),
  1367. };
  1368. /*
  1369. * 'hdmi' class
  1370. * hdmi controller
  1371. */
  1372. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  1373. .rev_offs = 0x0000,
  1374. .sysc_offs = 0x0010,
  1375. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1376. SYSC_HAS_SOFTRESET),
  1377. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1378. SIDLE_SMART_WKUP),
  1379. .sysc_fields = &omap_hwmod_sysc_type2,
  1380. };
  1381. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  1382. .name = "hdmi",
  1383. .sysc = &omap44xx_hdmi_sysc,
  1384. };
  1385. /* dss_hdmi */
  1386. static struct omap_hwmod omap44xx_dss_hdmi_hwmod;
  1387. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  1388. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  1389. { .irq = -1 }
  1390. };
  1391. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  1392. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  1393. { .dma_req = -1 }
  1394. };
  1395. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  1396. {
  1397. .pa_start = 0x58006000,
  1398. .pa_end = 0x58006fff,
  1399. .flags = ADDR_TYPE_RT
  1400. },
  1401. { }
  1402. };
  1403. /* l3_main_2 -> dss_hdmi */
  1404. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  1405. .master = &omap44xx_l3_main_2_hwmod,
  1406. .slave = &omap44xx_dss_hdmi_hwmod,
  1407. .clk = "dss_fck",
  1408. .addr = omap44xx_dss_hdmi_dma_addrs,
  1409. .user = OCP_USER_SDMA,
  1410. };
  1411. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  1412. {
  1413. .pa_start = 0x48046000,
  1414. .pa_end = 0x48046fff,
  1415. .flags = ADDR_TYPE_RT
  1416. },
  1417. { }
  1418. };
  1419. /* l4_per -> dss_hdmi */
  1420. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  1421. .master = &omap44xx_l4_per_hwmod,
  1422. .slave = &omap44xx_dss_hdmi_hwmod,
  1423. .clk = "l4_div_ck",
  1424. .addr = omap44xx_dss_hdmi_addrs,
  1425. .user = OCP_USER_MPU,
  1426. };
  1427. /* dss_hdmi slave ports */
  1428. static struct omap_hwmod_ocp_if *omap44xx_dss_hdmi_slaves[] = {
  1429. &omap44xx_l3_main_2__dss_hdmi,
  1430. &omap44xx_l4_per__dss_hdmi,
  1431. };
  1432. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  1433. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1434. };
  1435. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  1436. .name = "dss_hdmi",
  1437. .class = &omap44xx_hdmi_hwmod_class,
  1438. .clkdm_name = "l3_dss_clkdm",
  1439. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  1440. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  1441. .main_clk = "dss_dss_clk",
  1442. .prcm = {
  1443. .omap4 = {
  1444. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1445. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1446. },
  1447. },
  1448. .opt_clks = dss_hdmi_opt_clks,
  1449. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  1450. .slaves = omap44xx_dss_hdmi_slaves,
  1451. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_hdmi_slaves),
  1452. };
  1453. /*
  1454. * 'rfbi' class
  1455. * remote frame buffer interface
  1456. */
  1457. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  1458. .rev_offs = 0x0000,
  1459. .sysc_offs = 0x0010,
  1460. .syss_offs = 0x0014,
  1461. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1462. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1463. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1464. .sysc_fields = &omap_hwmod_sysc_type1,
  1465. };
  1466. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  1467. .name = "rfbi",
  1468. .sysc = &omap44xx_rfbi_sysc,
  1469. };
  1470. /* dss_rfbi */
  1471. static struct omap_hwmod omap44xx_dss_rfbi_hwmod;
  1472. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  1473. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  1474. { .dma_req = -1 }
  1475. };
  1476. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  1477. {
  1478. .pa_start = 0x58002000,
  1479. .pa_end = 0x580020ff,
  1480. .flags = ADDR_TYPE_RT
  1481. },
  1482. { }
  1483. };
  1484. /* l3_main_2 -> dss_rfbi */
  1485. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  1486. .master = &omap44xx_l3_main_2_hwmod,
  1487. .slave = &omap44xx_dss_rfbi_hwmod,
  1488. .clk = "dss_fck",
  1489. .addr = omap44xx_dss_rfbi_dma_addrs,
  1490. .user = OCP_USER_SDMA,
  1491. };
  1492. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  1493. {
  1494. .pa_start = 0x48042000,
  1495. .pa_end = 0x480420ff,
  1496. .flags = ADDR_TYPE_RT
  1497. },
  1498. { }
  1499. };
  1500. /* l4_per -> dss_rfbi */
  1501. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  1502. .master = &omap44xx_l4_per_hwmod,
  1503. .slave = &omap44xx_dss_rfbi_hwmod,
  1504. .clk = "l4_div_ck",
  1505. .addr = omap44xx_dss_rfbi_addrs,
  1506. .user = OCP_USER_MPU,
  1507. };
  1508. /* dss_rfbi slave ports */
  1509. static struct omap_hwmod_ocp_if *omap44xx_dss_rfbi_slaves[] = {
  1510. &omap44xx_l3_main_2__dss_rfbi,
  1511. &omap44xx_l4_per__dss_rfbi,
  1512. };
  1513. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  1514. { .role = "ick", .clk = "dss_fck" },
  1515. };
  1516. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  1517. .name = "dss_rfbi",
  1518. .class = &omap44xx_rfbi_hwmod_class,
  1519. .clkdm_name = "l3_dss_clkdm",
  1520. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  1521. .main_clk = "dss_dss_clk",
  1522. .prcm = {
  1523. .omap4 = {
  1524. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1525. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1526. },
  1527. },
  1528. .opt_clks = dss_rfbi_opt_clks,
  1529. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  1530. .slaves = omap44xx_dss_rfbi_slaves,
  1531. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_rfbi_slaves),
  1532. };
  1533. /*
  1534. * 'venc' class
  1535. * video encoder
  1536. */
  1537. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  1538. .name = "venc",
  1539. };
  1540. /* dss_venc */
  1541. static struct omap_hwmod omap44xx_dss_venc_hwmod;
  1542. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  1543. {
  1544. .pa_start = 0x58003000,
  1545. .pa_end = 0x580030ff,
  1546. .flags = ADDR_TYPE_RT
  1547. },
  1548. { }
  1549. };
  1550. /* l3_main_2 -> dss_venc */
  1551. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  1552. .master = &omap44xx_l3_main_2_hwmod,
  1553. .slave = &omap44xx_dss_venc_hwmod,
  1554. .clk = "dss_fck",
  1555. .addr = omap44xx_dss_venc_dma_addrs,
  1556. .user = OCP_USER_SDMA,
  1557. };
  1558. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  1559. {
  1560. .pa_start = 0x48043000,
  1561. .pa_end = 0x480430ff,
  1562. .flags = ADDR_TYPE_RT
  1563. },
  1564. { }
  1565. };
  1566. /* l4_per -> dss_venc */
  1567. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  1568. .master = &omap44xx_l4_per_hwmod,
  1569. .slave = &omap44xx_dss_venc_hwmod,
  1570. .clk = "l4_div_ck",
  1571. .addr = omap44xx_dss_venc_addrs,
  1572. .user = OCP_USER_MPU,
  1573. };
  1574. /* dss_venc slave ports */
  1575. static struct omap_hwmod_ocp_if *omap44xx_dss_venc_slaves[] = {
  1576. &omap44xx_l3_main_2__dss_venc,
  1577. &omap44xx_l4_per__dss_venc,
  1578. };
  1579. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  1580. .name = "dss_venc",
  1581. .class = &omap44xx_venc_hwmod_class,
  1582. .clkdm_name = "l3_dss_clkdm",
  1583. .main_clk = "dss_dss_clk",
  1584. .prcm = {
  1585. .omap4 = {
  1586. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1587. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1588. },
  1589. },
  1590. .slaves = omap44xx_dss_venc_slaves,
  1591. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_venc_slaves),
  1592. };
  1593. /*
  1594. * 'gpio' class
  1595. * general purpose io module
  1596. */
  1597. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  1598. .rev_offs = 0x0000,
  1599. .sysc_offs = 0x0010,
  1600. .syss_offs = 0x0114,
  1601. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1602. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1603. SYSS_HAS_RESET_STATUS),
  1604. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1605. SIDLE_SMART_WKUP),
  1606. .sysc_fields = &omap_hwmod_sysc_type1,
  1607. };
  1608. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1609. .name = "gpio",
  1610. .sysc = &omap44xx_gpio_sysc,
  1611. .rev = 2,
  1612. };
  1613. /* gpio dev_attr */
  1614. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1615. .bank_width = 32,
  1616. .dbck_flag = true,
  1617. };
  1618. /* gpio1 */
  1619. static struct omap_hwmod omap44xx_gpio1_hwmod;
  1620. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1621. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1622. { .irq = -1 }
  1623. };
  1624. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  1625. {
  1626. .pa_start = 0x4a310000,
  1627. .pa_end = 0x4a3101ff,
  1628. .flags = ADDR_TYPE_RT
  1629. },
  1630. { }
  1631. };
  1632. /* l4_wkup -> gpio1 */
  1633. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  1634. .master = &omap44xx_l4_wkup_hwmod,
  1635. .slave = &omap44xx_gpio1_hwmod,
  1636. .clk = "l4_wkup_clk_mux_ck",
  1637. .addr = omap44xx_gpio1_addrs,
  1638. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1639. };
  1640. /* gpio1 slave ports */
  1641. static struct omap_hwmod_ocp_if *omap44xx_gpio1_slaves[] = {
  1642. &omap44xx_l4_wkup__gpio1,
  1643. };
  1644. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1645. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1646. };
  1647. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1648. .name = "gpio1",
  1649. .class = &omap44xx_gpio_hwmod_class,
  1650. .clkdm_name = "l4_wkup_clkdm",
  1651. .mpu_irqs = omap44xx_gpio1_irqs,
  1652. .main_clk = "gpio1_ick",
  1653. .prcm = {
  1654. .omap4 = {
  1655. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1656. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1657. .modulemode = MODULEMODE_HWCTRL,
  1658. },
  1659. },
  1660. .opt_clks = gpio1_opt_clks,
  1661. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1662. .dev_attr = &gpio_dev_attr,
  1663. .slaves = omap44xx_gpio1_slaves,
  1664. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio1_slaves),
  1665. };
  1666. /* gpio2 */
  1667. static struct omap_hwmod omap44xx_gpio2_hwmod;
  1668. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1669. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1670. { .irq = -1 }
  1671. };
  1672. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  1673. {
  1674. .pa_start = 0x48055000,
  1675. .pa_end = 0x480551ff,
  1676. .flags = ADDR_TYPE_RT
  1677. },
  1678. { }
  1679. };
  1680. /* l4_per -> gpio2 */
  1681. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  1682. .master = &omap44xx_l4_per_hwmod,
  1683. .slave = &omap44xx_gpio2_hwmod,
  1684. .clk = "l4_div_ck",
  1685. .addr = omap44xx_gpio2_addrs,
  1686. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1687. };
  1688. /* gpio2 slave ports */
  1689. static struct omap_hwmod_ocp_if *omap44xx_gpio2_slaves[] = {
  1690. &omap44xx_l4_per__gpio2,
  1691. };
  1692. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1693. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1694. };
  1695. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1696. .name = "gpio2",
  1697. .class = &omap44xx_gpio_hwmod_class,
  1698. .clkdm_name = "l4_per_clkdm",
  1699. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1700. .mpu_irqs = omap44xx_gpio2_irqs,
  1701. .main_clk = "gpio2_ick",
  1702. .prcm = {
  1703. .omap4 = {
  1704. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1705. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1706. .modulemode = MODULEMODE_HWCTRL,
  1707. },
  1708. },
  1709. .opt_clks = gpio2_opt_clks,
  1710. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1711. .dev_attr = &gpio_dev_attr,
  1712. .slaves = omap44xx_gpio2_slaves,
  1713. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio2_slaves),
  1714. };
  1715. /* gpio3 */
  1716. static struct omap_hwmod omap44xx_gpio3_hwmod;
  1717. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1718. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1719. { .irq = -1 }
  1720. };
  1721. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  1722. {
  1723. .pa_start = 0x48057000,
  1724. .pa_end = 0x480571ff,
  1725. .flags = ADDR_TYPE_RT
  1726. },
  1727. { }
  1728. };
  1729. /* l4_per -> gpio3 */
  1730. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  1731. .master = &omap44xx_l4_per_hwmod,
  1732. .slave = &omap44xx_gpio3_hwmod,
  1733. .clk = "l4_div_ck",
  1734. .addr = omap44xx_gpio3_addrs,
  1735. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1736. };
  1737. /* gpio3 slave ports */
  1738. static struct omap_hwmod_ocp_if *omap44xx_gpio3_slaves[] = {
  1739. &omap44xx_l4_per__gpio3,
  1740. };
  1741. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1742. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1743. };
  1744. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1745. .name = "gpio3",
  1746. .class = &omap44xx_gpio_hwmod_class,
  1747. .clkdm_name = "l4_per_clkdm",
  1748. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1749. .mpu_irqs = omap44xx_gpio3_irqs,
  1750. .main_clk = "gpio3_ick",
  1751. .prcm = {
  1752. .omap4 = {
  1753. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1754. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1755. .modulemode = MODULEMODE_HWCTRL,
  1756. },
  1757. },
  1758. .opt_clks = gpio3_opt_clks,
  1759. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1760. .dev_attr = &gpio_dev_attr,
  1761. .slaves = omap44xx_gpio3_slaves,
  1762. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio3_slaves),
  1763. };
  1764. /* gpio4 */
  1765. static struct omap_hwmod omap44xx_gpio4_hwmod;
  1766. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1767. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1768. { .irq = -1 }
  1769. };
  1770. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  1771. {
  1772. .pa_start = 0x48059000,
  1773. .pa_end = 0x480591ff,
  1774. .flags = ADDR_TYPE_RT
  1775. },
  1776. { }
  1777. };
  1778. /* l4_per -> gpio4 */
  1779. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  1780. .master = &omap44xx_l4_per_hwmod,
  1781. .slave = &omap44xx_gpio4_hwmod,
  1782. .clk = "l4_div_ck",
  1783. .addr = omap44xx_gpio4_addrs,
  1784. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1785. };
  1786. /* gpio4 slave ports */
  1787. static struct omap_hwmod_ocp_if *omap44xx_gpio4_slaves[] = {
  1788. &omap44xx_l4_per__gpio4,
  1789. };
  1790. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1791. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1792. };
  1793. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1794. .name = "gpio4",
  1795. .class = &omap44xx_gpio_hwmod_class,
  1796. .clkdm_name = "l4_per_clkdm",
  1797. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1798. .mpu_irqs = omap44xx_gpio4_irqs,
  1799. .main_clk = "gpio4_ick",
  1800. .prcm = {
  1801. .omap4 = {
  1802. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1803. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1804. .modulemode = MODULEMODE_HWCTRL,
  1805. },
  1806. },
  1807. .opt_clks = gpio4_opt_clks,
  1808. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1809. .dev_attr = &gpio_dev_attr,
  1810. .slaves = omap44xx_gpio4_slaves,
  1811. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio4_slaves),
  1812. };
  1813. /* gpio5 */
  1814. static struct omap_hwmod omap44xx_gpio5_hwmod;
  1815. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1816. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1817. { .irq = -1 }
  1818. };
  1819. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  1820. {
  1821. .pa_start = 0x4805b000,
  1822. .pa_end = 0x4805b1ff,
  1823. .flags = ADDR_TYPE_RT
  1824. },
  1825. { }
  1826. };
  1827. /* l4_per -> gpio5 */
  1828. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  1829. .master = &omap44xx_l4_per_hwmod,
  1830. .slave = &omap44xx_gpio5_hwmod,
  1831. .clk = "l4_div_ck",
  1832. .addr = omap44xx_gpio5_addrs,
  1833. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1834. };
  1835. /* gpio5 slave ports */
  1836. static struct omap_hwmod_ocp_if *omap44xx_gpio5_slaves[] = {
  1837. &omap44xx_l4_per__gpio5,
  1838. };
  1839. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1840. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1841. };
  1842. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1843. .name = "gpio5",
  1844. .class = &omap44xx_gpio_hwmod_class,
  1845. .clkdm_name = "l4_per_clkdm",
  1846. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1847. .mpu_irqs = omap44xx_gpio5_irqs,
  1848. .main_clk = "gpio5_ick",
  1849. .prcm = {
  1850. .omap4 = {
  1851. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1852. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1853. .modulemode = MODULEMODE_HWCTRL,
  1854. },
  1855. },
  1856. .opt_clks = gpio5_opt_clks,
  1857. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1858. .dev_attr = &gpio_dev_attr,
  1859. .slaves = omap44xx_gpio5_slaves,
  1860. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio5_slaves),
  1861. };
  1862. /* gpio6 */
  1863. static struct omap_hwmod omap44xx_gpio6_hwmod;
  1864. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1865. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1866. { .irq = -1 }
  1867. };
  1868. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  1869. {
  1870. .pa_start = 0x4805d000,
  1871. .pa_end = 0x4805d1ff,
  1872. .flags = ADDR_TYPE_RT
  1873. },
  1874. { }
  1875. };
  1876. /* l4_per -> gpio6 */
  1877. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  1878. .master = &omap44xx_l4_per_hwmod,
  1879. .slave = &omap44xx_gpio6_hwmod,
  1880. .clk = "l4_div_ck",
  1881. .addr = omap44xx_gpio6_addrs,
  1882. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1883. };
  1884. /* gpio6 slave ports */
  1885. static struct omap_hwmod_ocp_if *omap44xx_gpio6_slaves[] = {
  1886. &omap44xx_l4_per__gpio6,
  1887. };
  1888. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1889. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1890. };
  1891. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1892. .name = "gpio6",
  1893. .class = &omap44xx_gpio_hwmod_class,
  1894. .clkdm_name = "l4_per_clkdm",
  1895. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1896. .mpu_irqs = omap44xx_gpio6_irqs,
  1897. .main_clk = "gpio6_ick",
  1898. .prcm = {
  1899. .omap4 = {
  1900. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1901. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1902. .modulemode = MODULEMODE_HWCTRL,
  1903. },
  1904. },
  1905. .opt_clks = gpio6_opt_clks,
  1906. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1907. .dev_attr = &gpio_dev_attr,
  1908. .slaves = omap44xx_gpio6_slaves,
  1909. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio6_slaves),
  1910. };
  1911. /*
  1912. * 'hsi' class
  1913. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1914. * serial if)
  1915. */
  1916. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1917. .rev_offs = 0x0000,
  1918. .sysc_offs = 0x0010,
  1919. .syss_offs = 0x0014,
  1920. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1921. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1922. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1923. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1924. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1925. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1926. .sysc_fields = &omap_hwmod_sysc_type1,
  1927. };
  1928. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1929. .name = "hsi",
  1930. .sysc = &omap44xx_hsi_sysc,
  1931. };
  1932. /* hsi */
  1933. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1934. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1935. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1936. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1937. { .irq = -1 }
  1938. };
  1939. /* hsi master ports */
  1940. static struct omap_hwmod_ocp_if *omap44xx_hsi_masters[] = {
  1941. &omap44xx_hsi__l3_main_2,
  1942. };
  1943. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  1944. {
  1945. .pa_start = 0x4a058000,
  1946. .pa_end = 0x4a05bfff,
  1947. .flags = ADDR_TYPE_RT
  1948. },
  1949. { }
  1950. };
  1951. /* l4_cfg -> hsi */
  1952. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  1953. .master = &omap44xx_l4_cfg_hwmod,
  1954. .slave = &omap44xx_hsi_hwmod,
  1955. .clk = "l4_div_ck",
  1956. .addr = omap44xx_hsi_addrs,
  1957. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1958. };
  1959. /* hsi slave ports */
  1960. static struct omap_hwmod_ocp_if *omap44xx_hsi_slaves[] = {
  1961. &omap44xx_l4_cfg__hsi,
  1962. };
  1963. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1964. .name = "hsi",
  1965. .class = &omap44xx_hsi_hwmod_class,
  1966. .clkdm_name = "l3_init_clkdm",
  1967. .mpu_irqs = omap44xx_hsi_irqs,
  1968. .main_clk = "hsi_fck",
  1969. .prcm = {
  1970. .omap4 = {
  1971. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1972. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1973. .modulemode = MODULEMODE_HWCTRL,
  1974. },
  1975. },
  1976. .slaves = omap44xx_hsi_slaves,
  1977. .slaves_cnt = ARRAY_SIZE(omap44xx_hsi_slaves),
  1978. .masters = omap44xx_hsi_masters,
  1979. .masters_cnt = ARRAY_SIZE(omap44xx_hsi_masters),
  1980. };
  1981. /*
  1982. * 'i2c' class
  1983. * multimaster high-speed i2c controller
  1984. */
  1985. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1986. .sysc_offs = 0x0010,
  1987. .syss_offs = 0x0090,
  1988. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1989. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1990. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1991. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1992. SIDLE_SMART_WKUP),
  1993. .sysc_fields = &omap_hwmod_sysc_type1,
  1994. };
  1995. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1996. .name = "i2c",
  1997. .sysc = &omap44xx_i2c_sysc,
  1998. .rev = OMAP_I2C_IP_VERSION_2,
  1999. .reset = &omap_i2c_reset,
  2000. };
  2001. static struct omap_i2c_dev_attr i2c_dev_attr = {
  2002. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  2003. };
  2004. /* i2c1 */
  2005. static struct omap_hwmod omap44xx_i2c1_hwmod;
  2006. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  2007. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  2008. { .irq = -1 }
  2009. };
  2010. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  2011. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  2012. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  2013. { .dma_req = -1 }
  2014. };
  2015. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  2016. {
  2017. .pa_start = 0x48070000,
  2018. .pa_end = 0x480700ff,
  2019. .flags = ADDR_TYPE_RT
  2020. },
  2021. { }
  2022. };
  2023. /* l4_per -> i2c1 */
  2024. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  2025. .master = &omap44xx_l4_per_hwmod,
  2026. .slave = &omap44xx_i2c1_hwmod,
  2027. .clk = "l4_div_ck",
  2028. .addr = omap44xx_i2c1_addrs,
  2029. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2030. };
  2031. /* i2c1 slave ports */
  2032. static struct omap_hwmod_ocp_if *omap44xx_i2c1_slaves[] = {
  2033. &omap44xx_l4_per__i2c1,
  2034. };
  2035. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  2036. .name = "i2c1",
  2037. .class = &omap44xx_i2c_hwmod_class,
  2038. .clkdm_name = "l4_per_clkdm",
  2039. .flags = HWMOD_16BIT_REG,
  2040. .mpu_irqs = omap44xx_i2c1_irqs,
  2041. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  2042. .main_clk = "i2c1_fck",
  2043. .prcm = {
  2044. .omap4 = {
  2045. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  2046. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  2047. .modulemode = MODULEMODE_SWCTRL,
  2048. },
  2049. },
  2050. .slaves = omap44xx_i2c1_slaves,
  2051. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c1_slaves),
  2052. .dev_attr = &i2c_dev_attr,
  2053. };
  2054. /* i2c2 */
  2055. static struct omap_hwmod omap44xx_i2c2_hwmod;
  2056. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  2057. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  2058. { .irq = -1 }
  2059. };
  2060. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  2061. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  2062. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  2063. { .dma_req = -1 }
  2064. };
  2065. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  2066. {
  2067. .pa_start = 0x48072000,
  2068. .pa_end = 0x480720ff,
  2069. .flags = ADDR_TYPE_RT
  2070. },
  2071. { }
  2072. };
  2073. /* l4_per -> i2c2 */
  2074. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  2075. .master = &omap44xx_l4_per_hwmod,
  2076. .slave = &omap44xx_i2c2_hwmod,
  2077. .clk = "l4_div_ck",
  2078. .addr = omap44xx_i2c2_addrs,
  2079. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2080. };
  2081. /* i2c2 slave ports */
  2082. static struct omap_hwmod_ocp_if *omap44xx_i2c2_slaves[] = {
  2083. &omap44xx_l4_per__i2c2,
  2084. };
  2085. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  2086. .name = "i2c2",
  2087. .class = &omap44xx_i2c_hwmod_class,
  2088. .clkdm_name = "l4_per_clkdm",
  2089. .flags = HWMOD_16BIT_REG,
  2090. .mpu_irqs = omap44xx_i2c2_irqs,
  2091. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  2092. .main_clk = "i2c2_fck",
  2093. .prcm = {
  2094. .omap4 = {
  2095. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  2096. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  2097. .modulemode = MODULEMODE_SWCTRL,
  2098. },
  2099. },
  2100. .slaves = omap44xx_i2c2_slaves,
  2101. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c2_slaves),
  2102. .dev_attr = &i2c_dev_attr,
  2103. };
  2104. /* i2c3 */
  2105. static struct omap_hwmod omap44xx_i2c3_hwmod;
  2106. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  2107. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  2108. { .irq = -1 }
  2109. };
  2110. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  2111. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  2112. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  2113. { .dma_req = -1 }
  2114. };
  2115. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  2116. {
  2117. .pa_start = 0x48060000,
  2118. .pa_end = 0x480600ff,
  2119. .flags = ADDR_TYPE_RT
  2120. },
  2121. { }
  2122. };
  2123. /* l4_per -> i2c3 */
  2124. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  2125. .master = &omap44xx_l4_per_hwmod,
  2126. .slave = &omap44xx_i2c3_hwmod,
  2127. .clk = "l4_div_ck",
  2128. .addr = omap44xx_i2c3_addrs,
  2129. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2130. };
  2131. /* i2c3 slave ports */
  2132. static struct omap_hwmod_ocp_if *omap44xx_i2c3_slaves[] = {
  2133. &omap44xx_l4_per__i2c3,
  2134. };
  2135. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  2136. .name = "i2c3",
  2137. .class = &omap44xx_i2c_hwmod_class,
  2138. .clkdm_name = "l4_per_clkdm",
  2139. .flags = HWMOD_16BIT_REG,
  2140. .mpu_irqs = omap44xx_i2c3_irqs,
  2141. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  2142. .main_clk = "i2c3_fck",
  2143. .prcm = {
  2144. .omap4 = {
  2145. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  2146. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  2147. .modulemode = MODULEMODE_SWCTRL,
  2148. },
  2149. },
  2150. .slaves = omap44xx_i2c3_slaves,
  2151. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c3_slaves),
  2152. .dev_attr = &i2c_dev_attr,
  2153. };
  2154. /* i2c4 */
  2155. static struct omap_hwmod omap44xx_i2c4_hwmod;
  2156. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  2157. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  2158. { .irq = -1 }
  2159. };
  2160. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  2161. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  2162. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  2163. { .dma_req = -1 }
  2164. };
  2165. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  2166. {
  2167. .pa_start = 0x48350000,
  2168. .pa_end = 0x483500ff,
  2169. .flags = ADDR_TYPE_RT
  2170. },
  2171. { }
  2172. };
  2173. /* l4_per -> i2c4 */
  2174. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  2175. .master = &omap44xx_l4_per_hwmod,
  2176. .slave = &omap44xx_i2c4_hwmod,
  2177. .clk = "l4_div_ck",
  2178. .addr = omap44xx_i2c4_addrs,
  2179. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2180. };
  2181. /* i2c4 slave ports */
  2182. static struct omap_hwmod_ocp_if *omap44xx_i2c4_slaves[] = {
  2183. &omap44xx_l4_per__i2c4,
  2184. };
  2185. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  2186. .name = "i2c4",
  2187. .class = &omap44xx_i2c_hwmod_class,
  2188. .clkdm_name = "l4_per_clkdm",
  2189. .flags = HWMOD_16BIT_REG,
  2190. .mpu_irqs = omap44xx_i2c4_irqs,
  2191. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  2192. .main_clk = "i2c4_fck",
  2193. .prcm = {
  2194. .omap4 = {
  2195. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  2196. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  2197. .modulemode = MODULEMODE_SWCTRL,
  2198. },
  2199. },
  2200. .slaves = omap44xx_i2c4_slaves,
  2201. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c4_slaves),
  2202. .dev_attr = &i2c_dev_attr,
  2203. };
  2204. /*
  2205. * 'ipu' class
  2206. * imaging processor unit
  2207. */
  2208. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  2209. .name = "ipu",
  2210. };
  2211. /* ipu */
  2212. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  2213. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  2214. { .irq = -1 }
  2215. };
  2216. static struct omap_hwmod_rst_info omap44xx_ipu_c0_resets[] = {
  2217. { .name = "cpu0", .rst_shift = 0 },
  2218. };
  2219. static struct omap_hwmod_rst_info omap44xx_ipu_c1_resets[] = {
  2220. { .name = "cpu1", .rst_shift = 1 },
  2221. };
  2222. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  2223. { .name = "mmu_cache", .rst_shift = 2 },
  2224. };
  2225. /* ipu master ports */
  2226. static struct omap_hwmod_ocp_if *omap44xx_ipu_masters[] = {
  2227. &omap44xx_ipu__l3_main_2,
  2228. };
  2229. /* l3_main_2 -> ipu */
  2230. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  2231. .master = &omap44xx_l3_main_2_hwmod,
  2232. .slave = &omap44xx_ipu_hwmod,
  2233. .clk = "l3_div_ck",
  2234. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2235. };
  2236. /* ipu slave ports */
  2237. static struct omap_hwmod_ocp_if *omap44xx_ipu_slaves[] = {
  2238. &omap44xx_l3_main_2__ipu,
  2239. };
  2240. /* Pseudo hwmod for reset control purpose only */
  2241. static struct omap_hwmod omap44xx_ipu_c0_hwmod = {
  2242. .name = "ipu_c0",
  2243. .class = &omap44xx_ipu_hwmod_class,
  2244. .clkdm_name = "ducati_clkdm",
  2245. .flags = HWMOD_INIT_NO_RESET,
  2246. .rst_lines = omap44xx_ipu_c0_resets,
  2247. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c0_resets),
  2248. .prcm = {
  2249. .omap4 = {
  2250. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2251. },
  2252. },
  2253. };
  2254. /* Pseudo hwmod for reset control purpose only */
  2255. static struct omap_hwmod omap44xx_ipu_c1_hwmod = {
  2256. .name = "ipu_c1",
  2257. .class = &omap44xx_ipu_hwmod_class,
  2258. .clkdm_name = "ducati_clkdm",
  2259. .flags = HWMOD_INIT_NO_RESET,
  2260. .rst_lines = omap44xx_ipu_c1_resets,
  2261. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c1_resets),
  2262. .prcm = {
  2263. .omap4 = {
  2264. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2265. },
  2266. },
  2267. };
  2268. static struct omap_hwmod omap44xx_ipu_hwmod = {
  2269. .name = "ipu",
  2270. .class = &omap44xx_ipu_hwmod_class,
  2271. .clkdm_name = "ducati_clkdm",
  2272. .mpu_irqs = omap44xx_ipu_irqs,
  2273. .rst_lines = omap44xx_ipu_resets,
  2274. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  2275. .main_clk = "ipu_fck",
  2276. .prcm = {
  2277. .omap4 = {
  2278. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2279. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2280. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2281. .modulemode = MODULEMODE_HWCTRL,
  2282. },
  2283. },
  2284. .slaves = omap44xx_ipu_slaves,
  2285. .slaves_cnt = ARRAY_SIZE(omap44xx_ipu_slaves),
  2286. .masters = omap44xx_ipu_masters,
  2287. .masters_cnt = ARRAY_SIZE(omap44xx_ipu_masters),
  2288. };
  2289. /*
  2290. * 'iss' class
  2291. * external images sensor pixel data processor
  2292. */
  2293. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  2294. .rev_offs = 0x0000,
  2295. .sysc_offs = 0x0010,
  2296. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  2297. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2298. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2299. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2300. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2301. .sysc_fields = &omap_hwmod_sysc_type2,
  2302. };
  2303. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  2304. .name = "iss",
  2305. .sysc = &omap44xx_iss_sysc,
  2306. };
  2307. /* iss */
  2308. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  2309. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  2310. { .irq = -1 }
  2311. };
  2312. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  2313. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  2314. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  2315. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  2316. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  2317. { .dma_req = -1 }
  2318. };
  2319. /* iss master ports */
  2320. static struct omap_hwmod_ocp_if *omap44xx_iss_masters[] = {
  2321. &omap44xx_iss__l3_main_2,
  2322. };
  2323. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  2324. {
  2325. .pa_start = 0x52000000,
  2326. .pa_end = 0x520000ff,
  2327. .flags = ADDR_TYPE_RT
  2328. },
  2329. { }
  2330. };
  2331. /* l3_main_2 -> iss */
  2332. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  2333. .master = &omap44xx_l3_main_2_hwmod,
  2334. .slave = &omap44xx_iss_hwmod,
  2335. .clk = "l3_div_ck",
  2336. .addr = omap44xx_iss_addrs,
  2337. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2338. };
  2339. /* iss slave ports */
  2340. static struct omap_hwmod_ocp_if *omap44xx_iss_slaves[] = {
  2341. &omap44xx_l3_main_2__iss,
  2342. };
  2343. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  2344. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  2345. };
  2346. static struct omap_hwmod omap44xx_iss_hwmod = {
  2347. .name = "iss",
  2348. .class = &omap44xx_iss_hwmod_class,
  2349. .clkdm_name = "iss_clkdm",
  2350. .mpu_irqs = omap44xx_iss_irqs,
  2351. .sdma_reqs = omap44xx_iss_sdma_reqs,
  2352. .main_clk = "iss_fck",
  2353. .prcm = {
  2354. .omap4 = {
  2355. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  2356. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  2357. .modulemode = MODULEMODE_SWCTRL,
  2358. },
  2359. },
  2360. .opt_clks = iss_opt_clks,
  2361. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  2362. .slaves = omap44xx_iss_slaves,
  2363. .slaves_cnt = ARRAY_SIZE(omap44xx_iss_slaves),
  2364. .masters = omap44xx_iss_masters,
  2365. .masters_cnt = ARRAY_SIZE(omap44xx_iss_masters),
  2366. };
  2367. /*
  2368. * 'iva' class
  2369. * multi-standard video encoder/decoder hardware accelerator
  2370. */
  2371. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  2372. .name = "iva",
  2373. };
  2374. /* iva */
  2375. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  2376. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  2377. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  2378. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  2379. { .irq = -1 }
  2380. };
  2381. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  2382. { .name = "logic", .rst_shift = 2 },
  2383. };
  2384. static struct omap_hwmod_rst_info omap44xx_iva_seq0_resets[] = {
  2385. { .name = "seq0", .rst_shift = 0 },
  2386. };
  2387. static struct omap_hwmod_rst_info omap44xx_iva_seq1_resets[] = {
  2388. { .name = "seq1", .rst_shift = 1 },
  2389. };
  2390. /* iva master ports */
  2391. static struct omap_hwmod_ocp_if *omap44xx_iva_masters[] = {
  2392. &omap44xx_iva__l3_main_2,
  2393. &omap44xx_iva__l3_instr,
  2394. };
  2395. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  2396. {
  2397. .pa_start = 0x5a000000,
  2398. .pa_end = 0x5a07ffff,
  2399. .flags = ADDR_TYPE_RT
  2400. },
  2401. { }
  2402. };
  2403. /* l3_main_2 -> iva */
  2404. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  2405. .master = &omap44xx_l3_main_2_hwmod,
  2406. .slave = &omap44xx_iva_hwmod,
  2407. .clk = "l3_div_ck",
  2408. .addr = omap44xx_iva_addrs,
  2409. .user = OCP_USER_MPU,
  2410. };
  2411. /* iva slave ports */
  2412. static struct omap_hwmod_ocp_if *omap44xx_iva_slaves[] = {
  2413. &omap44xx_dsp__iva,
  2414. &omap44xx_l3_main_2__iva,
  2415. };
  2416. /* Pseudo hwmod for reset control purpose only */
  2417. static struct omap_hwmod omap44xx_iva_seq0_hwmod = {
  2418. .name = "iva_seq0",
  2419. .class = &omap44xx_iva_hwmod_class,
  2420. .clkdm_name = "ivahd_clkdm",
  2421. .flags = HWMOD_INIT_NO_RESET,
  2422. .rst_lines = omap44xx_iva_seq0_resets,
  2423. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq0_resets),
  2424. .prcm = {
  2425. .omap4 = {
  2426. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2427. },
  2428. },
  2429. };
  2430. /* Pseudo hwmod for reset control purpose only */
  2431. static struct omap_hwmod omap44xx_iva_seq1_hwmod = {
  2432. .name = "iva_seq1",
  2433. .class = &omap44xx_iva_hwmod_class,
  2434. .clkdm_name = "ivahd_clkdm",
  2435. .flags = HWMOD_INIT_NO_RESET,
  2436. .rst_lines = omap44xx_iva_seq1_resets,
  2437. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq1_resets),
  2438. .prcm = {
  2439. .omap4 = {
  2440. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2441. },
  2442. },
  2443. };
  2444. static struct omap_hwmod omap44xx_iva_hwmod = {
  2445. .name = "iva",
  2446. .class = &omap44xx_iva_hwmod_class,
  2447. .clkdm_name = "ivahd_clkdm",
  2448. .mpu_irqs = omap44xx_iva_irqs,
  2449. .rst_lines = omap44xx_iva_resets,
  2450. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  2451. .main_clk = "iva_fck",
  2452. .prcm = {
  2453. .omap4 = {
  2454. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  2455. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2456. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  2457. .modulemode = MODULEMODE_HWCTRL,
  2458. },
  2459. },
  2460. .slaves = omap44xx_iva_slaves,
  2461. .slaves_cnt = ARRAY_SIZE(omap44xx_iva_slaves),
  2462. .masters = omap44xx_iva_masters,
  2463. .masters_cnt = ARRAY_SIZE(omap44xx_iva_masters),
  2464. };
  2465. /*
  2466. * 'kbd' class
  2467. * keyboard controller
  2468. */
  2469. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  2470. .rev_offs = 0x0000,
  2471. .sysc_offs = 0x0010,
  2472. .syss_offs = 0x0014,
  2473. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2474. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2475. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2476. SYSS_HAS_RESET_STATUS),
  2477. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2478. .sysc_fields = &omap_hwmod_sysc_type1,
  2479. };
  2480. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  2481. .name = "kbd",
  2482. .sysc = &omap44xx_kbd_sysc,
  2483. };
  2484. /* kbd */
  2485. static struct omap_hwmod omap44xx_kbd_hwmod;
  2486. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  2487. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  2488. { .irq = -1 }
  2489. };
  2490. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  2491. {
  2492. .pa_start = 0x4a31c000,
  2493. .pa_end = 0x4a31c07f,
  2494. .flags = ADDR_TYPE_RT
  2495. },
  2496. { }
  2497. };
  2498. /* l4_wkup -> kbd */
  2499. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  2500. .master = &omap44xx_l4_wkup_hwmod,
  2501. .slave = &omap44xx_kbd_hwmod,
  2502. .clk = "l4_wkup_clk_mux_ck",
  2503. .addr = omap44xx_kbd_addrs,
  2504. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2505. };
  2506. /* kbd slave ports */
  2507. static struct omap_hwmod_ocp_if *omap44xx_kbd_slaves[] = {
  2508. &omap44xx_l4_wkup__kbd,
  2509. };
  2510. static struct omap_hwmod omap44xx_kbd_hwmod = {
  2511. .name = "kbd",
  2512. .class = &omap44xx_kbd_hwmod_class,
  2513. .clkdm_name = "l4_wkup_clkdm",
  2514. .mpu_irqs = omap44xx_kbd_irqs,
  2515. .main_clk = "kbd_fck",
  2516. .prcm = {
  2517. .omap4 = {
  2518. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  2519. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  2520. .modulemode = MODULEMODE_SWCTRL,
  2521. },
  2522. },
  2523. .slaves = omap44xx_kbd_slaves,
  2524. .slaves_cnt = ARRAY_SIZE(omap44xx_kbd_slaves),
  2525. };
  2526. /*
  2527. * 'mailbox' class
  2528. * mailbox module allowing communication between the on-chip processors using a
  2529. * queued mailbox-interrupt mechanism.
  2530. */
  2531. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  2532. .rev_offs = 0x0000,
  2533. .sysc_offs = 0x0010,
  2534. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2535. SYSC_HAS_SOFTRESET),
  2536. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2537. .sysc_fields = &omap_hwmod_sysc_type2,
  2538. };
  2539. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  2540. .name = "mailbox",
  2541. .sysc = &omap44xx_mailbox_sysc,
  2542. };
  2543. /* mailbox */
  2544. static struct omap_hwmod omap44xx_mailbox_hwmod;
  2545. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  2546. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  2547. { .irq = -1 }
  2548. };
  2549. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  2550. {
  2551. .pa_start = 0x4a0f4000,
  2552. .pa_end = 0x4a0f41ff,
  2553. .flags = ADDR_TYPE_RT
  2554. },
  2555. { }
  2556. };
  2557. /* l4_cfg -> mailbox */
  2558. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  2559. .master = &omap44xx_l4_cfg_hwmod,
  2560. .slave = &omap44xx_mailbox_hwmod,
  2561. .clk = "l4_div_ck",
  2562. .addr = omap44xx_mailbox_addrs,
  2563. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2564. };
  2565. /* mailbox slave ports */
  2566. static struct omap_hwmod_ocp_if *omap44xx_mailbox_slaves[] = {
  2567. &omap44xx_l4_cfg__mailbox,
  2568. };
  2569. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  2570. .name = "mailbox",
  2571. .class = &omap44xx_mailbox_hwmod_class,
  2572. .clkdm_name = "l4_cfg_clkdm",
  2573. .mpu_irqs = omap44xx_mailbox_irqs,
  2574. .prcm = {
  2575. .omap4 = {
  2576. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  2577. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  2578. },
  2579. },
  2580. .slaves = omap44xx_mailbox_slaves,
  2581. .slaves_cnt = ARRAY_SIZE(omap44xx_mailbox_slaves),
  2582. };
  2583. /*
  2584. * 'mcbsp' class
  2585. * multi channel buffered serial port controller
  2586. */
  2587. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  2588. .sysc_offs = 0x008c,
  2589. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  2590. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2591. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2592. .sysc_fields = &omap_hwmod_sysc_type1,
  2593. };
  2594. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  2595. .name = "mcbsp",
  2596. .sysc = &omap44xx_mcbsp_sysc,
  2597. .rev = MCBSP_CONFIG_TYPE4,
  2598. };
  2599. /* mcbsp1 */
  2600. static struct omap_hwmod omap44xx_mcbsp1_hwmod;
  2601. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  2602. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  2603. { .irq = -1 }
  2604. };
  2605. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  2606. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  2607. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  2608. { .dma_req = -1 }
  2609. };
  2610. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  2611. {
  2612. .name = "mpu",
  2613. .pa_start = 0x40122000,
  2614. .pa_end = 0x401220ff,
  2615. .flags = ADDR_TYPE_RT
  2616. },
  2617. { }
  2618. };
  2619. /* l4_abe -> mcbsp1 */
  2620. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  2621. .master = &omap44xx_l4_abe_hwmod,
  2622. .slave = &omap44xx_mcbsp1_hwmod,
  2623. .clk = "ocp_abe_iclk",
  2624. .addr = omap44xx_mcbsp1_addrs,
  2625. .user = OCP_USER_MPU,
  2626. };
  2627. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  2628. {
  2629. .name = "dma",
  2630. .pa_start = 0x49022000,
  2631. .pa_end = 0x490220ff,
  2632. .flags = ADDR_TYPE_RT
  2633. },
  2634. { }
  2635. };
  2636. /* l4_abe -> mcbsp1 (dma) */
  2637. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  2638. .master = &omap44xx_l4_abe_hwmod,
  2639. .slave = &omap44xx_mcbsp1_hwmod,
  2640. .clk = "ocp_abe_iclk",
  2641. .addr = omap44xx_mcbsp1_dma_addrs,
  2642. .user = OCP_USER_SDMA,
  2643. };
  2644. /* mcbsp1 slave ports */
  2645. static struct omap_hwmod_ocp_if *omap44xx_mcbsp1_slaves[] = {
  2646. &omap44xx_l4_abe__mcbsp1,
  2647. &omap44xx_l4_abe__mcbsp1_dma,
  2648. };
  2649. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  2650. .name = "mcbsp1",
  2651. .class = &omap44xx_mcbsp_hwmod_class,
  2652. .clkdm_name = "abe_clkdm",
  2653. .mpu_irqs = omap44xx_mcbsp1_irqs,
  2654. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  2655. .main_clk = "mcbsp1_fck",
  2656. .prcm = {
  2657. .omap4 = {
  2658. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  2659. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  2660. .modulemode = MODULEMODE_SWCTRL,
  2661. },
  2662. },
  2663. .slaves = omap44xx_mcbsp1_slaves,
  2664. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp1_slaves),
  2665. };
  2666. /* mcbsp2 */
  2667. static struct omap_hwmod omap44xx_mcbsp2_hwmod;
  2668. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  2669. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  2670. { .irq = -1 }
  2671. };
  2672. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  2673. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  2674. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  2675. { .dma_req = -1 }
  2676. };
  2677. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  2678. {
  2679. .name = "mpu",
  2680. .pa_start = 0x40124000,
  2681. .pa_end = 0x401240ff,
  2682. .flags = ADDR_TYPE_RT
  2683. },
  2684. { }
  2685. };
  2686. /* l4_abe -> mcbsp2 */
  2687. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  2688. .master = &omap44xx_l4_abe_hwmod,
  2689. .slave = &omap44xx_mcbsp2_hwmod,
  2690. .clk = "ocp_abe_iclk",
  2691. .addr = omap44xx_mcbsp2_addrs,
  2692. .user = OCP_USER_MPU,
  2693. };
  2694. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  2695. {
  2696. .name = "dma",
  2697. .pa_start = 0x49024000,
  2698. .pa_end = 0x490240ff,
  2699. .flags = ADDR_TYPE_RT
  2700. },
  2701. { }
  2702. };
  2703. /* l4_abe -> mcbsp2 (dma) */
  2704. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  2705. .master = &omap44xx_l4_abe_hwmod,
  2706. .slave = &omap44xx_mcbsp2_hwmod,
  2707. .clk = "ocp_abe_iclk",
  2708. .addr = omap44xx_mcbsp2_dma_addrs,
  2709. .user = OCP_USER_SDMA,
  2710. };
  2711. /* mcbsp2 slave ports */
  2712. static struct omap_hwmod_ocp_if *omap44xx_mcbsp2_slaves[] = {
  2713. &omap44xx_l4_abe__mcbsp2,
  2714. &omap44xx_l4_abe__mcbsp2_dma,
  2715. };
  2716. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  2717. .name = "mcbsp2",
  2718. .class = &omap44xx_mcbsp_hwmod_class,
  2719. .clkdm_name = "abe_clkdm",
  2720. .mpu_irqs = omap44xx_mcbsp2_irqs,
  2721. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  2722. .main_clk = "mcbsp2_fck",
  2723. .prcm = {
  2724. .omap4 = {
  2725. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  2726. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  2727. .modulemode = MODULEMODE_SWCTRL,
  2728. },
  2729. },
  2730. .slaves = omap44xx_mcbsp2_slaves,
  2731. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp2_slaves),
  2732. };
  2733. /* mcbsp3 */
  2734. static struct omap_hwmod omap44xx_mcbsp3_hwmod;
  2735. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  2736. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  2737. { .irq = -1 }
  2738. };
  2739. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  2740. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  2741. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  2742. { .dma_req = -1 }
  2743. };
  2744. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  2745. {
  2746. .name = "mpu",
  2747. .pa_start = 0x40126000,
  2748. .pa_end = 0x401260ff,
  2749. .flags = ADDR_TYPE_RT
  2750. },
  2751. { }
  2752. };
  2753. /* l4_abe -> mcbsp3 */
  2754. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  2755. .master = &omap44xx_l4_abe_hwmod,
  2756. .slave = &omap44xx_mcbsp3_hwmod,
  2757. .clk = "ocp_abe_iclk",
  2758. .addr = omap44xx_mcbsp3_addrs,
  2759. .user = OCP_USER_MPU,
  2760. };
  2761. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  2762. {
  2763. .name = "dma",
  2764. .pa_start = 0x49026000,
  2765. .pa_end = 0x490260ff,
  2766. .flags = ADDR_TYPE_RT
  2767. },
  2768. { }
  2769. };
  2770. /* l4_abe -> mcbsp3 (dma) */
  2771. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  2772. .master = &omap44xx_l4_abe_hwmod,
  2773. .slave = &omap44xx_mcbsp3_hwmod,
  2774. .clk = "ocp_abe_iclk",
  2775. .addr = omap44xx_mcbsp3_dma_addrs,
  2776. .user = OCP_USER_SDMA,
  2777. };
  2778. /* mcbsp3 slave ports */
  2779. static struct omap_hwmod_ocp_if *omap44xx_mcbsp3_slaves[] = {
  2780. &omap44xx_l4_abe__mcbsp3,
  2781. &omap44xx_l4_abe__mcbsp3_dma,
  2782. };
  2783. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  2784. .name = "mcbsp3",
  2785. .class = &omap44xx_mcbsp_hwmod_class,
  2786. .clkdm_name = "abe_clkdm",
  2787. .mpu_irqs = omap44xx_mcbsp3_irqs,
  2788. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  2789. .main_clk = "mcbsp3_fck",
  2790. .prcm = {
  2791. .omap4 = {
  2792. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  2793. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  2794. .modulemode = MODULEMODE_SWCTRL,
  2795. },
  2796. },
  2797. .slaves = omap44xx_mcbsp3_slaves,
  2798. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp3_slaves),
  2799. };
  2800. /* mcbsp4 */
  2801. static struct omap_hwmod omap44xx_mcbsp4_hwmod;
  2802. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  2803. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  2804. { .irq = -1 }
  2805. };
  2806. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  2807. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  2808. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  2809. { .dma_req = -1 }
  2810. };
  2811. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  2812. {
  2813. .pa_start = 0x48096000,
  2814. .pa_end = 0x480960ff,
  2815. .flags = ADDR_TYPE_RT
  2816. },
  2817. { }
  2818. };
  2819. /* l4_per -> mcbsp4 */
  2820. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  2821. .master = &omap44xx_l4_per_hwmod,
  2822. .slave = &omap44xx_mcbsp4_hwmod,
  2823. .clk = "l4_div_ck",
  2824. .addr = omap44xx_mcbsp4_addrs,
  2825. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2826. };
  2827. /* mcbsp4 slave ports */
  2828. static struct omap_hwmod_ocp_if *omap44xx_mcbsp4_slaves[] = {
  2829. &omap44xx_l4_per__mcbsp4,
  2830. };
  2831. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  2832. .name = "mcbsp4",
  2833. .class = &omap44xx_mcbsp_hwmod_class,
  2834. .clkdm_name = "l4_per_clkdm",
  2835. .mpu_irqs = omap44xx_mcbsp4_irqs,
  2836. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  2837. .main_clk = "mcbsp4_fck",
  2838. .prcm = {
  2839. .omap4 = {
  2840. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  2841. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  2842. .modulemode = MODULEMODE_SWCTRL,
  2843. },
  2844. },
  2845. .slaves = omap44xx_mcbsp4_slaves,
  2846. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp4_slaves),
  2847. };
  2848. /*
  2849. * 'mcpdm' class
  2850. * multi channel pdm controller (proprietary interface with phoenix power
  2851. * ic)
  2852. */
  2853. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  2854. .rev_offs = 0x0000,
  2855. .sysc_offs = 0x0010,
  2856. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2857. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2858. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2859. SIDLE_SMART_WKUP),
  2860. .sysc_fields = &omap_hwmod_sysc_type2,
  2861. };
  2862. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  2863. .name = "mcpdm",
  2864. .sysc = &omap44xx_mcpdm_sysc,
  2865. };
  2866. /* mcpdm */
  2867. static struct omap_hwmod omap44xx_mcpdm_hwmod;
  2868. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  2869. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  2870. { .irq = -1 }
  2871. };
  2872. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  2873. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  2874. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  2875. { .dma_req = -1 }
  2876. };
  2877. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  2878. {
  2879. .pa_start = 0x40132000,
  2880. .pa_end = 0x4013207f,
  2881. .flags = ADDR_TYPE_RT
  2882. },
  2883. { }
  2884. };
  2885. /* l4_abe -> mcpdm */
  2886. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  2887. .master = &omap44xx_l4_abe_hwmod,
  2888. .slave = &omap44xx_mcpdm_hwmod,
  2889. .clk = "ocp_abe_iclk",
  2890. .addr = omap44xx_mcpdm_addrs,
  2891. .user = OCP_USER_MPU,
  2892. };
  2893. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  2894. {
  2895. .pa_start = 0x49032000,
  2896. .pa_end = 0x4903207f,
  2897. .flags = ADDR_TYPE_RT
  2898. },
  2899. { }
  2900. };
  2901. /* l4_abe -> mcpdm (dma) */
  2902. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  2903. .master = &omap44xx_l4_abe_hwmod,
  2904. .slave = &omap44xx_mcpdm_hwmod,
  2905. .clk = "ocp_abe_iclk",
  2906. .addr = omap44xx_mcpdm_dma_addrs,
  2907. .user = OCP_USER_SDMA,
  2908. };
  2909. /* mcpdm slave ports */
  2910. static struct omap_hwmod_ocp_if *omap44xx_mcpdm_slaves[] = {
  2911. &omap44xx_l4_abe__mcpdm,
  2912. &omap44xx_l4_abe__mcpdm_dma,
  2913. };
  2914. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  2915. .name = "mcpdm",
  2916. .class = &omap44xx_mcpdm_hwmod_class,
  2917. .clkdm_name = "abe_clkdm",
  2918. .mpu_irqs = omap44xx_mcpdm_irqs,
  2919. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  2920. .main_clk = "mcpdm_fck",
  2921. .prcm = {
  2922. .omap4 = {
  2923. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  2924. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  2925. .modulemode = MODULEMODE_SWCTRL,
  2926. },
  2927. },
  2928. .slaves = omap44xx_mcpdm_slaves,
  2929. .slaves_cnt = ARRAY_SIZE(omap44xx_mcpdm_slaves),
  2930. };
  2931. /*
  2932. * 'mcspi' class
  2933. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  2934. * bus
  2935. */
  2936. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  2937. .rev_offs = 0x0000,
  2938. .sysc_offs = 0x0010,
  2939. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2940. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2941. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2942. SIDLE_SMART_WKUP),
  2943. .sysc_fields = &omap_hwmod_sysc_type2,
  2944. };
  2945. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  2946. .name = "mcspi",
  2947. .sysc = &omap44xx_mcspi_sysc,
  2948. .rev = OMAP4_MCSPI_REV,
  2949. };
  2950. /* mcspi1 */
  2951. static struct omap_hwmod omap44xx_mcspi1_hwmod;
  2952. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  2953. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  2954. { .irq = -1 }
  2955. };
  2956. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  2957. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  2958. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  2959. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  2960. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  2961. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  2962. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  2963. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  2964. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  2965. { .dma_req = -1 }
  2966. };
  2967. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  2968. {
  2969. .pa_start = 0x48098000,
  2970. .pa_end = 0x480981ff,
  2971. .flags = ADDR_TYPE_RT
  2972. },
  2973. { }
  2974. };
  2975. /* l4_per -> mcspi1 */
  2976. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  2977. .master = &omap44xx_l4_per_hwmod,
  2978. .slave = &omap44xx_mcspi1_hwmod,
  2979. .clk = "l4_div_ck",
  2980. .addr = omap44xx_mcspi1_addrs,
  2981. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2982. };
  2983. /* mcspi1 slave ports */
  2984. static struct omap_hwmod_ocp_if *omap44xx_mcspi1_slaves[] = {
  2985. &omap44xx_l4_per__mcspi1,
  2986. };
  2987. /* mcspi1 dev_attr */
  2988. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  2989. .num_chipselect = 4,
  2990. };
  2991. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  2992. .name = "mcspi1",
  2993. .class = &omap44xx_mcspi_hwmod_class,
  2994. .clkdm_name = "l4_per_clkdm",
  2995. .mpu_irqs = omap44xx_mcspi1_irqs,
  2996. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  2997. .main_clk = "mcspi1_fck",
  2998. .prcm = {
  2999. .omap4 = {
  3000. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  3001. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  3002. .modulemode = MODULEMODE_SWCTRL,
  3003. },
  3004. },
  3005. .dev_attr = &mcspi1_dev_attr,
  3006. .slaves = omap44xx_mcspi1_slaves,
  3007. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi1_slaves),
  3008. };
  3009. /* mcspi2 */
  3010. static struct omap_hwmod omap44xx_mcspi2_hwmod;
  3011. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  3012. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  3013. { .irq = -1 }
  3014. };
  3015. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  3016. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  3017. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  3018. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  3019. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  3020. { .dma_req = -1 }
  3021. };
  3022. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  3023. {
  3024. .pa_start = 0x4809a000,
  3025. .pa_end = 0x4809a1ff,
  3026. .flags = ADDR_TYPE_RT
  3027. },
  3028. { }
  3029. };
  3030. /* l4_per -> mcspi2 */
  3031. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  3032. .master = &omap44xx_l4_per_hwmod,
  3033. .slave = &omap44xx_mcspi2_hwmod,
  3034. .clk = "l4_div_ck",
  3035. .addr = omap44xx_mcspi2_addrs,
  3036. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3037. };
  3038. /* mcspi2 slave ports */
  3039. static struct omap_hwmod_ocp_if *omap44xx_mcspi2_slaves[] = {
  3040. &omap44xx_l4_per__mcspi2,
  3041. };
  3042. /* mcspi2 dev_attr */
  3043. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  3044. .num_chipselect = 2,
  3045. };
  3046. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  3047. .name = "mcspi2",
  3048. .class = &omap44xx_mcspi_hwmod_class,
  3049. .clkdm_name = "l4_per_clkdm",
  3050. .mpu_irqs = omap44xx_mcspi2_irqs,
  3051. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  3052. .main_clk = "mcspi2_fck",
  3053. .prcm = {
  3054. .omap4 = {
  3055. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  3056. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  3057. .modulemode = MODULEMODE_SWCTRL,
  3058. },
  3059. },
  3060. .dev_attr = &mcspi2_dev_attr,
  3061. .slaves = omap44xx_mcspi2_slaves,
  3062. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi2_slaves),
  3063. };
  3064. /* mcspi3 */
  3065. static struct omap_hwmod omap44xx_mcspi3_hwmod;
  3066. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  3067. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  3068. { .irq = -1 }
  3069. };
  3070. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  3071. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  3072. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  3073. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  3074. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  3075. { .dma_req = -1 }
  3076. };
  3077. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3078. {
  3079. .pa_start = 0x480b8000,
  3080. .pa_end = 0x480b81ff,
  3081. .flags = ADDR_TYPE_RT
  3082. },
  3083. { }
  3084. };
  3085. /* l4_per -> mcspi3 */
  3086. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3087. .master = &omap44xx_l4_per_hwmod,
  3088. .slave = &omap44xx_mcspi3_hwmod,
  3089. .clk = "l4_div_ck",
  3090. .addr = omap44xx_mcspi3_addrs,
  3091. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3092. };
  3093. /* mcspi3 slave ports */
  3094. static struct omap_hwmod_ocp_if *omap44xx_mcspi3_slaves[] = {
  3095. &omap44xx_l4_per__mcspi3,
  3096. };
  3097. /* mcspi3 dev_attr */
  3098. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  3099. .num_chipselect = 2,
  3100. };
  3101. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  3102. .name = "mcspi3",
  3103. .class = &omap44xx_mcspi_hwmod_class,
  3104. .clkdm_name = "l4_per_clkdm",
  3105. .mpu_irqs = omap44xx_mcspi3_irqs,
  3106. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  3107. .main_clk = "mcspi3_fck",
  3108. .prcm = {
  3109. .omap4 = {
  3110. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  3111. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  3112. .modulemode = MODULEMODE_SWCTRL,
  3113. },
  3114. },
  3115. .dev_attr = &mcspi3_dev_attr,
  3116. .slaves = omap44xx_mcspi3_slaves,
  3117. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi3_slaves),
  3118. };
  3119. /* mcspi4 */
  3120. static struct omap_hwmod omap44xx_mcspi4_hwmod;
  3121. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  3122. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  3123. { .irq = -1 }
  3124. };
  3125. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  3126. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  3127. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  3128. { .dma_req = -1 }
  3129. };
  3130. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3131. {
  3132. .pa_start = 0x480ba000,
  3133. .pa_end = 0x480ba1ff,
  3134. .flags = ADDR_TYPE_RT
  3135. },
  3136. { }
  3137. };
  3138. /* l4_per -> mcspi4 */
  3139. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3140. .master = &omap44xx_l4_per_hwmod,
  3141. .slave = &omap44xx_mcspi4_hwmod,
  3142. .clk = "l4_div_ck",
  3143. .addr = omap44xx_mcspi4_addrs,
  3144. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3145. };
  3146. /* mcspi4 slave ports */
  3147. static struct omap_hwmod_ocp_if *omap44xx_mcspi4_slaves[] = {
  3148. &omap44xx_l4_per__mcspi4,
  3149. };
  3150. /* mcspi4 dev_attr */
  3151. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  3152. .num_chipselect = 1,
  3153. };
  3154. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  3155. .name = "mcspi4",
  3156. .class = &omap44xx_mcspi_hwmod_class,
  3157. .clkdm_name = "l4_per_clkdm",
  3158. .mpu_irqs = omap44xx_mcspi4_irqs,
  3159. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  3160. .main_clk = "mcspi4_fck",
  3161. .prcm = {
  3162. .omap4 = {
  3163. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  3164. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  3165. .modulemode = MODULEMODE_SWCTRL,
  3166. },
  3167. },
  3168. .dev_attr = &mcspi4_dev_attr,
  3169. .slaves = omap44xx_mcspi4_slaves,
  3170. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi4_slaves),
  3171. };
  3172. /*
  3173. * 'mmc' class
  3174. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  3175. */
  3176. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  3177. .rev_offs = 0x0000,
  3178. .sysc_offs = 0x0010,
  3179. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  3180. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  3181. SYSC_HAS_SOFTRESET),
  3182. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3183. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3184. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3185. .sysc_fields = &omap_hwmod_sysc_type2,
  3186. };
  3187. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  3188. .name = "mmc",
  3189. .sysc = &omap44xx_mmc_sysc,
  3190. };
  3191. /* mmc1 */
  3192. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  3193. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  3194. { .irq = -1 }
  3195. };
  3196. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  3197. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  3198. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  3199. { .dma_req = -1 }
  3200. };
  3201. /* mmc1 master ports */
  3202. static struct omap_hwmod_ocp_if *omap44xx_mmc1_masters[] = {
  3203. &omap44xx_mmc1__l3_main_1,
  3204. };
  3205. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3206. {
  3207. .pa_start = 0x4809c000,
  3208. .pa_end = 0x4809c3ff,
  3209. .flags = ADDR_TYPE_RT
  3210. },
  3211. { }
  3212. };
  3213. /* l4_per -> mmc1 */
  3214. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3215. .master = &omap44xx_l4_per_hwmod,
  3216. .slave = &omap44xx_mmc1_hwmod,
  3217. .clk = "l4_div_ck",
  3218. .addr = omap44xx_mmc1_addrs,
  3219. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3220. };
  3221. /* mmc1 slave ports */
  3222. static struct omap_hwmod_ocp_if *omap44xx_mmc1_slaves[] = {
  3223. &omap44xx_l4_per__mmc1,
  3224. };
  3225. /* mmc1 dev_attr */
  3226. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  3227. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  3228. };
  3229. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  3230. .name = "mmc1",
  3231. .class = &omap44xx_mmc_hwmod_class,
  3232. .clkdm_name = "l3_init_clkdm",
  3233. .mpu_irqs = omap44xx_mmc1_irqs,
  3234. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  3235. .main_clk = "mmc1_fck",
  3236. .prcm = {
  3237. .omap4 = {
  3238. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  3239. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  3240. .modulemode = MODULEMODE_SWCTRL,
  3241. },
  3242. },
  3243. .dev_attr = &mmc1_dev_attr,
  3244. .slaves = omap44xx_mmc1_slaves,
  3245. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc1_slaves),
  3246. .masters = omap44xx_mmc1_masters,
  3247. .masters_cnt = ARRAY_SIZE(omap44xx_mmc1_masters),
  3248. };
  3249. /* mmc2 */
  3250. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  3251. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  3252. { .irq = -1 }
  3253. };
  3254. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  3255. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  3256. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  3257. { .dma_req = -1 }
  3258. };
  3259. /* mmc2 master ports */
  3260. static struct omap_hwmod_ocp_if *omap44xx_mmc2_masters[] = {
  3261. &omap44xx_mmc2__l3_main_1,
  3262. };
  3263. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3264. {
  3265. .pa_start = 0x480b4000,
  3266. .pa_end = 0x480b43ff,
  3267. .flags = ADDR_TYPE_RT
  3268. },
  3269. { }
  3270. };
  3271. /* l4_per -> mmc2 */
  3272. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3273. .master = &omap44xx_l4_per_hwmod,
  3274. .slave = &omap44xx_mmc2_hwmod,
  3275. .clk = "l4_div_ck",
  3276. .addr = omap44xx_mmc2_addrs,
  3277. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3278. };
  3279. /* mmc2 slave ports */
  3280. static struct omap_hwmod_ocp_if *omap44xx_mmc2_slaves[] = {
  3281. &omap44xx_l4_per__mmc2,
  3282. };
  3283. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  3284. .name = "mmc2",
  3285. .class = &omap44xx_mmc_hwmod_class,
  3286. .clkdm_name = "l3_init_clkdm",
  3287. .mpu_irqs = omap44xx_mmc2_irqs,
  3288. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  3289. .main_clk = "mmc2_fck",
  3290. .prcm = {
  3291. .omap4 = {
  3292. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  3293. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  3294. .modulemode = MODULEMODE_SWCTRL,
  3295. },
  3296. },
  3297. .slaves = omap44xx_mmc2_slaves,
  3298. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc2_slaves),
  3299. .masters = omap44xx_mmc2_masters,
  3300. .masters_cnt = ARRAY_SIZE(omap44xx_mmc2_masters),
  3301. };
  3302. /* mmc3 */
  3303. static struct omap_hwmod omap44xx_mmc3_hwmod;
  3304. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  3305. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  3306. { .irq = -1 }
  3307. };
  3308. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  3309. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  3310. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  3311. { .dma_req = -1 }
  3312. };
  3313. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3314. {
  3315. .pa_start = 0x480ad000,
  3316. .pa_end = 0x480ad3ff,
  3317. .flags = ADDR_TYPE_RT
  3318. },
  3319. { }
  3320. };
  3321. /* l4_per -> mmc3 */
  3322. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3323. .master = &omap44xx_l4_per_hwmod,
  3324. .slave = &omap44xx_mmc3_hwmod,
  3325. .clk = "l4_div_ck",
  3326. .addr = omap44xx_mmc3_addrs,
  3327. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3328. };
  3329. /* mmc3 slave ports */
  3330. static struct omap_hwmod_ocp_if *omap44xx_mmc3_slaves[] = {
  3331. &omap44xx_l4_per__mmc3,
  3332. };
  3333. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  3334. .name = "mmc3",
  3335. .class = &omap44xx_mmc_hwmod_class,
  3336. .clkdm_name = "l4_per_clkdm",
  3337. .mpu_irqs = omap44xx_mmc3_irqs,
  3338. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  3339. .main_clk = "mmc3_fck",
  3340. .prcm = {
  3341. .omap4 = {
  3342. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  3343. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  3344. .modulemode = MODULEMODE_SWCTRL,
  3345. },
  3346. },
  3347. .slaves = omap44xx_mmc3_slaves,
  3348. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc3_slaves),
  3349. };
  3350. /* mmc4 */
  3351. static struct omap_hwmod omap44xx_mmc4_hwmod;
  3352. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  3353. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  3354. { .irq = -1 }
  3355. };
  3356. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  3357. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  3358. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  3359. { .dma_req = -1 }
  3360. };
  3361. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3362. {
  3363. .pa_start = 0x480d1000,
  3364. .pa_end = 0x480d13ff,
  3365. .flags = ADDR_TYPE_RT
  3366. },
  3367. { }
  3368. };
  3369. /* l4_per -> mmc4 */
  3370. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3371. .master = &omap44xx_l4_per_hwmod,
  3372. .slave = &omap44xx_mmc4_hwmod,
  3373. .clk = "l4_div_ck",
  3374. .addr = omap44xx_mmc4_addrs,
  3375. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3376. };
  3377. /* mmc4 slave ports */
  3378. static struct omap_hwmod_ocp_if *omap44xx_mmc4_slaves[] = {
  3379. &omap44xx_l4_per__mmc4,
  3380. };
  3381. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  3382. .name = "mmc4",
  3383. .class = &omap44xx_mmc_hwmod_class,
  3384. .clkdm_name = "l4_per_clkdm",
  3385. .mpu_irqs = omap44xx_mmc4_irqs,
  3386. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  3387. .main_clk = "mmc4_fck",
  3388. .prcm = {
  3389. .omap4 = {
  3390. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  3391. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  3392. .modulemode = MODULEMODE_SWCTRL,
  3393. },
  3394. },
  3395. .slaves = omap44xx_mmc4_slaves,
  3396. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc4_slaves),
  3397. };
  3398. /* mmc5 */
  3399. static struct omap_hwmod omap44xx_mmc5_hwmod;
  3400. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  3401. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  3402. { .irq = -1 }
  3403. };
  3404. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  3405. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  3406. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  3407. { .dma_req = -1 }
  3408. };
  3409. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3410. {
  3411. .pa_start = 0x480d5000,
  3412. .pa_end = 0x480d53ff,
  3413. .flags = ADDR_TYPE_RT
  3414. },
  3415. { }
  3416. };
  3417. /* l4_per -> mmc5 */
  3418. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3419. .master = &omap44xx_l4_per_hwmod,
  3420. .slave = &omap44xx_mmc5_hwmod,
  3421. .clk = "l4_div_ck",
  3422. .addr = omap44xx_mmc5_addrs,
  3423. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3424. };
  3425. /* mmc5 slave ports */
  3426. static struct omap_hwmod_ocp_if *omap44xx_mmc5_slaves[] = {
  3427. &omap44xx_l4_per__mmc5,
  3428. };
  3429. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  3430. .name = "mmc5",
  3431. .class = &omap44xx_mmc_hwmod_class,
  3432. .clkdm_name = "l4_per_clkdm",
  3433. .mpu_irqs = omap44xx_mmc5_irqs,
  3434. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  3435. .main_clk = "mmc5_fck",
  3436. .prcm = {
  3437. .omap4 = {
  3438. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  3439. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  3440. .modulemode = MODULEMODE_SWCTRL,
  3441. },
  3442. },
  3443. .slaves = omap44xx_mmc5_slaves,
  3444. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc5_slaves),
  3445. };
  3446. /*
  3447. * 'mpu' class
  3448. * mpu sub-system
  3449. */
  3450. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  3451. .name = "mpu",
  3452. };
  3453. /* mpu */
  3454. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  3455. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  3456. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  3457. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  3458. { .irq = -1 }
  3459. };
  3460. /* mpu master ports */
  3461. static struct omap_hwmod_ocp_if *omap44xx_mpu_masters[] = {
  3462. &omap44xx_mpu__l3_main_1,
  3463. &omap44xx_mpu__l4_abe,
  3464. &omap44xx_mpu__dmm,
  3465. };
  3466. static struct omap_hwmod omap44xx_mpu_hwmod = {
  3467. .name = "mpu",
  3468. .class = &omap44xx_mpu_hwmod_class,
  3469. .clkdm_name = "mpuss_clkdm",
  3470. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3471. .mpu_irqs = omap44xx_mpu_irqs,
  3472. .main_clk = "dpll_mpu_m2_ck",
  3473. .prcm = {
  3474. .omap4 = {
  3475. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  3476. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  3477. },
  3478. },
  3479. .masters = omap44xx_mpu_masters,
  3480. .masters_cnt = ARRAY_SIZE(omap44xx_mpu_masters),
  3481. };
  3482. /*
  3483. * 'smartreflex' class
  3484. * smartreflex module (monitor silicon performance and outputs a measure of
  3485. * performance error)
  3486. */
  3487. /* The IP is not compliant to type1 / type2 scheme */
  3488. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  3489. .sidle_shift = 24,
  3490. .enwkup_shift = 26,
  3491. };
  3492. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  3493. .sysc_offs = 0x0038,
  3494. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  3495. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3496. SIDLE_SMART_WKUP),
  3497. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  3498. };
  3499. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  3500. .name = "smartreflex",
  3501. .sysc = &omap44xx_smartreflex_sysc,
  3502. .rev = 2,
  3503. };
  3504. /* smartreflex_core */
  3505. static struct omap_hwmod omap44xx_smartreflex_core_hwmod;
  3506. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  3507. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  3508. { .irq = -1 }
  3509. };
  3510. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3511. {
  3512. .pa_start = 0x4a0dd000,
  3513. .pa_end = 0x4a0dd03f,
  3514. .flags = ADDR_TYPE_RT
  3515. },
  3516. { }
  3517. };
  3518. /* l4_cfg -> smartreflex_core */
  3519. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3520. .master = &omap44xx_l4_cfg_hwmod,
  3521. .slave = &omap44xx_smartreflex_core_hwmod,
  3522. .clk = "l4_div_ck",
  3523. .addr = omap44xx_smartreflex_core_addrs,
  3524. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3525. };
  3526. /* smartreflex_core slave ports */
  3527. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_core_slaves[] = {
  3528. &omap44xx_l4_cfg__smartreflex_core,
  3529. };
  3530. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  3531. .name = "smartreflex_core",
  3532. .class = &omap44xx_smartreflex_hwmod_class,
  3533. .clkdm_name = "l4_ao_clkdm",
  3534. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  3535. .main_clk = "smartreflex_core_fck",
  3536. .vdd_name = "core",
  3537. .prcm = {
  3538. .omap4 = {
  3539. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  3540. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  3541. .modulemode = MODULEMODE_SWCTRL,
  3542. },
  3543. },
  3544. .slaves = omap44xx_smartreflex_core_slaves,
  3545. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_core_slaves),
  3546. };
  3547. /* smartreflex_iva */
  3548. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod;
  3549. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  3550. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  3551. { .irq = -1 }
  3552. };
  3553. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  3554. {
  3555. .pa_start = 0x4a0db000,
  3556. .pa_end = 0x4a0db03f,
  3557. .flags = ADDR_TYPE_RT
  3558. },
  3559. { }
  3560. };
  3561. /* l4_cfg -> smartreflex_iva */
  3562. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  3563. .master = &omap44xx_l4_cfg_hwmod,
  3564. .slave = &omap44xx_smartreflex_iva_hwmod,
  3565. .clk = "l4_div_ck",
  3566. .addr = omap44xx_smartreflex_iva_addrs,
  3567. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3568. };
  3569. /* smartreflex_iva slave ports */
  3570. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_iva_slaves[] = {
  3571. &omap44xx_l4_cfg__smartreflex_iva,
  3572. };
  3573. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  3574. .name = "smartreflex_iva",
  3575. .class = &omap44xx_smartreflex_hwmod_class,
  3576. .clkdm_name = "l4_ao_clkdm",
  3577. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  3578. .main_clk = "smartreflex_iva_fck",
  3579. .vdd_name = "iva",
  3580. .prcm = {
  3581. .omap4 = {
  3582. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  3583. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  3584. .modulemode = MODULEMODE_SWCTRL,
  3585. },
  3586. },
  3587. .slaves = omap44xx_smartreflex_iva_slaves,
  3588. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_iva_slaves),
  3589. };
  3590. /* smartreflex_mpu */
  3591. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod;
  3592. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  3593. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  3594. { .irq = -1 }
  3595. };
  3596. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  3597. {
  3598. .pa_start = 0x4a0d9000,
  3599. .pa_end = 0x4a0d903f,
  3600. .flags = ADDR_TYPE_RT
  3601. },
  3602. { }
  3603. };
  3604. /* l4_cfg -> smartreflex_mpu */
  3605. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  3606. .master = &omap44xx_l4_cfg_hwmod,
  3607. .slave = &omap44xx_smartreflex_mpu_hwmod,
  3608. .clk = "l4_div_ck",
  3609. .addr = omap44xx_smartreflex_mpu_addrs,
  3610. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3611. };
  3612. /* smartreflex_mpu slave ports */
  3613. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_mpu_slaves[] = {
  3614. &omap44xx_l4_cfg__smartreflex_mpu,
  3615. };
  3616. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  3617. .name = "smartreflex_mpu",
  3618. .class = &omap44xx_smartreflex_hwmod_class,
  3619. .clkdm_name = "l4_ao_clkdm",
  3620. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  3621. .main_clk = "smartreflex_mpu_fck",
  3622. .vdd_name = "mpu",
  3623. .prcm = {
  3624. .omap4 = {
  3625. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  3626. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  3627. .modulemode = MODULEMODE_SWCTRL,
  3628. },
  3629. },
  3630. .slaves = omap44xx_smartreflex_mpu_slaves,
  3631. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_mpu_slaves),
  3632. };
  3633. /*
  3634. * 'spinlock' class
  3635. * spinlock provides hardware assistance for synchronizing the processes
  3636. * running on multiple processors
  3637. */
  3638. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  3639. .rev_offs = 0x0000,
  3640. .sysc_offs = 0x0010,
  3641. .syss_offs = 0x0014,
  3642. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3643. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  3644. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3645. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3646. SIDLE_SMART_WKUP),
  3647. .sysc_fields = &omap_hwmod_sysc_type1,
  3648. };
  3649. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  3650. .name = "spinlock",
  3651. .sysc = &omap44xx_spinlock_sysc,
  3652. };
  3653. /* spinlock */
  3654. static struct omap_hwmod omap44xx_spinlock_hwmod;
  3655. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  3656. {
  3657. .pa_start = 0x4a0f6000,
  3658. .pa_end = 0x4a0f6fff,
  3659. .flags = ADDR_TYPE_RT
  3660. },
  3661. { }
  3662. };
  3663. /* l4_cfg -> spinlock */
  3664. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  3665. .master = &omap44xx_l4_cfg_hwmod,
  3666. .slave = &omap44xx_spinlock_hwmod,
  3667. .clk = "l4_div_ck",
  3668. .addr = omap44xx_spinlock_addrs,
  3669. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3670. };
  3671. /* spinlock slave ports */
  3672. static struct omap_hwmod_ocp_if *omap44xx_spinlock_slaves[] = {
  3673. &omap44xx_l4_cfg__spinlock,
  3674. };
  3675. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  3676. .name = "spinlock",
  3677. .class = &omap44xx_spinlock_hwmod_class,
  3678. .clkdm_name = "l4_cfg_clkdm",
  3679. .prcm = {
  3680. .omap4 = {
  3681. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  3682. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  3683. },
  3684. },
  3685. .slaves = omap44xx_spinlock_slaves,
  3686. .slaves_cnt = ARRAY_SIZE(omap44xx_spinlock_slaves),
  3687. };
  3688. /*
  3689. * 'timer' class
  3690. * general purpose timer module with accurate 1ms tick
  3691. * This class contains several variants: ['timer_1ms', 'timer']
  3692. */
  3693. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  3694. .rev_offs = 0x0000,
  3695. .sysc_offs = 0x0010,
  3696. .syss_offs = 0x0014,
  3697. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3698. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  3699. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3700. SYSS_HAS_RESET_STATUS),
  3701. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3702. .sysc_fields = &omap_hwmod_sysc_type1,
  3703. };
  3704. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  3705. .name = "timer",
  3706. .sysc = &omap44xx_timer_1ms_sysc,
  3707. };
  3708. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  3709. .rev_offs = 0x0000,
  3710. .sysc_offs = 0x0010,
  3711. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  3712. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  3713. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3714. SIDLE_SMART_WKUP),
  3715. .sysc_fields = &omap_hwmod_sysc_type2,
  3716. };
  3717. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  3718. .name = "timer",
  3719. .sysc = &omap44xx_timer_sysc,
  3720. };
  3721. /* always-on timers dev attribute */
  3722. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  3723. .timer_capability = OMAP_TIMER_ALWON,
  3724. };
  3725. /* pwm timers dev attribute */
  3726. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  3727. .timer_capability = OMAP_TIMER_HAS_PWM,
  3728. };
  3729. /* timer1 */
  3730. static struct omap_hwmod omap44xx_timer1_hwmod;
  3731. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  3732. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  3733. { .irq = -1 }
  3734. };
  3735. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  3736. {
  3737. .pa_start = 0x4a318000,
  3738. .pa_end = 0x4a31807f,
  3739. .flags = ADDR_TYPE_RT
  3740. },
  3741. { }
  3742. };
  3743. /* l4_wkup -> timer1 */
  3744. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  3745. .master = &omap44xx_l4_wkup_hwmod,
  3746. .slave = &omap44xx_timer1_hwmod,
  3747. .clk = "l4_wkup_clk_mux_ck",
  3748. .addr = omap44xx_timer1_addrs,
  3749. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3750. };
  3751. /* timer1 slave ports */
  3752. static struct omap_hwmod_ocp_if *omap44xx_timer1_slaves[] = {
  3753. &omap44xx_l4_wkup__timer1,
  3754. };
  3755. static struct omap_hwmod omap44xx_timer1_hwmod = {
  3756. .name = "timer1",
  3757. .class = &omap44xx_timer_1ms_hwmod_class,
  3758. .clkdm_name = "l4_wkup_clkdm",
  3759. .mpu_irqs = omap44xx_timer1_irqs,
  3760. .main_clk = "timer1_fck",
  3761. .prcm = {
  3762. .omap4 = {
  3763. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  3764. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  3765. .modulemode = MODULEMODE_SWCTRL,
  3766. },
  3767. },
  3768. .dev_attr = &capability_alwon_dev_attr,
  3769. .slaves = omap44xx_timer1_slaves,
  3770. .slaves_cnt = ARRAY_SIZE(omap44xx_timer1_slaves),
  3771. };
  3772. /* timer2 */
  3773. static struct omap_hwmod omap44xx_timer2_hwmod;
  3774. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  3775. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  3776. { .irq = -1 }
  3777. };
  3778. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  3779. {
  3780. .pa_start = 0x48032000,
  3781. .pa_end = 0x4803207f,
  3782. .flags = ADDR_TYPE_RT
  3783. },
  3784. { }
  3785. };
  3786. /* l4_per -> timer2 */
  3787. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  3788. .master = &omap44xx_l4_per_hwmod,
  3789. .slave = &omap44xx_timer2_hwmod,
  3790. .clk = "l4_div_ck",
  3791. .addr = omap44xx_timer2_addrs,
  3792. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3793. };
  3794. /* timer2 slave ports */
  3795. static struct omap_hwmod_ocp_if *omap44xx_timer2_slaves[] = {
  3796. &omap44xx_l4_per__timer2,
  3797. };
  3798. static struct omap_hwmod omap44xx_timer2_hwmod = {
  3799. .name = "timer2",
  3800. .class = &omap44xx_timer_1ms_hwmod_class,
  3801. .clkdm_name = "l4_per_clkdm",
  3802. .mpu_irqs = omap44xx_timer2_irqs,
  3803. .main_clk = "timer2_fck",
  3804. .prcm = {
  3805. .omap4 = {
  3806. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  3807. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  3808. .modulemode = MODULEMODE_SWCTRL,
  3809. },
  3810. },
  3811. .dev_attr = &capability_alwon_dev_attr,
  3812. .slaves = omap44xx_timer2_slaves,
  3813. .slaves_cnt = ARRAY_SIZE(omap44xx_timer2_slaves),
  3814. };
  3815. /* timer3 */
  3816. static struct omap_hwmod omap44xx_timer3_hwmod;
  3817. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  3818. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  3819. { .irq = -1 }
  3820. };
  3821. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  3822. {
  3823. .pa_start = 0x48034000,
  3824. .pa_end = 0x4803407f,
  3825. .flags = ADDR_TYPE_RT
  3826. },
  3827. { }
  3828. };
  3829. /* l4_per -> timer3 */
  3830. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  3831. .master = &omap44xx_l4_per_hwmod,
  3832. .slave = &omap44xx_timer3_hwmod,
  3833. .clk = "l4_div_ck",
  3834. .addr = omap44xx_timer3_addrs,
  3835. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3836. };
  3837. /* timer3 slave ports */
  3838. static struct omap_hwmod_ocp_if *omap44xx_timer3_slaves[] = {
  3839. &omap44xx_l4_per__timer3,
  3840. };
  3841. static struct omap_hwmod omap44xx_timer3_hwmod = {
  3842. .name = "timer3",
  3843. .class = &omap44xx_timer_hwmod_class,
  3844. .clkdm_name = "l4_per_clkdm",
  3845. .mpu_irqs = omap44xx_timer3_irqs,
  3846. .main_clk = "timer3_fck",
  3847. .prcm = {
  3848. .omap4 = {
  3849. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  3850. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  3851. .modulemode = MODULEMODE_SWCTRL,
  3852. },
  3853. },
  3854. .dev_attr = &capability_alwon_dev_attr,
  3855. .slaves = omap44xx_timer3_slaves,
  3856. .slaves_cnt = ARRAY_SIZE(omap44xx_timer3_slaves),
  3857. };
  3858. /* timer4 */
  3859. static struct omap_hwmod omap44xx_timer4_hwmod;
  3860. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  3861. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  3862. { .irq = -1 }
  3863. };
  3864. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  3865. {
  3866. .pa_start = 0x48036000,
  3867. .pa_end = 0x4803607f,
  3868. .flags = ADDR_TYPE_RT
  3869. },
  3870. { }
  3871. };
  3872. /* l4_per -> timer4 */
  3873. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  3874. .master = &omap44xx_l4_per_hwmod,
  3875. .slave = &omap44xx_timer4_hwmod,
  3876. .clk = "l4_div_ck",
  3877. .addr = omap44xx_timer4_addrs,
  3878. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3879. };
  3880. /* timer4 slave ports */
  3881. static struct omap_hwmod_ocp_if *omap44xx_timer4_slaves[] = {
  3882. &omap44xx_l4_per__timer4,
  3883. };
  3884. static struct omap_hwmod omap44xx_timer4_hwmod = {
  3885. .name = "timer4",
  3886. .class = &omap44xx_timer_hwmod_class,
  3887. .clkdm_name = "l4_per_clkdm",
  3888. .mpu_irqs = omap44xx_timer4_irqs,
  3889. .main_clk = "timer4_fck",
  3890. .prcm = {
  3891. .omap4 = {
  3892. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  3893. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  3894. .modulemode = MODULEMODE_SWCTRL,
  3895. },
  3896. },
  3897. .dev_attr = &capability_alwon_dev_attr,
  3898. .slaves = omap44xx_timer4_slaves,
  3899. .slaves_cnt = ARRAY_SIZE(omap44xx_timer4_slaves),
  3900. };
  3901. /* timer5 */
  3902. static struct omap_hwmod omap44xx_timer5_hwmod;
  3903. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  3904. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  3905. { .irq = -1 }
  3906. };
  3907. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  3908. {
  3909. .pa_start = 0x40138000,
  3910. .pa_end = 0x4013807f,
  3911. .flags = ADDR_TYPE_RT
  3912. },
  3913. { }
  3914. };
  3915. /* l4_abe -> timer5 */
  3916. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  3917. .master = &omap44xx_l4_abe_hwmod,
  3918. .slave = &omap44xx_timer5_hwmod,
  3919. .clk = "ocp_abe_iclk",
  3920. .addr = omap44xx_timer5_addrs,
  3921. .user = OCP_USER_MPU,
  3922. };
  3923. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  3924. {
  3925. .pa_start = 0x49038000,
  3926. .pa_end = 0x4903807f,
  3927. .flags = ADDR_TYPE_RT
  3928. },
  3929. { }
  3930. };
  3931. /* l4_abe -> timer5 (dma) */
  3932. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  3933. .master = &omap44xx_l4_abe_hwmod,
  3934. .slave = &omap44xx_timer5_hwmod,
  3935. .clk = "ocp_abe_iclk",
  3936. .addr = omap44xx_timer5_dma_addrs,
  3937. .user = OCP_USER_SDMA,
  3938. };
  3939. /* timer5 slave ports */
  3940. static struct omap_hwmod_ocp_if *omap44xx_timer5_slaves[] = {
  3941. &omap44xx_l4_abe__timer5,
  3942. &omap44xx_l4_abe__timer5_dma,
  3943. };
  3944. static struct omap_hwmod omap44xx_timer5_hwmod = {
  3945. .name = "timer5",
  3946. .class = &omap44xx_timer_hwmod_class,
  3947. .clkdm_name = "abe_clkdm",
  3948. .mpu_irqs = omap44xx_timer5_irqs,
  3949. .main_clk = "timer5_fck",
  3950. .prcm = {
  3951. .omap4 = {
  3952. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  3953. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  3954. .modulemode = MODULEMODE_SWCTRL,
  3955. },
  3956. },
  3957. .dev_attr = &capability_alwon_dev_attr,
  3958. .slaves = omap44xx_timer5_slaves,
  3959. .slaves_cnt = ARRAY_SIZE(omap44xx_timer5_slaves),
  3960. };
  3961. /* timer6 */
  3962. static struct omap_hwmod omap44xx_timer6_hwmod;
  3963. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  3964. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  3965. { .irq = -1 }
  3966. };
  3967. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  3968. {
  3969. .pa_start = 0x4013a000,
  3970. .pa_end = 0x4013a07f,
  3971. .flags = ADDR_TYPE_RT
  3972. },
  3973. { }
  3974. };
  3975. /* l4_abe -> timer6 */
  3976. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  3977. .master = &omap44xx_l4_abe_hwmod,
  3978. .slave = &omap44xx_timer6_hwmod,
  3979. .clk = "ocp_abe_iclk",
  3980. .addr = omap44xx_timer6_addrs,
  3981. .user = OCP_USER_MPU,
  3982. };
  3983. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  3984. {
  3985. .pa_start = 0x4903a000,
  3986. .pa_end = 0x4903a07f,
  3987. .flags = ADDR_TYPE_RT
  3988. },
  3989. { }
  3990. };
  3991. /* l4_abe -> timer6 (dma) */
  3992. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  3993. .master = &omap44xx_l4_abe_hwmod,
  3994. .slave = &omap44xx_timer6_hwmod,
  3995. .clk = "ocp_abe_iclk",
  3996. .addr = omap44xx_timer6_dma_addrs,
  3997. .user = OCP_USER_SDMA,
  3998. };
  3999. /* timer6 slave ports */
  4000. static struct omap_hwmod_ocp_if *omap44xx_timer6_slaves[] = {
  4001. &omap44xx_l4_abe__timer6,
  4002. &omap44xx_l4_abe__timer6_dma,
  4003. };
  4004. static struct omap_hwmod omap44xx_timer6_hwmod = {
  4005. .name = "timer6",
  4006. .class = &omap44xx_timer_hwmod_class,
  4007. .clkdm_name = "abe_clkdm",
  4008. .mpu_irqs = omap44xx_timer6_irqs,
  4009. .main_clk = "timer6_fck",
  4010. .prcm = {
  4011. .omap4 = {
  4012. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  4013. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  4014. .modulemode = MODULEMODE_SWCTRL,
  4015. },
  4016. },
  4017. .dev_attr = &capability_alwon_dev_attr,
  4018. .slaves = omap44xx_timer6_slaves,
  4019. .slaves_cnt = ARRAY_SIZE(omap44xx_timer6_slaves),
  4020. };
  4021. /* timer7 */
  4022. static struct omap_hwmod omap44xx_timer7_hwmod;
  4023. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  4024. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  4025. { .irq = -1 }
  4026. };
  4027. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4028. {
  4029. .pa_start = 0x4013c000,
  4030. .pa_end = 0x4013c07f,
  4031. .flags = ADDR_TYPE_RT
  4032. },
  4033. { }
  4034. };
  4035. /* l4_abe -> timer7 */
  4036. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4037. .master = &omap44xx_l4_abe_hwmod,
  4038. .slave = &omap44xx_timer7_hwmod,
  4039. .clk = "ocp_abe_iclk",
  4040. .addr = omap44xx_timer7_addrs,
  4041. .user = OCP_USER_MPU,
  4042. };
  4043. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  4044. {
  4045. .pa_start = 0x4903c000,
  4046. .pa_end = 0x4903c07f,
  4047. .flags = ADDR_TYPE_RT
  4048. },
  4049. { }
  4050. };
  4051. /* l4_abe -> timer7 (dma) */
  4052. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4053. .master = &omap44xx_l4_abe_hwmod,
  4054. .slave = &omap44xx_timer7_hwmod,
  4055. .clk = "ocp_abe_iclk",
  4056. .addr = omap44xx_timer7_dma_addrs,
  4057. .user = OCP_USER_SDMA,
  4058. };
  4059. /* timer7 slave ports */
  4060. static struct omap_hwmod_ocp_if *omap44xx_timer7_slaves[] = {
  4061. &omap44xx_l4_abe__timer7,
  4062. &omap44xx_l4_abe__timer7_dma,
  4063. };
  4064. static struct omap_hwmod omap44xx_timer7_hwmod = {
  4065. .name = "timer7",
  4066. .class = &omap44xx_timer_hwmod_class,
  4067. .clkdm_name = "abe_clkdm",
  4068. .mpu_irqs = omap44xx_timer7_irqs,
  4069. .main_clk = "timer7_fck",
  4070. .prcm = {
  4071. .omap4 = {
  4072. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  4073. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  4074. .modulemode = MODULEMODE_SWCTRL,
  4075. },
  4076. },
  4077. .dev_attr = &capability_alwon_dev_attr,
  4078. .slaves = omap44xx_timer7_slaves,
  4079. .slaves_cnt = ARRAY_SIZE(omap44xx_timer7_slaves),
  4080. };
  4081. /* timer8 */
  4082. static struct omap_hwmod omap44xx_timer8_hwmod;
  4083. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  4084. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  4085. { .irq = -1 }
  4086. };
  4087. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4088. {
  4089. .pa_start = 0x4013e000,
  4090. .pa_end = 0x4013e07f,
  4091. .flags = ADDR_TYPE_RT
  4092. },
  4093. { }
  4094. };
  4095. /* l4_abe -> timer8 */
  4096. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4097. .master = &omap44xx_l4_abe_hwmod,
  4098. .slave = &omap44xx_timer8_hwmod,
  4099. .clk = "ocp_abe_iclk",
  4100. .addr = omap44xx_timer8_addrs,
  4101. .user = OCP_USER_MPU,
  4102. };
  4103. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4104. {
  4105. .pa_start = 0x4903e000,
  4106. .pa_end = 0x4903e07f,
  4107. .flags = ADDR_TYPE_RT
  4108. },
  4109. { }
  4110. };
  4111. /* l4_abe -> timer8 (dma) */
  4112. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4113. .master = &omap44xx_l4_abe_hwmod,
  4114. .slave = &omap44xx_timer8_hwmod,
  4115. .clk = "ocp_abe_iclk",
  4116. .addr = omap44xx_timer8_dma_addrs,
  4117. .user = OCP_USER_SDMA,
  4118. };
  4119. /* timer8 slave ports */
  4120. static struct omap_hwmod_ocp_if *omap44xx_timer8_slaves[] = {
  4121. &omap44xx_l4_abe__timer8,
  4122. &omap44xx_l4_abe__timer8_dma,
  4123. };
  4124. static struct omap_hwmod omap44xx_timer8_hwmod = {
  4125. .name = "timer8",
  4126. .class = &omap44xx_timer_hwmod_class,
  4127. .clkdm_name = "abe_clkdm",
  4128. .mpu_irqs = omap44xx_timer8_irqs,
  4129. .main_clk = "timer8_fck",
  4130. .prcm = {
  4131. .omap4 = {
  4132. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  4133. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  4134. .modulemode = MODULEMODE_SWCTRL,
  4135. },
  4136. },
  4137. .dev_attr = &capability_pwm_dev_attr,
  4138. .slaves = omap44xx_timer8_slaves,
  4139. .slaves_cnt = ARRAY_SIZE(omap44xx_timer8_slaves),
  4140. };
  4141. /* timer9 */
  4142. static struct omap_hwmod omap44xx_timer9_hwmod;
  4143. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  4144. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  4145. { .irq = -1 }
  4146. };
  4147. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4148. {
  4149. .pa_start = 0x4803e000,
  4150. .pa_end = 0x4803e07f,
  4151. .flags = ADDR_TYPE_RT
  4152. },
  4153. { }
  4154. };
  4155. /* l4_per -> timer9 */
  4156. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4157. .master = &omap44xx_l4_per_hwmod,
  4158. .slave = &omap44xx_timer9_hwmod,
  4159. .clk = "l4_div_ck",
  4160. .addr = omap44xx_timer9_addrs,
  4161. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4162. };
  4163. /* timer9 slave ports */
  4164. static struct omap_hwmod_ocp_if *omap44xx_timer9_slaves[] = {
  4165. &omap44xx_l4_per__timer9,
  4166. };
  4167. static struct omap_hwmod omap44xx_timer9_hwmod = {
  4168. .name = "timer9",
  4169. .class = &omap44xx_timer_hwmod_class,
  4170. .clkdm_name = "l4_per_clkdm",
  4171. .mpu_irqs = omap44xx_timer9_irqs,
  4172. .main_clk = "timer9_fck",
  4173. .prcm = {
  4174. .omap4 = {
  4175. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  4176. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  4177. .modulemode = MODULEMODE_SWCTRL,
  4178. },
  4179. },
  4180. .dev_attr = &capability_pwm_dev_attr,
  4181. .slaves = omap44xx_timer9_slaves,
  4182. .slaves_cnt = ARRAY_SIZE(omap44xx_timer9_slaves),
  4183. };
  4184. /* timer10 */
  4185. static struct omap_hwmod omap44xx_timer10_hwmod;
  4186. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  4187. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  4188. { .irq = -1 }
  4189. };
  4190. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4191. {
  4192. .pa_start = 0x48086000,
  4193. .pa_end = 0x4808607f,
  4194. .flags = ADDR_TYPE_RT
  4195. },
  4196. { }
  4197. };
  4198. /* l4_per -> timer10 */
  4199. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4200. .master = &omap44xx_l4_per_hwmod,
  4201. .slave = &omap44xx_timer10_hwmod,
  4202. .clk = "l4_div_ck",
  4203. .addr = omap44xx_timer10_addrs,
  4204. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4205. };
  4206. /* timer10 slave ports */
  4207. static struct omap_hwmod_ocp_if *omap44xx_timer10_slaves[] = {
  4208. &omap44xx_l4_per__timer10,
  4209. };
  4210. static struct omap_hwmod omap44xx_timer10_hwmod = {
  4211. .name = "timer10",
  4212. .class = &omap44xx_timer_1ms_hwmod_class,
  4213. .clkdm_name = "l4_per_clkdm",
  4214. .mpu_irqs = omap44xx_timer10_irqs,
  4215. .main_clk = "timer10_fck",
  4216. .prcm = {
  4217. .omap4 = {
  4218. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  4219. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  4220. .modulemode = MODULEMODE_SWCTRL,
  4221. },
  4222. },
  4223. .dev_attr = &capability_pwm_dev_attr,
  4224. .slaves = omap44xx_timer10_slaves,
  4225. .slaves_cnt = ARRAY_SIZE(omap44xx_timer10_slaves),
  4226. };
  4227. /* timer11 */
  4228. static struct omap_hwmod omap44xx_timer11_hwmod;
  4229. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  4230. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  4231. { .irq = -1 }
  4232. };
  4233. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4234. {
  4235. .pa_start = 0x48088000,
  4236. .pa_end = 0x4808807f,
  4237. .flags = ADDR_TYPE_RT
  4238. },
  4239. { }
  4240. };
  4241. /* l4_per -> timer11 */
  4242. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4243. .master = &omap44xx_l4_per_hwmod,
  4244. .slave = &omap44xx_timer11_hwmod,
  4245. .clk = "l4_div_ck",
  4246. .addr = omap44xx_timer11_addrs,
  4247. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4248. };
  4249. /* timer11 slave ports */
  4250. static struct omap_hwmod_ocp_if *omap44xx_timer11_slaves[] = {
  4251. &omap44xx_l4_per__timer11,
  4252. };
  4253. static struct omap_hwmod omap44xx_timer11_hwmod = {
  4254. .name = "timer11",
  4255. .class = &omap44xx_timer_hwmod_class,
  4256. .clkdm_name = "l4_per_clkdm",
  4257. .mpu_irqs = omap44xx_timer11_irqs,
  4258. .main_clk = "timer11_fck",
  4259. .prcm = {
  4260. .omap4 = {
  4261. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  4262. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  4263. .modulemode = MODULEMODE_SWCTRL,
  4264. },
  4265. },
  4266. .dev_attr = &capability_pwm_dev_attr,
  4267. .slaves = omap44xx_timer11_slaves,
  4268. .slaves_cnt = ARRAY_SIZE(omap44xx_timer11_slaves),
  4269. };
  4270. /*
  4271. * 'uart' class
  4272. * universal asynchronous receiver/transmitter (uart)
  4273. */
  4274. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  4275. .rev_offs = 0x0050,
  4276. .sysc_offs = 0x0054,
  4277. .syss_offs = 0x0058,
  4278. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4279. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  4280. SYSS_HAS_RESET_STATUS),
  4281. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4282. SIDLE_SMART_WKUP),
  4283. .sysc_fields = &omap_hwmod_sysc_type1,
  4284. };
  4285. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  4286. .name = "uart",
  4287. .sysc = &omap44xx_uart_sysc,
  4288. };
  4289. /* uart1 */
  4290. static struct omap_hwmod omap44xx_uart1_hwmod;
  4291. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  4292. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  4293. { .irq = -1 }
  4294. };
  4295. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  4296. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  4297. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  4298. { .dma_req = -1 }
  4299. };
  4300. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4301. {
  4302. .pa_start = 0x4806a000,
  4303. .pa_end = 0x4806a0ff,
  4304. .flags = ADDR_TYPE_RT
  4305. },
  4306. { }
  4307. };
  4308. /* l4_per -> uart1 */
  4309. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4310. .master = &omap44xx_l4_per_hwmod,
  4311. .slave = &omap44xx_uart1_hwmod,
  4312. .clk = "l4_div_ck",
  4313. .addr = omap44xx_uart1_addrs,
  4314. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4315. };
  4316. /* uart1 slave ports */
  4317. static struct omap_hwmod_ocp_if *omap44xx_uart1_slaves[] = {
  4318. &omap44xx_l4_per__uart1,
  4319. };
  4320. static struct omap_hwmod omap44xx_uart1_hwmod = {
  4321. .name = "uart1",
  4322. .class = &omap44xx_uart_hwmod_class,
  4323. .clkdm_name = "l4_per_clkdm",
  4324. .mpu_irqs = omap44xx_uart1_irqs,
  4325. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  4326. .main_clk = "uart1_fck",
  4327. .prcm = {
  4328. .omap4 = {
  4329. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  4330. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  4331. .modulemode = MODULEMODE_SWCTRL,
  4332. },
  4333. },
  4334. .slaves = omap44xx_uart1_slaves,
  4335. .slaves_cnt = ARRAY_SIZE(omap44xx_uart1_slaves),
  4336. };
  4337. /* uart2 */
  4338. static struct omap_hwmod omap44xx_uart2_hwmod;
  4339. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  4340. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  4341. { .irq = -1 }
  4342. };
  4343. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  4344. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  4345. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  4346. { .dma_req = -1 }
  4347. };
  4348. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4349. {
  4350. .pa_start = 0x4806c000,
  4351. .pa_end = 0x4806c0ff,
  4352. .flags = ADDR_TYPE_RT
  4353. },
  4354. { }
  4355. };
  4356. /* l4_per -> uart2 */
  4357. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4358. .master = &omap44xx_l4_per_hwmod,
  4359. .slave = &omap44xx_uart2_hwmod,
  4360. .clk = "l4_div_ck",
  4361. .addr = omap44xx_uart2_addrs,
  4362. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4363. };
  4364. /* uart2 slave ports */
  4365. static struct omap_hwmod_ocp_if *omap44xx_uart2_slaves[] = {
  4366. &omap44xx_l4_per__uart2,
  4367. };
  4368. static struct omap_hwmod omap44xx_uart2_hwmod = {
  4369. .name = "uart2",
  4370. .class = &omap44xx_uart_hwmod_class,
  4371. .clkdm_name = "l4_per_clkdm",
  4372. .mpu_irqs = omap44xx_uart2_irqs,
  4373. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  4374. .main_clk = "uart2_fck",
  4375. .prcm = {
  4376. .omap4 = {
  4377. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  4378. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  4379. .modulemode = MODULEMODE_SWCTRL,
  4380. },
  4381. },
  4382. .slaves = omap44xx_uart2_slaves,
  4383. .slaves_cnt = ARRAY_SIZE(omap44xx_uart2_slaves),
  4384. };
  4385. /* uart3 */
  4386. static struct omap_hwmod omap44xx_uart3_hwmod;
  4387. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  4388. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  4389. { .irq = -1 }
  4390. };
  4391. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  4392. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  4393. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  4394. { .dma_req = -1 }
  4395. };
  4396. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4397. {
  4398. .pa_start = 0x48020000,
  4399. .pa_end = 0x480200ff,
  4400. .flags = ADDR_TYPE_RT
  4401. },
  4402. { }
  4403. };
  4404. /* l4_per -> uart3 */
  4405. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4406. .master = &omap44xx_l4_per_hwmod,
  4407. .slave = &omap44xx_uart3_hwmod,
  4408. .clk = "l4_div_ck",
  4409. .addr = omap44xx_uart3_addrs,
  4410. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4411. };
  4412. /* uart3 slave ports */
  4413. static struct omap_hwmod_ocp_if *omap44xx_uart3_slaves[] = {
  4414. &omap44xx_l4_per__uart3,
  4415. };
  4416. static struct omap_hwmod omap44xx_uart3_hwmod = {
  4417. .name = "uart3",
  4418. .class = &omap44xx_uart_hwmod_class,
  4419. .clkdm_name = "l4_per_clkdm",
  4420. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  4421. .mpu_irqs = omap44xx_uart3_irqs,
  4422. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  4423. .main_clk = "uart3_fck",
  4424. .prcm = {
  4425. .omap4 = {
  4426. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  4427. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  4428. .modulemode = MODULEMODE_SWCTRL,
  4429. },
  4430. },
  4431. .slaves = omap44xx_uart3_slaves,
  4432. .slaves_cnt = ARRAY_SIZE(omap44xx_uart3_slaves),
  4433. };
  4434. /* uart4 */
  4435. static struct omap_hwmod omap44xx_uart4_hwmod;
  4436. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  4437. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  4438. { .irq = -1 }
  4439. };
  4440. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  4441. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  4442. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  4443. { .dma_req = -1 }
  4444. };
  4445. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4446. {
  4447. .pa_start = 0x4806e000,
  4448. .pa_end = 0x4806e0ff,
  4449. .flags = ADDR_TYPE_RT
  4450. },
  4451. { }
  4452. };
  4453. /* l4_per -> uart4 */
  4454. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4455. .master = &omap44xx_l4_per_hwmod,
  4456. .slave = &omap44xx_uart4_hwmod,
  4457. .clk = "l4_div_ck",
  4458. .addr = omap44xx_uart4_addrs,
  4459. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4460. };
  4461. /* uart4 slave ports */
  4462. static struct omap_hwmod_ocp_if *omap44xx_uart4_slaves[] = {
  4463. &omap44xx_l4_per__uart4,
  4464. };
  4465. static struct omap_hwmod omap44xx_uart4_hwmod = {
  4466. .name = "uart4",
  4467. .class = &omap44xx_uart_hwmod_class,
  4468. .clkdm_name = "l4_per_clkdm",
  4469. .mpu_irqs = omap44xx_uart4_irqs,
  4470. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  4471. .main_clk = "uart4_fck",
  4472. .prcm = {
  4473. .omap4 = {
  4474. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  4475. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  4476. .modulemode = MODULEMODE_SWCTRL,
  4477. },
  4478. },
  4479. .slaves = omap44xx_uart4_slaves,
  4480. .slaves_cnt = ARRAY_SIZE(omap44xx_uart4_slaves),
  4481. };
  4482. /*
  4483. * 'usb_otg_hs' class
  4484. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  4485. */
  4486. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  4487. .rev_offs = 0x0400,
  4488. .sysc_offs = 0x0404,
  4489. .syss_offs = 0x0408,
  4490. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4491. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4492. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4493. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4494. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4495. MSTANDBY_SMART),
  4496. .sysc_fields = &omap_hwmod_sysc_type1,
  4497. };
  4498. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  4499. .name = "usb_otg_hs",
  4500. .sysc = &omap44xx_usb_otg_hs_sysc,
  4501. };
  4502. /* usb_otg_hs */
  4503. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  4504. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  4505. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  4506. { .irq = -1 }
  4507. };
  4508. /* usb_otg_hs master ports */
  4509. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_masters[] = {
  4510. &omap44xx_usb_otg_hs__l3_main_2,
  4511. };
  4512. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4513. {
  4514. .pa_start = 0x4a0ab000,
  4515. .pa_end = 0x4a0ab003,
  4516. .flags = ADDR_TYPE_RT
  4517. },
  4518. { }
  4519. };
  4520. /* l4_cfg -> usb_otg_hs */
  4521. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4522. .master = &omap44xx_l4_cfg_hwmod,
  4523. .slave = &omap44xx_usb_otg_hs_hwmod,
  4524. .clk = "l4_div_ck",
  4525. .addr = omap44xx_usb_otg_hs_addrs,
  4526. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4527. };
  4528. /* usb_otg_hs slave ports */
  4529. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_slaves[] = {
  4530. &omap44xx_l4_cfg__usb_otg_hs,
  4531. };
  4532. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  4533. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  4534. };
  4535. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  4536. .name = "usb_otg_hs",
  4537. .class = &omap44xx_usb_otg_hs_hwmod_class,
  4538. .clkdm_name = "l3_init_clkdm",
  4539. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  4540. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  4541. .main_clk = "usb_otg_hs_ick",
  4542. .prcm = {
  4543. .omap4 = {
  4544. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  4545. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  4546. .modulemode = MODULEMODE_HWCTRL,
  4547. },
  4548. },
  4549. .opt_clks = usb_otg_hs_opt_clks,
  4550. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  4551. .slaves = omap44xx_usb_otg_hs_slaves,
  4552. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_slaves),
  4553. .masters = omap44xx_usb_otg_hs_masters,
  4554. .masters_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_masters),
  4555. };
  4556. /*
  4557. * 'wd_timer' class
  4558. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  4559. * overflow condition
  4560. */
  4561. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  4562. .rev_offs = 0x0000,
  4563. .sysc_offs = 0x0010,
  4564. .syss_offs = 0x0014,
  4565. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  4566. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4567. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4568. SIDLE_SMART_WKUP),
  4569. .sysc_fields = &omap_hwmod_sysc_type1,
  4570. };
  4571. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  4572. .name = "wd_timer",
  4573. .sysc = &omap44xx_wd_timer_sysc,
  4574. .pre_shutdown = &omap2_wd_timer_disable,
  4575. };
  4576. /* wd_timer2 */
  4577. static struct omap_hwmod omap44xx_wd_timer2_hwmod;
  4578. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  4579. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  4580. { .irq = -1 }
  4581. };
  4582. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4583. {
  4584. .pa_start = 0x4a314000,
  4585. .pa_end = 0x4a31407f,
  4586. .flags = ADDR_TYPE_RT
  4587. },
  4588. { }
  4589. };
  4590. /* l4_wkup -> wd_timer2 */
  4591. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4592. .master = &omap44xx_l4_wkup_hwmod,
  4593. .slave = &omap44xx_wd_timer2_hwmod,
  4594. .clk = "l4_wkup_clk_mux_ck",
  4595. .addr = omap44xx_wd_timer2_addrs,
  4596. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4597. };
  4598. /* wd_timer2 slave ports */
  4599. static struct omap_hwmod_ocp_if *omap44xx_wd_timer2_slaves[] = {
  4600. &omap44xx_l4_wkup__wd_timer2,
  4601. };
  4602. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  4603. .name = "wd_timer2",
  4604. .class = &omap44xx_wd_timer_hwmod_class,
  4605. .clkdm_name = "l4_wkup_clkdm",
  4606. .mpu_irqs = omap44xx_wd_timer2_irqs,
  4607. .main_clk = "wd_timer2_fck",
  4608. .prcm = {
  4609. .omap4 = {
  4610. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  4611. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  4612. .modulemode = MODULEMODE_SWCTRL,
  4613. },
  4614. },
  4615. .slaves = omap44xx_wd_timer2_slaves,
  4616. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer2_slaves),
  4617. };
  4618. /* wd_timer3 */
  4619. static struct omap_hwmod omap44xx_wd_timer3_hwmod;
  4620. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  4621. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  4622. { .irq = -1 }
  4623. };
  4624. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4625. {
  4626. .pa_start = 0x40130000,
  4627. .pa_end = 0x4013007f,
  4628. .flags = ADDR_TYPE_RT
  4629. },
  4630. { }
  4631. };
  4632. /* l4_abe -> wd_timer3 */
  4633. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4634. .master = &omap44xx_l4_abe_hwmod,
  4635. .slave = &omap44xx_wd_timer3_hwmod,
  4636. .clk = "ocp_abe_iclk",
  4637. .addr = omap44xx_wd_timer3_addrs,
  4638. .user = OCP_USER_MPU,
  4639. };
  4640. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4641. {
  4642. .pa_start = 0x49030000,
  4643. .pa_end = 0x4903007f,
  4644. .flags = ADDR_TYPE_RT
  4645. },
  4646. { }
  4647. };
  4648. /* l4_abe -> wd_timer3 (dma) */
  4649. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4650. .master = &omap44xx_l4_abe_hwmod,
  4651. .slave = &omap44xx_wd_timer3_hwmod,
  4652. .clk = "ocp_abe_iclk",
  4653. .addr = omap44xx_wd_timer3_dma_addrs,
  4654. .user = OCP_USER_SDMA,
  4655. };
  4656. /* wd_timer3 slave ports */
  4657. static struct omap_hwmod_ocp_if *omap44xx_wd_timer3_slaves[] = {
  4658. &omap44xx_l4_abe__wd_timer3,
  4659. &omap44xx_l4_abe__wd_timer3_dma,
  4660. };
  4661. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  4662. .name = "wd_timer3",
  4663. .class = &omap44xx_wd_timer_hwmod_class,
  4664. .clkdm_name = "abe_clkdm",
  4665. .mpu_irqs = omap44xx_wd_timer3_irqs,
  4666. .main_clk = "wd_timer3_fck",
  4667. .prcm = {
  4668. .omap4 = {
  4669. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  4670. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  4671. .modulemode = MODULEMODE_SWCTRL,
  4672. },
  4673. },
  4674. .slaves = omap44xx_wd_timer3_slaves,
  4675. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer3_slaves),
  4676. };
  4677. static __initdata struct omap_hwmod *omap44xx_hwmods[] = {
  4678. /* dmm class */
  4679. &omap44xx_dmm_hwmod,
  4680. /* emif_fw class */
  4681. &omap44xx_emif_fw_hwmod,
  4682. /* l3 class */
  4683. &omap44xx_l3_instr_hwmod,
  4684. &omap44xx_l3_main_1_hwmod,
  4685. &omap44xx_l3_main_2_hwmod,
  4686. &omap44xx_l3_main_3_hwmod,
  4687. /* l4 class */
  4688. &omap44xx_l4_abe_hwmod,
  4689. &omap44xx_l4_cfg_hwmod,
  4690. &omap44xx_l4_per_hwmod,
  4691. &omap44xx_l4_wkup_hwmod,
  4692. /* mpu_bus class */
  4693. &omap44xx_mpu_private_hwmod,
  4694. /* aess class */
  4695. /* &omap44xx_aess_hwmod, */
  4696. /* bandgap class */
  4697. &omap44xx_bandgap_hwmod,
  4698. /* counter class */
  4699. /* &omap44xx_counter_32k_hwmod, */
  4700. /* dma class */
  4701. &omap44xx_dma_system_hwmod,
  4702. /* dmic class */
  4703. &omap44xx_dmic_hwmod,
  4704. /* dsp class */
  4705. &omap44xx_dsp_hwmod,
  4706. &omap44xx_dsp_c0_hwmod,
  4707. /* dss class */
  4708. &omap44xx_dss_hwmod,
  4709. &omap44xx_dss_dispc_hwmod,
  4710. &omap44xx_dss_dsi1_hwmod,
  4711. &omap44xx_dss_dsi2_hwmod,
  4712. &omap44xx_dss_hdmi_hwmod,
  4713. &omap44xx_dss_rfbi_hwmod,
  4714. &omap44xx_dss_venc_hwmod,
  4715. /* gpio class */
  4716. &omap44xx_gpio1_hwmod,
  4717. &omap44xx_gpio2_hwmod,
  4718. &omap44xx_gpio3_hwmod,
  4719. &omap44xx_gpio4_hwmod,
  4720. &omap44xx_gpio5_hwmod,
  4721. &omap44xx_gpio6_hwmod,
  4722. /* hsi class */
  4723. /* &omap44xx_hsi_hwmod, */
  4724. /* i2c class */
  4725. &omap44xx_i2c1_hwmod,
  4726. &omap44xx_i2c2_hwmod,
  4727. &omap44xx_i2c3_hwmod,
  4728. &omap44xx_i2c4_hwmod,
  4729. /* ipu class */
  4730. &omap44xx_ipu_hwmod,
  4731. &omap44xx_ipu_c0_hwmod,
  4732. &omap44xx_ipu_c1_hwmod,
  4733. /* iss class */
  4734. /* &omap44xx_iss_hwmod, */
  4735. /* iva class */
  4736. &omap44xx_iva_hwmod,
  4737. &omap44xx_iva_seq0_hwmod,
  4738. &omap44xx_iva_seq1_hwmod,
  4739. /* kbd class */
  4740. &omap44xx_kbd_hwmod,
  4741. /* mailbox class */
  4742. &omap44xx_mailbox_hwmod,
  4743. /* mcbsp class */
  4744. &omap44xx_mcbsp1_hwmod,
  4745. &omap44xx_mcbsp2_hwmod,
  4746. &omap44xx_mcbsp3_hwmod,
  4747. &omap44xx_mcbsp4_hwmod,
  4748. /* mcpdm class */
  4749. /* &omap44xx_mcpdm_hwmod, */
  4750. /* mcspi class */
  4751. &omap44xx_mcspi1_hwmod,
  4752. &omap44xx_mcspi2_hwmod,
  4753. &omap44xx_mcspi3_hwmod,
  4754. &omap44xx_mcspi4_hwmod,
  4755. /* mmc class */
  4756. &omap44xx_mmc1_hwmod,
  4757. &omap44xx_mmc2_hwmod,
  4758. &omap44xx_mmc3_hwmod,
  4759. &omap44xx_mmc4_hwmod,
  4760. &omap44xx_mmc5_hwmod,
  4761. /* mpu class */
  4762. &omap44xx_mpu_hwmod,
  4763. /* smartreflex class */
  4764. &omap44xx_smartreflex_core_hwmod,
  4765. &omap44xx_smartreflex_iva_hwmod,
  4766. &omap44xx_smartreflex_mpu_hwmod,
  4767. /* spinlock class */
  4768. &omap44xx_spinlock_hwmod,
  4769. /* timer class */
  4770. &omap44xx_timer1_hwmod,
  4771. &omap44xx_timer2_hwmod,
  4772. &omap44xx_timer3_hwmod,
  4773. &omap44xx_timer4_hwmod,
  4774. &omap44xx_timer5_hwmod,
  4775. &omap44xx_timer6_hwmod,
  4776. &omap44xx_timer7_hwmod,
  4777. &omap44xx_timer8_hwmod,
  4778. &omap44xx_timer9_hwmod,
  4779. &omap44xx_timer10_hwmod,
  4780. &omap44xx_timer11_hwmod,
  4781. /* uart class */
  4782. &omap44xx_uart1_hwmod,
  4783. &omap44xx_uart2_hwmod,
  4784. &omap44xx_uart3_hwmod,
  4785. &omap44xx_uart4_hwmod,
  4786. /* usb_otg_hs class */
  4787. &omap44xx_usb_otg_hs_hwmod,
  4788. /* wd_timer class */
  4789. &omap44xx_wd_timer2_hwmod,
  4790. &omap44xx_wd_timer3_hwmod,
  4791. NULL,
  4792. };
  4793. int __init omap44xx_hwmod_init(void)
  4794. {
  4795. return omap_hwmod_register(omap44xx_hwmods);
  4796. }