intel_sprite.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. static void
  39. ivb_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  40. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  41. unsigned int crtc_w, unsigned int crtc_h,
  42. uint32_t x, uint32_t y,
  43. uint32_t src_w, uint32_t src_h)
  44. {
  45. struct drm_device *dev = plane->dev;
  46. struct drm_i915_private *dev_priv = dev->dev_private;
  47. struct intel_plane *intel_plane = to_intel_plane(plane);
  48. int pipe = intel_plane->pipe;
  49. u32 sprctl, sprscale = 0;
  50. int pixel_size;
  51. sprctl = I915_READ(SPRCTL(pipe));
  52. /* Mask out pixel format bits in case we change it */
  53. sprctl &= ~SPRITE_PIXFORMAT_MASK;
  54. sprctl &= ~SPRITE_RGB_ORDER_RGBX;
  55. sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
  56. sprctl &= ~SPRITE_TILED;
  57. switch (fb->pixel_format) {
  58. case DRM_FORMAT_XBGR8888:
  59. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  60. pixel_size = 4;
  61. break;
  62. case DRM_FORMAT_XRGB8888:
  63. sprctl |= SPRITE_FORMAT_RGBX888;
  64. pixel_size = 4;
  65. break;
  66. case DRM_FORMAT_YUYV:
  67. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  68. pixel_size = 2;
  69. break;
  70. case DRM_FORMAT_YVYU:
  71. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  72. pixel_size = 2;
  73. break;
  74. case DRM_FORMAT_UYVY:
  75. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  76. pixel_size = 2;
  77. break;
  78. case DRM_FORMAT_VYUY:
  79. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  80. pixel_size = 2;
  81. break;
  82. default:
  83. DRM_DEBUG_DRIVER("bad pixel format, assuming RGBX888\n");
  84. sprctl |= SPRITE_FORMAT_RGBX888;
  85. pixel_size = 4;
  86. break;
  87. }
  88. if (obj->tiling_mode != I915_TILING_NONE)
  89. sprctl |= SPRITE_TILED;
  90. /* must disable */
  91. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  92. sprctl |= SPRITE_ENABLE;
  93. /* Sizes are 0 based */
  94. src_w--;
  95. src_h--;
  96. crtc_w--;
  97. crtc_h--;
  98. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  99. /*
  100. * IVB workaround: must disable low power watermarks for at least
  101. * one frame before enabling scaling. LP watermarks can be re-enabled
  102. * when scaling is disabled.
  103. */
  104. if (crtc_w != src_w || crtc_h != src_h) {
  105. if (!dev_priv->sprite_scaling_enabled) {
  106. dev_priv->sprite_scaling_enabled = true;
  107. intel_update_watermarks(dev);
  108. intel_wait_for_vblank(dev, pipe);
  109. }
  110. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  111. } else {
  112. if (dev_priv->sprite_scaling_enabled) {
  113. dev_priv->sprite_scaling_enabled = false;
  114. /* potentially re-enable LP watermarks */
  115. intel_update_watermarks(dev);
  116. }
  117. }
  118. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  119. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  120. if (IS_HASWELL(dev)) {
  121. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single
  122. * SPROFFSET register */
  123. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  124. } else if (obj->tiling_mode != I915_TILING_NONE) {
  125. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  126. } else {
  127. unsigned long offset;
  128. offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  129. I915_WRITE(SPRLINOFF(pipe), offset);
  130. }
  131. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  132. if (intel_plane->can_scale)
  133. I915_WRITE(SPRSCALE(pipe), sprscale);
  134. I915_WRITE(SPRCTL(pipe), sprctl);
  135. I915_MODIFY_DISPBASE(SPRSURF(pipe), obj->gtt_offset);
  136. POSTING_READ(SPRSURF(pipe));
  137. }
  138. static void
  139. ivb_disable_plane(struct drm_plane *plane)
  140. {
  141. struct drm_device *dev = plane->dev;
  142. struct drm_i915_private *dev_priv = dev->dev_private;
  143. struct intel_plane *intel_plane = to_intel_plane(plane);
  144. int pipe = intel_plane->pipe;
  145. I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
  146. /* Can't leave the scaler enabled... */
  147. if (intel_plane->can_scale)
  148. I915_WRITE(SPRSCALE(pipe), 0);
  149. /* Activate double buffered register update */
  150. I915_MODIFY_DISPBASE(SPRSURF(pipe), 0);
  151. POSTING_READ(SPRSURF(pipe));
  152. dev_priv->sprite_scaling_enabled = false;
  153. intel_update_watermarks(dev);
  154. }
  155. static int
  156. ivb_update_colorkey(struct drm_plane *plane,
  157. struct drm_intel_sprite_colorkey *key)
  158. {
  159. struct drm_device *dev = plane->dev;
  160. struct drm_i915_private *dev_priv = dev->dev_private;
  161. struct intel_plane *intel_plane;
  162. u32 sprctl;
  163. int ret = 0;
  164. intel_plane = to_intel_plane(plane);
  165. I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
  166. I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
  167. I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
  168. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  169. sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
  170. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  171. sprctl |= SPRITE_DEST_KEY;
  172. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  173. sprctl |= SPRITE_SOURCE_KEY;
  174. I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
  175. POSTING_READ(SPRKEYMSK(intel_plane->pipe));
  176. return ret;
  177. }
  178. static void
  179. ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  180. {
  181. struct drm_device *dev = plane->dev;
  182. struct drm_i915_private *dev_priv = dev->dev_private;
  183. struct intel_plane *intel_plane;
  184. u32 sprctl;
  185. intel_plane = to_intel_plane(plane);
  186. key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
  187. key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
  188. key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
  189. key->flags = 0;
  190. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  191. if (sprctl & SPRITE_DEST_KEY)
  192. key->flags = I915_SET_COLORKEY_DESTINATION;
  193. else if (sprctl & SPRITE_SOURCE_KEY)
  194. key->flags = I915_SET_COLORKEY_SOURCE;
  195. else
  196. key->flags = I915_SET_COLORKEY_NONE;
  197. }
  198. static void
  199. ilk_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  200. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  201. unsigned int crtc_w, unsigned int crtc_h,
  202. uint32_t x, uint32_t y,
  203. uint32_t src_w, uint32_t src_h)
  204. {
  205. struct drm_device *dev = plane->dev;
  206. struct drm_i915_private *dev_priv = dev->dev_private;
  207. struct intel_plane *intel_plane = to_intel_plane(plane);
  208. int pipe = intel_plane->pipe, pixel_size;
  209. u32 dvscntr, dvsscale;
  210. dvscntr = I915_READ(DVSCNTR(pipe));
  211. /* Mask out pixel format bits in case we change it */
  212. dvscntr &= ~DVS_PIXFORMAT_MASK;
  213. dvscntr &= ~DVS_RGB_ORDER_XBGR;
  214. dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
  215. dvscntr &= ~DVS_TILED;
  216. switch (fb->pixel_format) {
  217. case DRM_FORMAT_XBGR8888:
  218. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  219. pixel_size = 4;
  220. break;
  221. case DRM_FORMAT_XRGB8888:
  222. dvscntr |= DVS_FORMAT_RGBX888;
  223. pixel_size = 4;
  224. break;
  225. case DRM_FORMAT_YUYV:
  226. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  227. pixel_size = 2;
  228. break;
  229. case DRM_FORMAT_YVYU:
  230. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  231. pixel_size = 2;
  232. break;
  233. case DRM_FORMAT_UYVY:
  234. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  235. pixel_size = 2;
  236. break;
  237. case DRM_FORMAT_VYUY:
  238. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  239. pixel_size = 2;
  240. break;
  241. default:
  242. DRM_DEBUG_DRIVER("bad pixel format, assuming RGBX888\n");
  243. dvscntr |= DVS_FORMAT_RGBX888;
  244. pixel_size = 4;
  245. break;
  246. }
  247. if (obj->tiling_mode != I915_TILING_NONE)
  248. dvscntr |= DVS_TILED;
  249. if (IS_GEN6(dev))
  250. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  251. dvscntr |= DVS_ENABLE;
  252. /* Sizes are 0 based */
  253. src_w--;
  254. src_h--;
  255. crtc_w--;
  256. crtc_h--;
  257. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  258. dvsscale = 0;
  259. if (IS_GEN5(dev) || crtc_w != src_w || crtc_h != src_h)
  260. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  261. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  262. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  263. if (obj->tiling_mode != I915_TILING_NONE) {
  264. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  265. } else {
  266. unsigned long offset;
  267. offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  268. I915_WRITE(DVSLINOFF(pipe), offset);
  269. }
  270. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  271. I915_WRITE(DVSSCALE(pipe), dvsscale);
  272. I915_WRITE(DVSCNTR(pipe), dvscntr);
  273. I915_MODIFY_DISPBASE(DVSSURF(pipe), obj->gtt_offset);
  274. POSTING_READ(DVSSURF(pipe));
  275. }
  276. static void
  277. ilk_disable_plane(struct drm_plane *plane)
  278. {
  279. struct drm_device *dev = plane->dev;
  280. struct drm_i915_private *dev_priv = dev->dev_private;
  281. struct intel_plane *intel_plane = to_intel_plane(plane);
  282. int pipe = intel_plane->pipe;
  283. I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
  284. /* Disable the scaler */
  285. I915_WRITE(DVSSCALE(pipe), 0);
  286. /* Flush double buffered register updates */
  287. I915_MODIFY_DISPBASE(DVSSURF(pipe), 0);
  288. POSTING_READ(DVSSURF(pipe));
  289. }
  290. static void
  291. intel_enable_primary(struct drm_crtc *crtc)
  292. {
  293. struct drm_device *dev = crtc->dev;
  294. struct drm_i915_private *dev_priv = dev->dev_private;
  295. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  296. int reg = DSPCNTR(intel_crtc->plane);
  297. if (!intel_crtc->primary_disabled)
  298. return;
  299. intel_crtc->primary_disabled = false;
  300. intel_update_fbc(dev);
  301. I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
  302. }
  303. static void
  304. intel_disable_primary(struct drm_crtc *crtc)
  305. {
  306. struct drm_device *dev = crtc->dev;
  307. struct drm_i915_private *dev_priv = dev->dev_private;
  308. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  309. int reg = DSPCNTR(intel_crtc->plane);
  310. if (intel_crtc->primary_disabled)
  311. return;
  312. I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
  313. intel_crtc->primary_disabled = true;
  314. intel_update_fbc(dev);
  315. }
  316. static int
  317. ilk_update_colorkey(struct drm_plane *plane,
  318. struct drm_intel_sprite_colorkey *key)
  319. {
  320. struct drm_device *dev = plane->dev;
  321. struct drm_i915_private *dev_priv = dev->dev_private;
  322. struct intel_plane *intel_plane;
  323. u32 dvscntr;
  324. int ret = 0;
  325. intel_plane = to_intel_plane(plane);
  326. I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
  327. I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
  328. I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
  329. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  330. dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
  331. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  332. dvscntr |= DVS_DEST_KEY;
  333. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  334. dvscntr |= DVS_SOURCE_KEY;
  335. I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
  336. POSTING_READ(DVSKEYMSK(intel_plane->pipe));
  337. return ret;
  338. }
  339. static void
  340. ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  341. {
  342. struct drm_device *dev = plane->dev;
  343. struct drm_i915_private *dev_priv = dev->dev_private;
  344. struct intel_plane *intel_plane;
  345. u32 dvscntr;
  346. intel_plane = to_intel_plane(plane);
  347. key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
  348. key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
  349. key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
  350. key->flags = 0;
  351. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  352. if (dvscntr & DVS_DEST_KEY)
  353. key->flags = I915_SET_COLORKEY_DESTINATION;
  354. else if (dvscntr & DVS_SOURCE_KEY)
  355. key->flags = I915_SET_COLORKEY_SOURCE;
  356. else
  357. key->flags = I915_SET_COLORKEY_NONE;
  358. }
  359. static int
  360. intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  361. struct drm_framebuffer *fb, int crtc_x, int crtc_y,
  362. unsigned int crtc_w, unsigned int crtc_h,
  363. uint32_t src_x, uint32_t src_y,
  364. uint32_t src_w, uint32_t src_h)
  365. {
  366. struct drm_device *dev = plane->dev;
  367. struct drm_i915_private *dev_priv = dev->dev_private;
  368. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  369. struct intel_plane *intel_plane = to_intel_plane(plane);
  370. struct intel_framebuffer *intel_fb;
  371. struct drm_i915_gem_object *obj, *old_obj;
  372. int pipe = intel_plane->pipe;
  373. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  374. pipe);
  375. int ret = 0;
  376. int x = src_x >> 16, y = src_y >> 16;
  377. int primary_w = crtc->mode.hdisplay, primary_h = crtc->mode.vdisplay;
  378. bool disable_primary = false;
  379. intel_fb = to_intel_framebuffer(fb);
  380. obj = intel_fb->obj;
  381. old_obj = intel_plane->obj;
  382. src_w = src_w >> 16;
  383. src_h = src_h >> 16;
  384. /* Pipe must be running... */
  385. if (!(I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE))
  386. return -EINVAL;
  387. if (crtc_x >= primary_w || crtc_y >= primary_h)
  388. return -EINVAL;
  389. /* Don't modify another pipe's plane */
  390. if (intel_plane->pipe != intel_crtc->pipe)
  391. return -EINVAL;
  392. /* Sprite planes can be linear or x-tiled surfaces */
  393. switch (obj->tiling_mode) {
  394. case I915_TILING_NONE:
  395. case I915_TILING_X:
  396. break;
  397. default:
  398. return -EINVAL;
  399. }
  400. /*
  401. * Clamp the width & height into the visible area. Note we don't
  402. * try to scale the source if part of the visible region is offscreen.
  403. * The caller must handle that by adjusting source offset and size.
  404. */
  405. if ((crtc_x < 0) && ((crtc_x + crtc_w) > 0)) {
  406. crtc_w += crtc_x;
  407. crtc_x = 0;
  408. }
  409. if ((crtc_x + crtc_w) <= 0) /* Nothing to display */
  410. goto out;
  411. if ((crtc_x + crtc_w) > primary_w)
  412. crtc_w = primary_w - crtc_x;
  413. if ((crtc_y < 0) && ((crtc_y + crtc_h) > 0)) {
  414. crtc_h += crtc_y;
  415. crtc_y = 0;
  416. }
  417. if ((crtc_y + crtc_h) <= 0) /* Nothing to display */
  418. goto out;
  419. if (crtc_y + crtc_h > primary_h)
  420. crtc_h = primary_h - crtc_y;
  421. if (!crtc_w || !crtc_h) /* Again, nothing to display */
  422. goto out;
  423. /*
  424. * We may not have a scaler, eg. HSW does not have it any more
  425. */
  426. if (!intel_plane->can_scale && (crtc_w != src_w || crtc_h != src_h))
  427. return -EINVAL;
  428. /*
  429. * We can take a larger source and scale it down, but
  430. * only so much... 16x is the max on SNB.
  431. */
  432. if (((src_w * src_h) / (crtc_w * crtc_h)) > intel_plane->max_downscale)
  433. return -EINVAL;
  434. /*
  435. * If the sprite is completely covering the primary plane,
  436. * we can disable the primary and save power.
  437. */
  438. if ((crtc_x == 0) && (crtc_y == 0) &&
  439. (crtc_w == primary_w) && (crtc_h == primary_h))
  440. disable_primary = true;
  441. mutex_lock(&dev->struct_mutex);
  442. ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
  443. if (ret)
  444. goto out_unlock;
  445. intel_plane->obj = obj;
  446. /*
  447. * Be sure to re-enable the primary before the sprite is no longer
  448. * covering it fully.
  449. */
  450. if (!disable_primary)
  451. intel_enable_primary(crtc);
  452. intel_plane->update_plane(plane, fb, obj, crtc_x, crtc_y,
  453. crtc_w, crtc_h, x, y, src_w, src_h);
  454. if (disable_primary)
  455. intel_disable_primary(crtc);
  456. /* Unpin old obj after new one is active to avoid ugliness */
  457. if (old_obj) {
  458. /*
  459. * It's fairly common to simply update the position of
  460. * an existing object. In that case, we don't need to
  461. * wait for vblank to avoid ugliness, we only need to
  462. * do the pin & ref bookkeeping.
  463. */
  464. if (old_obj != obj) {
  465. mutex_unlock(&dev->struct_mutex);
  466. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  467. mutex_lock(&dev->struct_mutex);
  468. }
  469. intel_unpin_fb_obj(old_obj);
  470. }
  471. out_unlock:
  472. mutex_unlock(&dev->struct_mutex);
  473. out:
  474. return ret;
  475. }
  476. static int
  477. intel_disable_plane(struct drm_plane *plane)
  478. {
  479. struct drm_device *dev = plane->dev;
  480. struct intel_plane *intel_plane = to_intel_plane(plane);
  481. int ret = 0;
  482. if (plane->crtc)
  483. intel_enable_primary(plane->crtc);
  484. intel_plane->disable_plane(plane);
  485. if (!intel_plane->obj)
  486. goto out;
  487. mutex_lock(&dev->struct_mutex);
  488. intel_unpin_fb_obj(intel_plane->obj);
  489. intel_plane->obj = NULL;
  490. mutex_unlock(&dev->struct_mutex);
  491. out:
  492. return ret;
  493. }
  494. static void intel_destroy_plane(struct drm_plane *plane)
  495. {
  496. struct intel_plane *intel_plane = to_intel_plane(plane);
  497. intel_disable_plane(plane);
  498. drm_plane_cleanup(plane);
  499. kfree(intel_plane);
  500. }
  501. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  502. struct drm_file *file_priv)
  503. {
  504. struct drm_intel_sprite_colorkey *set = data;
  505. struct drm_mode_object *obj;
  506. struct drm_plane *plane;
  507. struct intel_plane *intel_plane;
  508. int ret = 0;
  509. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  510. return -ENODEV;
  511. /* Make sure we don't try to enable both src & dest simultaneously */
  512. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  513. return -EINVAL;
  514. mutex_lock(&dev->mode_config.mutex);
  515. obj = drm_mode_object_find(dev, set->plane_id, DRM_MODE_OBJECT_PLANE);
  516. if (!obj) {
  517. ret = -EINVAL;
  518. goto out_unlock;
  519. }
  520. plane = obj_to_plane(obj);
  521. intel_plane = to_intel_plane(plane);
  522. ret = intel_plane->update_colorkey(plane, set);
  523. out_unlock:
  524. mutex_unlock(&dev->mode_config.mutex);
  525. return ret;
  526. }
  527. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  528. struct drm_file *file_priv)
  529. {
  530. struct drm_intel_sprite_colorkey *get = data;
  531. struct drm_mode_object *obj;
  532. struct drm_plane *plane;
  533. struct intel_plane *intel_plane;
  534. int ret = 0;
  535. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  536. return -ENODEV;
  537. mutex_lock(&dev->mode_config.mutex);
  538. obj = drm_mode_object_find(dev, get->plane_id, DRM_MODE_OBJECT_PLANE);
  539. if (!obj) {
  540. ret = -EINVAL;
  541. goto out_unlock;
  542. }
  543. plane = obj_to_plane(obj);
  544. intel_plane = to_intel_plane(plane);
  545. intel_plane->get_colorkey(plane, get);
  546. out_unlock:
  547. mutex_unlock(&dev->mode_config.mutex);
  548. return ret;
  549. }
  550. static const struct drm_plane_funcs intel_plane_funcs = {
  551. .update_plane = intel_update_plane,
  552. .disable_plane = intel_disable_plane,
  553. .destroy = intel_destroy_plane,
  554. };
  555. static uint32_t ilk_plane_formats[] = {
  556. DRM_FORMAT_XRGB8888,
  557. DRM_FORMAT_YUYV,
  558. DRM_FORMAT_YVYU,
  559. DRM_FORMAT_UYVY,
  560. DRM_FORMAT_VYUY,
  561. };
  562. static uint32_t snb_plane_formats[] = {
  563. DRM_FORMAT_XBGR8888,
  564. DRM_FORMAT_XRGB8888,
  565. DRM_FORMAT_YUYV,
  566. DRM_FORMAT_YVYU,
  567. DRM_FORMAT_UYVY,
  568. DRM_FORMAT_VYUY,
  569. };
  570. int
  571. intel_plane_init(struct drm_device *dev, enum pipe pipe)
  572. {
  573. struct intel_plane *intel_plane;
  574. unsigned long possible_crtcs;
  575. const uint32_t *plane_formats;
  576. int num_plane_formats;
  577. int ret;
  578. if (INTEL_INFO(dev)->gen < 5)
  579. return -ENODEV;
  580. intel_plane = kzalloc(sizeof(struct intel_plane), GFP_KERNEL);
  581. if (!intel_plane)
  582. return -ENOMEM;
  583. switch (INTEL_INFO(dev)->gen) {
  584. case 5:
  585. case 6:
  586. intel_plane->can_scale = true;
  587. intel_plane->max_downscale = 16;
  588. intel_plane->update_plane = ilk_update_plane;
  589. intel_plane->disable_plane = ilk_disable_plane;
  590. intel_plane->update_colorkey = ilk_update_colorkey;
  591. intel_plane->get_colorkey = ilk_get_colorkey;
  592. if (IS_GEN6(dev)) {
  593. plane_formats = snb_plane_formats;
  594. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  595. } else {
  596. plane_formats = ilk_plane_formats;
  597. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  598. }
  599. break;
  600. case 7:
  601. if (IS_HASWELL(dev) || IS_VALLEYVIEW(dev))
  602. intel_plane->can_scale = false;
  603. else
  604. intel_plane->can_scale = true;
  605. intel_plane->max_downscale = 2;
  606. intel_plane->update_plane = ivb_update_plane;
  607. intel_plane->disable_plane = ivb_disable_plane;
  608. intel_plane->update_colorkey = ivb_update_colorkey;
  609. intel_plane->get_colorkey = ivb_get_colorkey;
  610. plane_formats = snb_plane_formats;
  611. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  612. break;
  613. default:
  614. kfree(intel_plane);
  615. return -ENODEV;
  616. }
  617. intel_plane->pipe = pipe;
  618. possible_crtcs = (1 << pipe);
  619. ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
  620. &intel_plane_funcs,
  621. plane_formats, num_plane_formats,
  622. false);
  623. if (ret)
  624. kfree(intel_plane);
  625. return ret;
  626. }