main.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823
  1. /*
  2. * Copyright (c) 2008 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/nl80211.h>
  17. #include "ath9k.h"
  18. #define ATH_PCI_VERSION "0.1"
  19. static char *dev_info = "ath9k";
  20. MODULE_AUTHOR("Atheros Communications");
  21. MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
  22. MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
  23. MODULE_LICENSE("Dual BSD/GPL");
  24. static int modparam_nohwcrypt;
  25. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  26. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
  27. /* We use the hw_value as an index into our private channel structure */
  28. #define CHAN2G(_freq, _idx) { \
  29. .center_freq = (_freq), \
  30. .hw_value = (_idx), \
  31. .max_power = 30, \
  32. }
  33. #define CHAN5G(_freq, _idx) { \
  34. .band = IEEE80211_BAND_5GHZ, \
  35. .center_freq = (_freq), \
  36. .hw_value = (_idx), \
  37. .max_power = 30, \
  38. }
  39. /* Some 2 GHz radios are actually tunable on 2312-2732
  40. * on 5 MHz steps, we support the channels which we know
  41. * we have calibration data for all cards though to make
  42. * this static */
  43. static struct ieee80211_channel ath9k_2ghz_chantable[] = {
  44. CHAN2G(2412, 0), /* Channel 1 */
  45. CHAN2G(2417, 1), /* Channel 2 */
  46. CHAN2G(2422, 2), /* Channel 3 */
  47. CHAN2G(2427, 3), /* Channel 4 */
  48. CHAN2G(2432, 4), /* Channel 5 */
  49. CHAN2G(2437, 5), /* Channel 6 */
  50. CHAN2G(2442, 6), /* Channel 7 */
  51. CHAN2G(2447, 7), /* Channel 8 */
  52. CHAN2G(2452, 8), /* Channel 9 */
  53. CHAN2G(2457, 9), /* Channel 10 */
  54. CHAN2G(2462, 10), /* Channel 11 */
  55. CHAN2G(2467, 11), /* Channel 12 */
  56. CHAN2G(2472, 12), /* Channel 13 */
  57. CHAN2G(2484, 13), /* Channel 14 */
  58. };
  59. /* Some 5 GHz radios are actually tunable on XXXX-YYYY
  60. * on 5 MHz steps, we support the channels which we know
  61. * we have calibration data for all cards though to make
  62. * this static */
  63. static struct ieee80211_channel ath9k_5ghz_chantable[] = {
  64. /* _We_ call this UNII 1 */
  65. CHAN5G(5180, 14), /* Channel 36 */
  66. CHAN5G(5200, 15), /* Channel 40 */
  67. CHAN5G(5220, 16), /* Channel 44 */
  68. CHAN5G(5240, 17), /* Channel 48 */
  69. /* _We_ call this UNII 2 */
  70. CHAN5G(5260, 18), /* Channel 52 */
  71. CHAN5G(5280, 19), /* Channel 56 */
  72. CHAN5G(5300, 20), /* Channel 60 */
  73. CHAN5G(5320, 21), /* Channel 64 */
  74. /* _We_ call this "Middle band" */
  75. CHAN5G(5500, 22), /* Channel 100 */
  76. CHAN5G(5520, 23), /* Channel 104 */
  77. CHAN5G(5540, 24), /* Channel 108 */
  78. CHAN5G(5560, 25), /* Channel 112 */
  79. CHAN5G(5580, 26), /* Channel 116 */
  80. CHAN5G(5600, 27), /* Channel 120 */
  81. CHAN5G(5620, 28), /* Channel 124 */
  82. CHAN5G(5640, 29), /* Channel 128 */
  83. CHAN5G(5660, 30), /* Channel 132 */
  84. CHAN5G(5680, 31), /* Channel 136 */
  85. CHAN5G(5700, 32), /* Channel 140 */
  86. /* _We_ call this UNII 3 */
  87. CHAN5G(5745, 33), /* Channel 149 */
  88. CHAN5G(5765, 34), /* Channel 153 */
  89. CHAN5G(5785, 35), /* Channel 157 */
  90. CHAN5G(5805, 36), /* Channel 161 */
  91. CHAN5G(5825, 37), /* Channel 165 */
  92. };
  93. static void ath_cache_conf_rate(struct ath_softc *sc,
  94. struct ieee80211_conf *conf)
  95. {
  96. switch (conf->channel->band) {
  97. case IEEE80211_BAND_2GHZ:
  98. if (conf_is_ht20(conf))
  99. sc->cur_rate_table =
  100. sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
  101. else if (conf_is_ht40_minus(conf))
  102. sc->cur_rate_table =
  103. sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
  104. else if (conf_is_ht40_plus(conf))
  105. sc->cur_rate_table =
  106. sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
  107. else
  108. sc->cur_rate_table =
  109. sc->hw_rate_table[ATH9K_MODE_11G];
  110. break;
  111. case IEEE80211_BAND_5GHZ:
  112. if (conf_is_ht20(conf))
  113. sc->cur_rate_table =
  114. sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
  115. else if (conf_is_ht40_minus(conf))
  116. sc->cur_rate_table =
  117. sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
  118. else if (conf_is_ht40_plus(conf))
  119. sc->cur_rate_table =
  120. sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
  121. else
  122. sc->cur_rate_table =
  123. sc->hw_rate_table[ATH9K_MODE_11A];
  124. break;
  125. default:
  126. BUG_ON(1);
  127. break;
  128. }
  129. }
  130. static void ath_update_txpow(struct ath_softc *sc)
  131. {
  132. struct ath_hw *ah = sc->sc_ah;
  133. u32 txpow;
  134. if (sc->curtxpow != sc->config.txpowlimit) {
  135. ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
  136. /* read back in case value is clamped */
  137. ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
  138. sc->curtxpow = txpow;
  139. }
  140. }
  141. static u8 parse_mpdudensity(u8 mpdudensity)
  142. {
  143. /*
  144. * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
  145. * 0 for no restriction
  146. * 1 for 1/4 us
  147. * 2 for 1/2 us
  148. * 3 for 1 us
  149. * 4 for 2 us
  150. * 5 for 4 us
  151. * 6 for 8 us
  152. * 7 for 16 us
  153. */
  154. switch (mpdudensity) {
  155. case 0:
  156. return 0;
  157. case 1:
  158. case 2:
  159. case 3:
  160. /* Our lower layer calculations limit our precision to
  161. 1 microsecond */
  162. return 1;
  163. case 4:
  164. return 2;
  165. case 5:
  166. return 4;
  167. case 6:
  168. return 8;
  169. case 7:
  170. return 16;
  171. default:
  172. return 0;
  173. }
  174. }
  175. static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
  176. {
  177. struct ath_rate_table *rate_table = NULL;
  178. struct ieee80211_supported_band *sband;
  179. struct ieee80211_rate *rate;
  180. int i, maxrates;
  181. switch (band) {
  182. case IEEE80211_BAND_2GHZ:
  183. rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
  184. break;
  185. case IEEE80211_BAND_5GHZ:
  186. rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
  187. break;
  188. default:
  189. break;
  190. }
  191. if (rate_table == NULL)
  192. return;
  193. sband = &sc->sbands[band];
  194. rate = sc->rates[band];
  195. if (rate_table->rate_cnt > ATH_RATE_MAX)
  196. maxrates = ATH_RATE_MAX;
  197. else
  198. maxrates = rate_table->rate_cnt;
  199. for (i = 0; i < maxrates; i++) {
  200. rate[i].bitrate = rate_table->info[i].ratekbps / 100;
  201. rate[i].hw_value = rate_table->info[i].ratecode;
  202. if (rate_table->info[i].short_preamble) {
  203. rate[i].hw_value_short = rate_table->info[i].ratecode |
  204. rate_table->info[i].short_preamble;
  205. rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
  206. }
  207. sband->n_bitrates++;
  208. DPRINTF(sc, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
  209. rate[i].bitrate / 10, rate[i].hw_value);
  210. }
  211. }
  212. /*
  213. * Set/change channels. If the channel is really being changed, it's done
  214. * by reseting the chip. To accomplish this we must first cleanup any pending
  215. * DMA, then restart stuff.
  216. */
  217. static int ath_set_channel(struct ath_softc *sc, struct ath9k_channel *hchan)
  218. {
  219. struct ath_hw *ah = sc->sc_ah;
  220. bool fastcc = true, stopped;
  221. struct ieee80211_hw *hw = sc->hw;
  222. struct ieee80211_channel *channel = hw->conf.channel;
  223. int r;
  224. if (sc->sc_flags & SC_OP_INVALID)
  225. return -EIO;
  226. ath9k_ps_wakeup(sc);
  227. /*
  228. * This is only performed if the channel settings have
  229. * actually changed.
  230. *
  231. * To switch channels clear any pending DMA operations;
  232. * wait long enough for the RX fifo to drain, reset the
  233. * hardware at the new frequency, and then re-enable
  234. * the relevant bits of the h/w.
  235. */
  236. ath9k_hw_set_interrupts(ah, 0);
  237. ath_drain_all_txq(sc, false);
  238. stopped = ath_stoprecv(sc);
  239. /* XXX: do not flush receive queue here. We don't want
  240. * to flush data frames already in queue because of
  241. * changing channel. */
  242. if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
  243. fastcc = false;
  244. DPRINTF(sc, ATH_DBG_CONFIG,
  245. "(%u MHz) -> (%u MHz), chanwidth: %d\n",
  246. sc->sc_ah->curchan->channel,
  247. channel->center_freq, sc->tx_chan_width);
  248. spin_lock_bh(&sc->sc_resetlock);
  249. r = ath9k_hw_reset(ah, hchan, fastcc);
  250. if (r) {
  251. DPRINTF(sc, ATH_DBG_FATAL,
  252. "Unable to reset channel (%u Mhz) "
  253. "reset status %u\n",
  254. channel->center_freq, r);
  255. spin_unlock_bh(&sc->sc_resetlock);
  256. return r;
  257. }
  258. spin_unlock_bh(&sc->sc_resetlock);
  259. sc->sc_flags &= ~SC_OP_CHAINMASK_UPDATE;
  260. sc->sc_flags &= ~SC_OP_FULL_RESET;
  261. if (ath_startrecv(sc) != 0) {
  262. DPRINTF(sc, ATH_DBG_FATAL,
  263. "Unable to restart recv logic\n");
  264. return -EIO;
  265. }
  266. ath_cache_conf_rate(sc, &hw->conf);
  267. ath_update_txpow(sc);
  268. ath9k_hw_set_interrupts(ah, sc->imask);
  269. ath9k_ps_restore(sc);
  270. return 0;
  271. }
  272. /*
  273. * This routine performs the periodic noise floor calibration function
  274. * that is used to adjust and optimize the chip performance. This
  275. * takes environmental changes (location, temperature) into account.
  276. * When the task is complete, it reschedules itself depending on the
  277. * appropriate interval that was calculated.
  278. */
  279. static void ath_ani_calibrate(unsigned long data)
  280. {
  281. struct ath_softc *sc = (struct ath_softc *)data;
  282. struct ath_hw *ah = sc->sc_ah;
  283. bool longcal = false;
  284. bool shortcal = false;
  285. bool aniflag = false;
  286. unsigned int timestamp = jiffies_to_msecs(jiffies);
  287. u32 cal_interval, short_cal_interval;
  288. short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
  289. ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
  290. /*
  291. * don't calibrate when we're scanning.
  292. * we are most likely not on our home channel.
  293. */
  294. if (sc->sc_flags & SC_OP_SCANNING)
  295. goto set_timer;
  296. /* Long calibration runs independently of short calibration. */
  297. if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
  298. longcal = true;
  299. DPRINTF(sc, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
  300. sc->ani.longcal_timer = timestamp;
  301. }
  302. /* Short calibration applies only while caldone is false */
  303. if (!sc->ani.caldone) {
  304. if ((timestamp - sc->ani.shortcal_timer) >= short_cal_interval) {
  305. shortcal = true;
  306. DPRINTF(sc, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
  307. sc->ani.shortcal_timer = timestamp;
  308. sc->ani.resetcal_timer = timestamp;
  309. }
  310. } else {
  311. if ((timestamp - sc->ani.resetcal_timer) >=
  312. ATH_RESTART_CALINTERVAL) {
  313. sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
  314. if (sc->ani.caldone)
  315. sc->ani.resetcal_timer = timestamp;
  316. }
  317. }
  318. /* Verify whether we must check ANI */
  319. if ((timestamp - sc->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
  320. aniflag = true;
  321. sc->ani.checkani_timer = timestamp;
  322. }
  323. /* Skip all processing if there's nothing to do. */
  324. if (longcal || shortcal || aniflag) {
  325. /* Call ANI routine if necessary */
  326. if (aniflag)
  327. ath9k_hw_ani_monitor(ah, &sc->nodestats, ah->curchan);
  328. /* Perform calibration if necessary */
  329. if (longcal || shortcal) {
  330. bool iscaldone = false;
  331. if (ath9k_hw_calibrate(ah, ah->curchan,
  332. sc->rx_chainmask, longcal,
  333. &iscaldone)) {
  334. if (longcal)
  335. sc->ani.noise_floor =
  336. ath9k_hw_getchan_noise(ah,
  337. ah->curchan);
  338. DPRINTF(sc, ATH_DBG_ANI,
  339. "calibrate chan %u/%x nf: %d\n",
  340. ah->curchan->channel,
  341. ah->curchan->channelFlags,
  342. sc->ani.noise_floor);
  343. } else {
  344. DPRINTF(sc, ATH_DBG_ANY,
  345. "calibrate chan %u/%x failed\n",
  346. ah->curchan->channel,
  347. ah->curchan->channelFlags);
  348. }
  349. sc->ani.caldone = iscaldone;
  350. }
  351. }
  352. set_timer:
  353. /*
  354. * Set timer interval based on previous results.
  355. * The interval must be the shortest necessary to satisfy ANI,
  356. * short calibration and long calibration.
  357. */
  358. cal_interval = ATH_LONG_CALINTERVAL;
  359. if (sc->sc_ah->config.enable_ani)
  360. cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
  361. if (!sc->ani.caldone)
  362. cal_interval = min(cal_interval, (u32)short_cal_interval);
  363. mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
  364. }
  365. /*
  366. * Update tx/rx chainmask. For legacy association,
  367. * hard code chainmask to 1x1, for 11n association, use
  368. * the chainmask configuration, for bt coexistence, use
  369. * the chainmask configuration even in legacy mode.
  370. */
  371. static void ath_update_chainmask(struct ath_softc *sc, int is_ht)
  372. {
  373. sc->sc_flags |= SC_OP_CHAINMASK_UPDATE;
  374. if (is_ht ||
  375. (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)) {
  376. sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
  377. sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
  378. } else {
  379. sc->tx_chainmask = 1;
  380. sc->rx_chainmask = 1;
  381. }
  382. DPRINTF(sc, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
  383. sc->tx_chainmask, sc->rx_chainmask);
  384. }
  385. static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
  386. {
  387. struct ath_node *an;
  388. an = (struct ath_node *)sta->drv_priv;
  389. if (sc->sc_flags & SC_OP_TXAGGR)
  390. ath_tx_node_init(sc, an);
  391. an->maxampdu = 1 << (IEEE80211_HTCAP_MAXRXAMPDU_FACTOR +
  392. sta->ht_cap.ampdu_factor);
  393. an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
  394. }
  395. static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
  396. {
  397. struct ath_node *an = (struct ath_node *)sta->drv_priv;
  398. if (sc->sc_flags & SC_OP_TXAGGR)
  399. ath_tx_node_cleanup(sc, an);
  400. }
  401. static void ath9k_tasklet(unsigned long data)
  402. {
  403. struct ath_softc *sc = (struct ath_softc *)data;
  404. u32 status = sc->intrstatus;
  405. if (status & ATH9K_INT_FATAL) {
  406. /* need a chip reset */
  407. ath_reset(sc, false);
  408. return;
  409. } else {
  410. if (status &
  411. (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
  412. spin_lock_bh(&sc->rx.rxflushlock);
  413. ath_rx_tasklet(sc, 0);
  414. spin_unlock_bh(&sc->rx.rxflushlock);
  415. }
  416. /* XXX: optimize this */
  417. if (status & ATH9K_INT_TX)
  418. ath_tx_tasklet(sc);
  419. }
  420. /* re-enable hardware interrupt */
  421. ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
  422. }
  423. irqreturn_t ath_isr(int irq, void *dev)
  424. {
  425. struct ath_softc *sc = dev;
  426. struct ath_hw *ah = sc->sc_ah;
  427. enum ath9k_int status;
  428. bool sched = false;
  429. do {
  430. if (sc->sc_flags & SC_OP_INVALID) {
  431. /*
  432. * The hardware is not ready/present, don't
  433. * touch anything. Note this can happen early
  434. * on if the IRQ is shared.
  435. */
  436. return IRQ_NONE;
  437. }
  438. if (!ath9k_hw_intrpend(ah)) { /* shared irq, not for us */
  439. return IRQ_NONE;
  440. }
  441. /*
  442. * Figure out the reason(s) for the interrupt. Note
  443. * that the hal returns a pseudo-ISR that may include
  444. * bits we haven't explicitly enabled so we mask the
  445. * value to insure we only process bits we requested.
  446. */
  447. ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
  448. status &= sc->imask; /* discard unasked-for bits */
  449. /*
  450. * If there are no status bits set, then this interrupt was not
  451. * for me (should have been caught above).
  452. */
  453. if (!status)
  454. return IRQ_NONE;
  455. sc->intrstatus = status;
  456. ath9k_ps_wakeup(sc);
  457. if (status & ATH9K_INT_FATAL) {
  458. /* need a chip reset */
  459. sched = true;
  460. } else if (status & ATH9K_INT_RXORN) {
  461. /* need a chip reset */
  462. sched = true;
  463. } else {
  464. if (status & ATH9K_INT_SWBA) {
  465. /* schedule a tasklet for beacon handling */
  466. tasklet_schedule(&sc->bcon_tasklet);
  467. }
  468. if (status & ATH9K_INT_RXEOL) {
  469. /*
  470. * NB: the hardware should re-read the link when
  471. * RXE bit is written, but it doesn't work
  472. * at least on older hardware revs.
  473. */
  474. sched = true;
  475. }
  476. if (status & ATH9K_INT_TXURN)
  477. /* bump tx trigger level */
  478. ath9k_hw_updatetxtriglevel(ah, true);
  479. /* XXX: optimize this */
  480. if (status & ATH9K_INT_RX)
  481. sched = true;
  482. if (status & ATH9K_INT_TX)
  483. sched = true;
  484. if (status & ATH9K_INT_BMISS)
  485. sched = true;
  486. /* carrier sense timeout */
  487. if (status & ATH9K_INT_CST)
  488. sched = true;
  489. if (status & ATH9K_INT_MIB) {
  490. /*
  491. * Disable interrupts until we service the MIB
  492. * interrupt; otherwise it will continue to
  493. * fire.
  494. */
  495. ath9k_hw_set_interrupts(ah, 0);
  496. /*
  497. * Let the hal handle the event. We assume
  498. * it will clear whatever condition caused
  499. * the interrupt.
  500. */
  501. ath9k_hw_procmibevent(ah, &sc->nodestats);
  502. ath9k_hw_set_interrupts(ah, sc->imask);
  503. }
  504. if (status & ATH9K_INT_TIM_TIMER) {
  505. if (!(ah->caps.hw_caps &
  506. ATH9K_HW_CAP_AUTOSLEEP)) {
  507. /* Clear RxAbort bit so that we can
  508. * receive frames */
  509. ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
  510. ath9k_hw_setrxabort(ah, 0);
  511. sched = true;
  512. sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
  513. }
  514. }
  515. if (status & ATH9K_INT_TSFOOR) {
  516. /* FIXME: Handle this interrupt for power save */
  517. sched = true;
  518. }
  519. }
  520. ath9k_ps_restore(sc);
  521. } while (0);
  522. ath_debug_stat_interrupt(sc, status);
  523. if (sched) {
  524. /* turn off every interrupt except SWBA */
  525. ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
  526. tasklet_schedule(&sc->intr_tq);
  527. }
  528. return IRQ_HANDLED;
  529. }
  530. static u32 ath_get_extchanmode(struct ath_softc *sc,
  531. struct ieee80211_channel *chan,
  532. enum nl80211_channel_type channel_type)
  533. {
  534. u32 chanmode = 0;
  535. switch (chan->band) {
  536. case IEEE80211_BAND_2GHZ:
  537. switch(channel_type) {
  538. case NL80211_CHAN_NO_HT:
  539. case NL80211_CHAN_HT20:
  540. chanmode = CHANNEL_G_HT20;
  541. break;
  542. case NL80211_CHAN_HT40PLUS:
  543. chanmode = CHANNEL_G_HT40PLUS;
  544. break;
  545. case NL80211_CHAN_HT40MINUS:
  546. chanmode = CHANNEL_G_HT40MINUS;
  547. break;
  548. }
  549. break;
  550. case IEEE80211_BAND_5GHZ:
  551. switch(channel_type) {
  552. case NL80211_CHAN_NO_HT:
  553. case NL80211_CHAN_HT20:
  554. chanmode = CHANNEL_A_HT20;
  555. break;
  556. case NL80211_CHAN_HT40PLUS:
  557. chanmode = CHANNEL_A_HT40PLUS;
  558. break;
  559. case NL80211_CHAN_HT40MINUS:
  560. chanmode = CHANNEL_A_HT40MINUS;
  561. break;
  562. }
  563. break;
  564. default:
  565. break;
  566. }
  567. return chanmode;
  568. }
  569. static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
  570. struct ath9k_keyval *hk, const u8 *addr,
  571. bool authenticator)
  572. {
  573. const u8 *key_rxmic;
  574. const u8 *key_txmic;
  575. key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
  576. key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
  577. if (addr == NULL) {
  578. /*
  579. * Group key installation - only two key cache entries are used
  580. * regardless of splitmic capability since group key is only
  581. * used either for TX or RX.
  582. */
  583. if (authenticator) {
  584. memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
  585. memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_mic));
  586. } else {
  587. memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
  588. memcpy(hk->kv_txmic, key_rxmic, sizeof(hk->kv_mic));
  589. }
  590. return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
  591. }
  592. if (!sc->splitmic) {
  593. /* TX and RX keys share the same key cache entry. */
  594. memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
  595. memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
  596. return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
  597. }
  598. /* Separate key cache entries for TX and RX */
  599. /* TX key goes at first index, RX key at +32. */
  600. memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
  601. if (!ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, NULL)) {
  602. /* TX MIC entry failed. No need to proceed further */
  603. DPRINTF(sc, ATH_DBG_KEYCACHE,
  604. "Setting TX MIC Key Failed\n");
  605. return 0;
  606. }
  607. memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
  608. /* XXX delete tx key on failure? */
  609. return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix + 32, hk, addr);
  610. }
  611. static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
  612. {
  613. int i;
  614. for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
  615. if (test_bit(i, sc->keymap) ||
  616. test_bit(i + 64, sc->keymap))
  617. continue; /* At least one part of TKIP key allocated */
  618. if (sc->splitmic &&
  619. (test_bit(i + 32, sc->keymap) ||
  620. test_bit(i + 64 + 32, sc->keymap)))
  621. continue; /* At least one part of TKIP key allocated */
  622. /* Found a free slot for a TKIP key */
  623. return i;
  624. }
  625. return -1;
  626. }
  627. static int ath_reserve_key_cache_slot(struct ath_softc *sc)
  628. {
  629. int i;
  630. /* First, try to find slots that would not be available for TKIP. */
  631. if (sc->splitmic) {
  632. for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
  633. if (!test_bit(i, sc->keymap) &&
  634. (test_bit(i + 32, sc->keymap) ||
  635. test_bit(i + 64, sc->keymap) ||
  636. test_bit(i + 64 + 32, sc->keymap)))
  637. return i;
  638. if (!test_bit(i + 32, sc->keymap) &&
  639. (test_bit(i, sc->keymap) ||
  640. test_bit(i + 64, sc->keymap) ||
  641. test_bit(i + 64 + 32, sc->keymap)))
  642. return i + 32;
  643. if (!test_bit(i + 64, sc->keymap) &&
  644. (test_bit(i , sc->keymap) ||
  645. test_bit(i + 32, sc->keymap) ||
  646. test_bit(i + 64 + 32, sc->keymap)))
  647. return i + 64;
  648. if (!test_bit(i + 64 + 32, sc->keymap) &&
  649. (test_bit(i, sc->keymap) ||
  650. test_bit(i + 32, sc->keymap) ||
  651. test_bit(i + 64, sc->keymap)))
  652. return i + 64 + 32;
  653. }
  654. } else {
  655. for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
  656. if (!test_bit(i, sc->keymap) &&
  657. test_bit(i + 64, sc->keymap))
  658. return i;
  659. if (test_bit(i, sc->keymap) &&
  660. !test_bit(i + 64, sc->keymap))
  661. return i + 64;
  662. }
  663. }
  664. /* No partially used TKIP slots, pick any available slot */
  665. for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
  666. /* Do not allow slots that could be needed for TKIP group keys
  667. * to be used. This limitation could be removed if we know that
  668. * TKIP will not be used. */
  669. if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
  670. continue;
  671. if (sc->splitmic) {
  672. if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
  673. continue;
  674. if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
  675. continue;
  676. }
  677. if (!test_bit(i, sc->keymap))
  678. return i; /* Found a free slot for a key */
  679. }
  680. /* No free slot found */
  681. return -1;
  682. }
  683. static int ath_key_config(struct ath_softc *sc,
  684. struct ieee80211_vif *vif,
  685. struct ieee80211_sta *sta,
  686. struct ieee80211_key_conf *key)
  687. {
  688. struct ath9k_keyval hk;
  689. const u8 *mac = NULL;
  690. int ret = 0;
  691. int idx;
  692. memset(&hk, 0, sizeof(hk));
  693. switch (key->alg) {
  694. case ALG_WEP:
  695. hk.kv_type = ATH9K_CIPHER_WEP;
  696. break;
  697. case ALG_TKIP:
  698. hk.kv_type = ATH9K_CIPHER_TKIP;
  699. break;
  700. case ALG_CCMP:
  701. hk.kv_type = ATH9K_CIPHER_AES_CCM;
  702. break;
  703. default:
  704. return -EOPNOTSUPP;
  705. }
  706. hk.kv_len = key->keylen;
  707. memcpy(hk.kv_val, key->key, key->keylen);
  708. if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
  709. /* For now, use the default keys for broadcast keys. This may
  710. * need to change with virtual interfaces. */
  711. idx = key->keyidx;
  712. } else if (key->keyidx) {
  713. if (WARN_ON(!sta))
  714. return -EOPNOTSUPP;
  715. mac = sta->addr;
  716. if (vif->type != NL80211_IFTYPE_AP) {
  717. /* Only keyidx 0 should be used with unicast key, but
  718. * allow this for client mode for now. */
  719. idx = key->keyidx;
  720. } else
  721. return -EIO;
  722. } else {
  723. if (WARN_ON(!sta))
  724. return -EOPNOTSUPP;
  725. mac = sta->addr;
  726. if (key->alg == ALG_TKIP)
  727. idx = ath_reserve_key_cache_slot_tkip(sc);
  728. else
  729. idx = ath_reserve_key_cache_slot(sc);
  730. if (idx < 0)
  731. return -ENOSPC; /* no free key cache entries */
  732. }
  733. if (key->alg == ALG_TKIP)
  734. ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac,
  735. vif->type == NL80211_IFTYPE_AP);
  736. else
  737. ret = ath9k_hw_set_keycache_entry(sc->sc_ah, idx, &hk, mac);
  738. if (!ret)
  739. return -EIO;
  740. set_bit(idx, sc->keymap);
  741. if (key->alg == ALG_TKIP) {
  742. set_bit(idx + 64, sc->keymap);
  743. if (sc->splitmic) {
  744. set_bit(idx + 32, sc->keymap);
  745. set_bit(idx + 64 + 32, sc->keymap);
  746. }
  747. }
  748. return idx;
  749. }
  750. static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
  751. {
  752. ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
  753. if (key->hw_key_idx < IEEE80211_WEP_NKID)
  754. return;
  755. clear_bit(key->hw_key_idx, sc->keymap);
  756. if (key->alg != ALG_TKIP)
  757. return;
  758. clear_bit(key->hw_key_idx + 64, sc->keymap);
  759. if (sc->splitmic) {
  760. clear_bit(key->hw_key_idx + 32, sc->keymap);
  761. clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
  762. }
  763. }
  764. static void setup_ht_cap(struct ath_softc *sc,
  765. struct ieee80211_sta_ht_cap *ht_info)
  766. {
  767. #define ATH9K_HT_CAP_MAXRXAMPDU_65536 0x3 /* 2 ^ 16 */
  768. #define ATH9K_HT_CAP_MPDUDENSITY_8 0x6 /* 8 usec */
  769. ht_info->ht_supported = true;
  770. ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  771. IEEE80211_HT_CAP_SM_PS |
  772. IEEE80211_HT_CAP_SGI_40 |
  773. IEEE80211_HT_CAP_DSSSCCK40;
  774. ht_info->ampdu_factor = ATH9K_HT_CAP_MAXRXAMPDU_65536;
  775. ht_info->ampdu_density = ATH9K_HT_CAP_MPDUDENSITY_8;
  776. /* set up supported mcs set */
  777. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  778. switch(sc->rx_chainmask) {
  779. case 1:
  780. ht_info->mcs.rx_mask[0] = 0xff;
  781. break;
  782. case 3:
  783. case 5:
  784. case 7:
  785. default:
  786. ht_info->mcs.rx_mask[0] = 0xff;
  787. ht_info->mcs.rx_mask[1] = 0xff;
  788. break;
  789. }
  790. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  791. }
  792. static void ath9k_bss_assoc_info(struct ath_softc *sc,
  793. struct ieee80211_vif *vif,
  794. struct ieee80211_bss_conf *bss_conf)
  795. {
  796. struct ath_vif *avp = (void *)vif->drv_priv;
  797. if (bss_conf->assoc) {
  798. DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
  799. bss_conf->aid, sc->curbssid);
  800. /* New association, store aid */
  801. if (avp->av_opmode == NL80211_IFTYPE_STATION) {
  802. sc->curaid = bss_conf->aid;
  803. ath9k_hw_write_associd(sc);
  804. }
  805. /* Configure the beacon */
  806. ath_beacon_config(sc, vif);
  807. /* Reset rssi stats */
  808. sc->nodestats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
  809. sc->nodestats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
  810. sc->nodestats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
  811. sc->nodestats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
  812. /* Start ANI */
  813. mod_timer(&sc->ani.timer,
  814. jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
  815. } else {
  816. DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info DISSOC\n");
  817. sc->curaid = 0;
  818. }
  819. }
  820. /********************************/
  821. /* LED functions */
  822. /********************************/
  823. static void ath_led_blink_work(struct work_struct *work)
  824. {
  825. struct ath_softc *sc = container_of(work, struct ath_softc,
  826. ath_led_blink_work.work);
  827. if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
  828. return;
  829. ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
  830. (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
  831. queue_delayed_work(sc->hw->workqueue, &sc->ath_led_blink_work,
  832. (sc->sc_flags & SC_OP_LED_ON) ?
  833. msecs_to_jiffies(sc->led_off_duration) :
  834. msecs_to_jiffies(sc->led_on_duration));
  835. sc->led_on_duration =
  836. max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25);
  837. sc->led_off_duration =
  838. max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10);
  839. sc->led_on_cnt = sc->led_off_cnt = 0;
  840. if (sc->sc_flags & SC_OP_LED_ON)
  841. sc->sc_flags &= ~SC_OP_LED_ON;
  842. else
  843. sc->sc_flags |= SC_OP_LED_ON;
  844. }
  845. static void ath_led_brightness(struct led_classdev *led_cdev,
  846. enum led_brightness brightness)
  847. {
  848. struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
  849. struct ath_softc *sc = led->sc;
  850. switch (brightness) {
  851. case LED_OFF:
  852. if (led->led_type == ATH_LED_ASSOC ||
  853. led->led_type == ATH_LED_RADIO) {
  854. ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
  855. (led->led_type == ATH_LED_RADIO));
  856. sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
  857. if (led->led_type == ATH_LED_RADIO)
  858. sc->sc_flags &= ~SC_OP_LED_ON;
  859. } else {
  860. sc->led_off_cnt++;
  861. }
  862. break;
  863. case LED_FULL:
  864. if (led->led_type == ATH_LED_ASSOC) {
  865. sc->sc_flags |= SC_OP_LED_ASSOCIATED;
  866. queue_delayed_work(sc->hw->workqueue,
  867. &sc->ath_led_blink_work, 0);
  868. } else if (led->led_type == ATH_LED_RADIO) {
  869. ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
  870. sc->sc_flags |= SC_OP_LED_ON;
  871. } else {
  872. sc->led_on_cnt++;
  873. }
  874. break;
  875. default:
  876. break;
  877. }
  878. }
  879. static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
  880. char *trigger)
  881. {
  882. int ret;
  883. led->sc = sc;
  884. led->led_cdev.name = led->name;
  885. led->led_cdev.default_trigger = trigger;
  886. led->led_cdev.brightness_set = ath_led_brightness;
  887. ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
  888. if (ret)
  889. DPRINTF(sc, ATH_DBG_FATAL,
  890. "Failed to register led:%s", led->name);
  891. else
  892. led->registered = 1;
  893. return ret;
  894. }
  895. static void ath_unregister_led(struct ath_led *led)
  896. {
  897. if (led->registered) {
  898. led_classdev_unregister(&led->led_cdev);
  899. led->registered = 0;
  900. }
  901. }
  902. static void ath_deinit_leds(struct ath_softc *sc)
  903. {
  904. cancel_delayed_work_sync(&sc->ath_led_blink_work);
  905. ath_unregister_led(&sc->assoc_led);
  906. sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
  907. ath_unregister_led(&sc->tx_led);
  908. ath_unregister_led(&sc->rx_led);
  909. ath_unregister_led(&sc->radio_led);
  910. ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
  911. }
  912. static void ath_init_leds(struct ath_softc *sc)
  913. {
  914. char *trigger;
  915. int ret;
  916. /* Configure gpio 1 for output */
  917. ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
  918. AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  919. /* LED off, active low */
  920. ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
  921. INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);
  922. trigger = ieee80211_get_radio_led_name(sc->hw);
  923. snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
  924. "ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
  925. ret = ath_register_led(sc, &sc->radio_led, trigger);
  926. sc->radio_led.led_type = ATH_LED_RADIO;
  927. if (ret)
  928. goto fail;
  929. trigger = ieee80211_get_assoc_led_name(sc->hw);
  930. snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
  931. "ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
  932. ret = ath_register_led(sc, &sc->assoc_led, trigger);
  933. sc->assoc_led.led_type = ATH_LED_ASSOC;
  934. if (ret)
  935. goto fail;
  936. trigger = ieee80211_get_tx_led_name(sc->hw);
  937. snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
  938. "ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
  939. ret = ath_register_led(sc, &sc->tx_led, trigger);
  940. sc->tx_led.led_type = ATH_LED_TX;
  941. if (ret)
  942. goto fail;
  943. trigger = ieee80211_get_rx_led_name(sc->hw);
  944. snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
  945. "ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
  946. ret = ath_register_led(sc, &sc->rx_led, trigger);
  947. sc->rx_led.led_type = ATH_LED_RX;
  948. if (ret)
  949. goto fail;
  950. return;
  951. fail:
  952. ath_deinit_leds(sc);
  953. }
  954. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  955. /*******************/
  956. /* Rfkill */
  957. /*******************/
  958. static void ath_radio_enable(struct ath_softc *sc)
  959. {
  960. struct ath_hw *ah = sc->sc_ah;
  961. struct ieee80211_channel *channel = sc->hw->conf.channel;
  962. int r;
  963. ath9k_ps_wakeup(sc);
  964. spin_lock_bh(&sc->sc_resetlock);
  965. r = ath9k_hw_reset(ah, ah->curchan, false);
  966. if (r) {
  967. DPRINTF(sc, ATH_DBG_FATAL,
  968. "Unable to reset channel %u (%uMhz) ",
  969. "reset status %u\n",
  970. channel->center_freq, r);
  971. }
  972. spin_unlock_bh(&sc->sc_resetlock);
  973. ath_update_txpow(sc);
  974. if (ath_startrecv(sc) != 0) {
  975. DPRINTF(sc, ATH_DBG_FATAL,
  976. "Unable to restart recv logic\n");
  977. return;
  978. }
  979. if (sc->sc_flags & SC_OP_BEACONS)
  980. ath_beacon_config(sc, NULL); /* restart beacons */
  981. /* Re-Enable interrupts */
  982. ath9k_hw_set_interrupts(ah, sc->imask);
  983. /* Enable LED */
  984. ath9k_hw_cfg_output(ah, ATH_LED_PIN,
  985. AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
  986. ath9k_hw_set_gpio(ah, ATH_LED_PIN, 0);
  987. ieee80211_wake_queues(sc->hw);
  988. ath9k_ps_restore(sc);
  989. }
  990. static void ath_radio_disable(struct ath_softc *sc)
  991. {
  992. struct ath_hw *ah = sc->sc_ah;
  993. struct ieee80211_channel *channel = sc->hw->conf.channel;
  994. int r;
  995. ath9k_ps_wakeup(sc);
  996. ieee80211_stop_queues(sc->hw);
  997. /* Disable LED */
  998. ath9k_hw_set_gpio(ah, ATH_LED_PIN, 1);
  999. ath9k_hw_cfg_gpio_input(ah, ATH_LED_PIN);
  1000. /* Disable interrupts */
  1001. ath9k_hw_set_interrupts(ah, 0);
  1002. ath_drain_all_txq(sc, false); /* clear pending tx frames */
  1003. ath_stoprecv(sc); /* turn off frame recv */
  1004. ath_flushrecv(sc); /* flush recv queue */
  1005. spin_lock_bh(&sc->sc_resetlock);
  1006. r = ath9k_hw_reset(ah, ah->curchan, false);
  1007. if (r) {
  1008. DPRINTF(sc, ATH_DBG_FATAL,
  1009. "Unable to reset channel %u (%uMhz) "
  1010. "reset status %u\n",
  1011. channel->center_freq, r);
  1012. }
  1013. spin_unlock_bh(&sc->sc_resetlock);
  1014. ath9k_hw_phy_disable(ah);
  1015. ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
  1016. ath9k_ps_restore(sc);
  1017. }
  1018. static bool ath_is_rfkill_set(struct ath_softc *sc)
  1019. {
  1020. struct ath_hw *ah = sc->sc_ah;
  1021. return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
  1022. ah->rfkill_polarity;
  1023. }
  1024. /* h/w rfkill poll function */
  1025. static void ath_rfkill_poll(struct work_struct *work)
  1026. {
  1027. struct ath_softc *sc = container_of(work, struct ath_softc,
  1028. rf_kill.rfkill_poll.work);
  1029. bool radio_on;
  1030. if (sc->sc_flags & SC_OP_INVALID)
  1031. return;
  1032. radio_on = !ath_is_rfkill_set(sc);
  1033. /*
  1034. * enable/disable radio only when there is a
  1035. * state change in RF switch
  1036. */
  1037. if (radio_on == !!(sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED)) {
  1038. enum rfkill_state state;
  1039. if (sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED) {
  1040. state = radio_on ? RFKILL_STATE_SOFT_BLOCKED
  1041. : RFKILL_STATE_HARD_BLOCKED;
  1042. } else if (radio_on) {
  1043. ath_radio_enable(sc);
  1044. state = RFKILL_STATE_UNBLOCKED;
  1045. } else {
  1046. ath_radio_disable(sc);
  1047. state = RFKILL_STATE_HARD_BLOCKED;
  1048. }
  1049. if (state == RFKILL_STATE_HARD_BLOCKED)
  1050. sc->sc_flags |= SC_OP_RFKILL_HW_BLOCKED;
  1051. else
  1052. sc->sc_flags &= ~SC_OP_RFKILL_HW_BLOCKED;
  1053. rfkill_force_state(sc->rf_kill.rfkill, state);
  1054. }
  1055. queue_delayed_work(sc->hw->workqueue, &sc->rf_kill.rfkill_poll,
  1056. msecs_to_jiffies(ATH_RFKILL_POLL_INTERVAL));
  1057. }
  1058. /* s/w rfkill handler */
  1059. static int ath_sw_toggle_radio(void *data, enum rfkill_state state)
  1060. {
  1061. struct ath_softc *sc = data;
  1062. switch (state) {
  1063. case RFKILL_STATE_SOFT_BLOCKED:
  1064. if (!(sc->sc_flags & (SC_OP_RFKILL_HW_BLOCKED |
  1065. SC_OP_RFKILL_SW_BLOCKED)))
  1066. ath_radio_disable(sc);
  1067. sc->sc_flags |= SC_OP_RFKILL_SW_BLOCKED;
  1068. return 0;
  1069. case RFKILL_STATE_UNBLOCKED:
  1070. if ((sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED)) {
  1071. sc->sc_flags &= ~SC_OP_RFKILL_SW_BLOCKED;
  1072. if (sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED) {
  1073. DPRINTF(sc, ATH_DBG_FATAL, "Can't turn on the"
  1074. "radio as it is disabled by h/w\n");
  1075. return -EPERM;
  1076. }
  1077. ath_radio_enable(sc);
  1078. }
  1079. return 0;
  1080. default:
  1081. return -EINVAL;
  1082. }
  1083. }
  1084. /* Init s/w rfkill */
  1085. static int ath_init_sw_rfkill(struct ath_softc *sc)
  1086. {
  1087. sc->rf_kill.rfkill = rfkill_allocate(wiphy_dev(sc->hw->wiphy),
  1088. RFKILL_TYPE_WLAN);
  1089. if (!sc->rf_kill.rfkill) {
  1090. DPRINTF(sc, ATH_DBG_FATAL, "Failed to allocate rfkill\n");
  1091. return -ENOMEM;
  1092. }
  1093. snprintf(sc->rf_kill.rfkill_name, sizeof(sc->rf_kill.rfkill_name),
  1094. "ath9k-%s::rfkill", wiphy_name(sc->hw->wiphy));
  1095. sc->rf_kill.rfkill->name = sc->rf_kill.rfkill_name;
  1096. sc->rf_kill.rfkill->data = sc;
  1097. sc->rf_kill.rfkill->toggle_radio = ath_sw_toggle_radio;
  1098. sc->rf_kill.rfkill->state = RFKILL_STATE_UNBLOCKED;
  1099. sc->rf_kill.rfkill->user_claim_unsupported = 1;
  1100. return 0;
  1101. }
  1102. /* Deinitialize rfkill */
  1103. static void ath_deinit_rfkill(struct ath_softc *sc)
  1104. {
  1105. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1106. cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
  1107. if (sc->sc_flags & SC_OP_RFKILL_REGISTERED) {
  1108. rfkill_unregister(sc->rf_kill.rfkill);
  1109. sc->sc_flags &= ~SC_OP_RFKILL_REGISTERED;
  1110. sc->rf_kill.rfkill = NULL;
  1111. }
  1112. }
  1113. static int ath_start_rfkill_poll(struct ath_softc *sc)
  1114. {
  1115. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1116. queue_delayed_work(sc->hw->workqueue,
  1117. &sc->rf_kill.rfkill_poll, 0);
  1118. if (!(sc->sc_flags & SC_OP_RFKILL_REGISTERED)) {
  1119. if (rfkill_register(sc->rf_kill.rfkill)) {
  1120. DPRINTF(sc, ATH_DBG_FATAL,
  1121. "Unable to register rfkill\n");
  1122. rfkill_free(sc->rf_kill.rfkill);
  1123. /* Deinitialize the device */
  1124. ath_cleanup(sc);
  1125. return -EIO;
  1126. } else {
  1127. sc->sc_flags |= SC_OP_RFKILL_REGISTERED;
  1128. }
  1129. }
  1130. return 0;
  1131. }
  1132. #endif /* CONFIG_RFKILL */
  1133. void ath_cleanup(struct ath_softc *sc)
  1134. {
  1135. ath_detach(sc);
  1136. free_irq(sc->irq, sc);
  1137. ath_bus_cleanup(sc);
  1138. kfree(sc->sec_wiphy);
  1139. ieee80211_free_hw(sc->hw);
  1140. }
  1141. void ath_detach(struct ath_softc *sc)
  1142. {
  1143. struct ieee80211_hw *hw = sc->hw;
  1144. int i = 0;
  1145. ath9k_ps_wakeup(sc);
  1146. DPRINTF(sc, ATH_DBG_CONFIG, "Detach ATH hw\n");
  1147. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1148. ath_deinit_rfkill(sc);
  1149. #endif
  1150. ath_deinit_leds(sc);
  1151. for (i = 0; i < sc->num_sec_wiphy; i++) {
  1152. struct ath_wiphy *aphy = sc->sec_wiphy[i];
  1153. if (aphy == NULL)
  1154. continue;
  1155. sc->sec_wiphy[i] = NULL;
  1156. ieee80211_unregister_hw(aphy->hw);
  1157. ieee80211_free_hw(aphy->hw);
  1158. }
  1159. ieee80211_unregister_hw(hw);
  1160. ath_rx_cleanup(sc);
  1161. ath_tx_cleanup(sc);
  1162. tasklet_kill(&sc->intr_tq);
  1163. tasklet_kill(&sc->bcon_tasklet);
  1164. if (!(sc->sc_flags & SC_OP_INVALID))
  1165. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
  1166. /* cleanup tx queues */
  1167. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1168. if (ATH_TXQ_SETUP(sc, i))
  1169. ath_tx_cleanupq(sc, &sc->tx.txq[i]);
  1170. ath9k_hw_detach(sc->sc_ah);
  1171. ath9k_exit_debug(sc);
  1172. ath9k_ps_restore(sc);
  1173. }
  1174. static int ath_init(u16 devid, struct ath_softc *sc)
  1175. {
  1176. struct ath_hw *ah = NULL;
  1177. int status;
  1178. int error = 0, i;
  1179. int csz = 0;
  1180. /* XXX: hardware will not be ready until ath_open() being called */
  1181. sc->sc_flags |= SC_OP_INVALID;
  1182. if (ath9k_init_debug(sc) < 0)
  1183. printk(KERN_ERR "Unable to create debugfs files\n");
  1184. spin_lock_init(&sc->wiphy_lock);
  1185. spin_lock_init(&sc->sc_resetlock);
  1186. mutex_init(&sc->mutex);
  1187. tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
  1188. tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
  1189. (unsigned long)sc);
  1190. /*
  1191. * Cache line size is used to size and align various
  1192. * structures used to communicate with the hardware.
  1193. */
  1194. ath_read_cachesize(sc, &csz);
  1195. /* XXX assert csz is non-zero */
  1196. sc->cachelsz = csz << 2; /* convert to bytes */
  1197. ah = ath9k_hw_attach(devid, sc, &status);
  1198. if (ah == NULL) {
  1199. DPRINTF(sc, ATH_DBG_FATAL,
  1200. "Unable to attach hardware; HAL status %d\n", status);
  1201. error = -ENXIO;
  1202. goto bad;
  1203. }
  1204. sc->sc_ah = ah;
  1205. /* Get the hardware key cache size. */
  1206. sc->keymax = ah->caps.keycache_size;
  1207. if (sc->keymax > ATH_KEYMAX) {
  1208. DPRINTF(sc, ATH_DBG_KEYCACHE,
  1209. "Warning, using only %u entries in %u key cache\n",
  1210. ATH_KEYMAX, sc->keymax);
  1211. sc->keymax = ATH_KEYMAX;
  1212. }
  1213. /*
  1214. * Reset the key cache since some parts do not
  1215. * reset the contents on initial power up.
  1216. */
  1217. for (i = 0; i < sc->keymax; i++)
  1218. ath9k_hw_keyreset(ah, (u16) i);
  1219. if (ath9k_regd_init(sc->sc_ah))
  1220. goto bad;
  1221. /* default to MONITOR mode */
  1222. sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
  1223. /* Setup rate tables */
  1224. ath_rate_attach(sc);
  1225. ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
  1226. ath_setup_rates(sc, IEEE80211_BAND_5GHZ);
  1227. /*
  1228. * Allocate hardware transmit queues: one queue for
  1229. * beacon frames and one data queue for each QoS
  1230. * priority. Note that the hal handles reseting
  1231. * these queues at the needed time.
  1232. */
  1233. sc->beacon.beaconq = ath_beaconq_setup(ah);
  1234. if (sc->beacon.beaconq == -1) {
  1235. DPRINTF(sc, ATH_DBG_FATAL,
  1236. "Unable to setup a beacon xmit queue\n");
  1237. error = -EIO;
  1238. goto bad2;
  1239. }
  1240. sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
  1241. if (sc->beacon.cabq == NULL) {
  1242. DPRINTF(sc, ATH_DBG_FATAL,
  1243. "Unable to setup CAB xmit queue\n");
  1244. error = -EIO;
  1245. goto bad2;
  1246. }
  1247. sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
  1248. ath_cabq_update(sc);
  1249. for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
  1250. sc->tx.hwq_map[i] = -1;
  1251. /* Setup data queues */
  1252. /* NB: ensure BK queue is the lowest priority h/w queue */
  1253. if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
  1254. DPRINTF(sc, ATH_DBG_FATAL,
  1255. "Unable to setup xmit queue for BK traffic\n");
  1256. error = -EIO;
  1257. goto bad2;
  1258. }
  1259. if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
  1260. DPRINTF(sc, ATH_DBG_FATAL,
  1261. "Unable to setup xmit queue for BE traffic\n");
  1262. error = -EIO;
  1263. goto bad2;
  1264. }
  1265. if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
  1266. DPRINTF(sc, ATH_DBG_FATAL,
  1267. "Unable to setup xmit queue for VI traffic\n");
  1268. error = -EIO;
  1269. goto bad2;
  1270. }
  1271. if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
  1272. DPRINTF(sc, ATH_DBG_FATAL,
  1273. "Unable to setup xmit queue for VO traffic\n");
  1274. error = -EIO;
  1275. goto bad2;
  1276. }
  1277. /* Initializes the noise floor to a reasonable default value.
  1278. * Later on this will be updated during ANI processing. */
  1279. sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
  1280. setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
  1281. if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
  1282. ATH9K_CIPHER_TKIP, NULL)) {
  1283. /*
  1284. * Whether we should enable h/w TKIP MIC.
  1285. * XXX: if we don't support WME TKIP MIC, then we wouldn't
  1286. * report WMM capable, so it's always safe to turn on
  1287. * TKIP MIC in this case.
  1288. */
  1289. ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
  1290. 0, 1, NULL);
  1291. }
  1292. /*
  1293. * Check whether the separate key cache entries
  1294. * are required to handle both tx+rx MIC keys.
  1295. * With split mic keys the number of stations is limited
  1296. * to 27 otherwise 59.
  1297. */
  1298. if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
  1299. ATH9K_CIPHER_TKIP, NULL)
  1300. && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
  1301. ATH9K_CIPHER_MIC, NULL)
  1302. && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
  1303. 0, NULL))
  1304. sc->splitmic = 1;
  1305. /* turn on mcast key search if possible */
  1306. if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
  1307. (void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
  1308. 1, NULL);
  1309. sc->config.txpowlimit = ATH_TXPOWER_MAX;
  1310. /* 11n Capabilities */
  1311. if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
  1312. sc->sc_flags |= SC_OP_TXAGGR;
  1313. sc->sc_flags |= SC_OP_RXAGGR;
  1314. }
  1315. sc->tx_chainmask = ah->caps.tx_chainmask;
  1316. sc->rx_chainmask = ah->caps.rx_chainmask;
  1317. ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
  1318. sc->rx.defant = ath9k_hw_getdefantenna(ah);
  1319. if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
  1320. memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
  1321. sc->beacon.slottime = ATH9K_SLOT_TIME_9; /* default to short slot time */
  1322. /* initialize beacon slots */
  1323. for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
  1324. sc->beacon.bslot[i] = NULL;
  1325. sc->beacon.bslot_aphy[i] = NULL;
  1326. }
  1327. /* save MISC configurations */
  1328. sc->config.swBeaconProcess = 1;
  1329. /* setup channels and rates */
  1330. sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
  1331. sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
  1332. sc->rates[IEEE80211_BAND_2GHZ];
  1333. sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
  1334. sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
  1335. ARRAY_SIZE(ath9k_2ghz_chantable);
  1336. if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
  1337. sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
  1338. sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
  1339. sc->rates[IEEE80211_BAND_5GHZ];
  1340. sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
  1341. sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
  1342. ARRAY_SIZE(ath9k_5ghz_chantable);
  1343. }
  1344. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)
  1345. ath9k_hw_btcoex_enable(sc->sc_ah);
  1346. return 0;
  1347. bad2:
  1348. /* cleanup tx queues */
  1349. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1350. if (ATH_TXQ_SETUP(sc, i))
  1351. ath_tx_cleanupq(sc, &sc->tx.txq[i]);
  1352. bad:
  1353. if (ah)
  1354. ath9k_hw_detach(ah);
  1355. ath9k_exit_debug(sc);
  1356. return error;
  1357. }
  1358. void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
  1359. {
  1360. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  1361. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1362. IEEE80211_HW_SIGNAL_DBM |
  1363. IEEE80211_HW_AMPDU_AGGREGATION |
  1364. IEEE80211_HW_SUPPORTS_PS |
  1365. IEEE80211_HW_PS_NULLFUNC_STACK;
  1366. if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
  1367. hw->flags |= IEEE80211_HW_MFP_CAPABLE;
  1368. hw->wiphy->interface_modes =
  1369. BIT(NL80211_IFTYPE_AP) |
  1370. BIT(NL80211_IFTYPE_STATION) |
  1371. BIT(NL80211_IFTYPE_ADHOC);
  1372. hw->wiphy->reg_notifier = ath9k_reg_notifier;
  1373. hw->wiphy->strict_regulatory = true;
  1374. hw->queues = 4;
  1375. hw->max_rates = 4;
  1376. hw->channel_change_time = 5000;
  1377. hw->max_rate_tries = ATH_11N_TXMAXTRY;
  1378. hw->sta_data_size = sizeof(struct ath_node);
  1379. hw->vif_data_size = sizeof(struct ath_vif);
  1380. hw->rate_control_algorithm = "ath9k_rate_control";
  1381. hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  1382. &sc->sbands[IEEE80211_BAND_2GHZ];
  1383. if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
  1384. hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  1385. &sc->sbands[IEEE80211_BAND_5GHZ];
  1386. }
  1387. int ath_attach(u16 devid, struct ath_softc *sc)
  1388. {
  1389. struct ieee80211_hw *hw = sc->hw;
  1390. const struct ieee80211_regdomain *regd;
  1391. int error = 0, i;
  1392. DPRINTF(sc, ATH_DBG_CONFIG, "Attach ATH hw\n");
  1393. error = ath_init(devid, sc);
  1394. if (error != 0)
  1395. return error;
  1396. /* get mac address from hardware and set in mac80211 */
  1397. SET_IEEE80211_PERM_ADDR(hw, sc->sc_ah->macaddr);
  1398. ath_set_hw_capab(sc, hw);
  1399. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
  1400. setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
  1401. if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
  1402. setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
  1403. }
  1404. /* initialize tx/rx engine */
  1405. error = ath_tx_init(sc, ATH_TXBUF);
  1406. if (error != 0)
  1407. goto error_attach;
  1408. error = ath_rx_init(sc, ATH_RXBUF);
  1409. if (error != 0)
  1410. goto error_attach;
  1411. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1412. /* Initialze h/w Rfkill */
  1413. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1414. INIT_DELAYED_WORK(&sc->rf_kill.rfkill_poll, ath_rfkill_poll);
  1415. /* Initialize s/w rfkill */
  1416. error = ath_init_sw_rfkill(sc);
  1417. if (error)
  1418. goto error_attach;
  1419. #endif
  1420. if (ath9k_is_world_regd(sc->sc_ah)) {
  1421. /* Anything applied here (prior to wiphy registration) gets
  1422. * saved on the wiphy orig_* parameters */
  1423. regd = ath9k_world_regdomain(sc->sc_ah);
  1424. hw->wiphy->custom_regulatory = true;
  1425. hw->wiphy->strict_regulatory = false;
  1426. } else {
  1427. /* This gets applied in the case of the absense of CRDA,
  1428. * it's our own custom world regulatory domain, similar to
  1429. * cfg80211's but we enable passive scanning */
  1430. regd = ath9k_default_world_regdomain();
  1431. }
  1432. wiphy_apply_custom_regulatory(hw->wiphy, regd);
  1433. ath9k_reg_apply_radar_flags(hw->wiphy);
  1434. ath9k_reg_apply_world_flags(hw->wiphy, REGDOM_SET_BY_INIT);
  1435. error = ieee80211_register_hw(hw);
  1436. if (!ath9k_is_world_regd(sc->sc_ah)) {
  1437. error = regulatory_hint(hw->wiphy,
  1438. sc->sc_ah->regulatory.alpha2);
  1439. if (error)
  1440. goto error_attach;
  1441. }
  1442. /* Initialize LED control */
  1443. ath_init_leds(sc);
  1444. return 0;
  1445. error_attach:
  1446. /* cleanup tx queues */
  1447. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1448. if (ATH_TXQ_SETUP(sc, i))
  1449. ath_tx_cleanupq(sc, &sc->tx.txq[i]);
  1450. ath9k_hw_detach(sc->sc_ah);
  1451. ath9k_exit_debug(sc);
  1452. return error;
  1453. }
  1454. int ath_reset(struct ath_softc *sc, bool retry_tx)
  1455. {
  1456. struct ath_hw *ah = sc->sc_ah;
  1457. struct ieee80211_hw *hw = sc->hw;
  1458. int r;
  1459. ath9k_hw_set_interrupts(ah, 0);
  1460. ath_drain_all_txq(sc, retry_tx);
  1461. ath_stoprecv(sc);
  1462. ath_flushrecv(sc);
  1463. spin_lock_bh(&sc->sc_resetlock);
  1464. r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
  1465. if (r)
  1466. DPRINTF(sc, ATH_DBG_FATAL,
  1467. "Unable to reset hardware; reset status %u\n", r);
  1468. spin_unlock_bh(&sc->sc_resetlock);
  1469. if (ath_startrecv(sc) != 0)
  1470. DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
  1471. /*
  1472. * We may be doing a reset in response to a request
  1473. * that changes the channel so update any state that
  1474. * might change as a result.
  1475. */
  1476. ath_cache_conf_rate(sc, &hw->conf);
  1477. ath_update_txpow(sc);
  1478. if (sc->sc_flags & SC_OP_BEACONS)
  1479. ath_beacon_config(sc, NULL); /* restart beacons */
  1480. ath9k_hw_set_interrupts(ah, sc->imask);
  1481. if (retry_tx) {
  1482. int i;
  1483. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1484. if (ATH_TXQ_SETUP(sc, i)) {
  1485. spin_lock_bh(&sc->tx.txq[i].axq_lock);
  1486. ath_txq_schedule(sc, &sc->tx.txq[i]);
  1487. spin_unlock_bh(&sc->tx.txq[i].axq_lock);
  1488. }
  1489. }
  1490. }
  1491. return r;
  1492. }
  1493. /*
  1494. * This function will allocate both the DMA descriptor structure, and the
  1495. * buffers it contains. These are used to contain the descriptors used
  1496. * by the system.
  1497. */
  1498. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  1499. struct list_head *head, const char *name,
  1500. int nbuf, int ndesc)
  1501. {
  1502. #define DS2PHYS(_dd, _ds) \
  1503. ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
  1504. #define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
  1505. #define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
  1506. struct ath_desc *ds;
  1507. struct ath_buf *bf;
  1508. int i, bsize, error;
  1509. DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
  1510. name, nbuf, ndesc);
  1511. /* ath_desc must be a multiple of DWORDs */
  1512. if ((sizeof(struct ath_desc) % 4) != 0) {
  1513. DPRINTF(sc, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
  1514. ASSERT((sizeof(struct ath_desc) % 4) == 0);
  1515. error = -ENOMEM;
  1516. goto fail;
  1517. }
  1518. dd->dd_name = name;
  1519. dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
  1520. /*
  1521. * Need additional DMA memory because we can't use
  1522. * descriptors that cross the 4K page boundary. Assume
  1523. * one skipped descriptor per 4K page.
  1524. */
  1525. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
  1526. u32 ndesc_skipped =
  1527. ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
  1528. u32 dma_len;
  1529. while (ndesc_skipped) {
  1530. dma_len = ndesc_skipped * sizeof(struct ath_desc);
  1531. dd->dd_desc_len += dma_len;
  1532. ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
  1533. };
  1534. }
  1535. /* allocate descriptors */
  1536. dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
  1537. &dd->dd_desc_paddr, GFP_ATOMIC);
  1538. if (dd->dd_desc == NULL) {
  1539. error = -ENOMEM;
  1540. goto fail;
  1541. }
  1542. ds = dd->dd_desc;
  1543. DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
  1544. dd->dd_name, ds, (u32) dd->dd_desc_len,
  1545. ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
  1546. /* allocate buffers */
  1547. bsize = sizeof(struct ath_buf) * nbuf;
  1548. bf = kmalloc(bsize, GFP_KERNEL);
  1549. if (bf == NULL) {
  1550. error = -ENOMEM;
  1551. goto fail2;
  1552. }
  1553. memset(bf, 0, bsize);
  1554. dd->dd_bufptr = bf;
  1555. INIT_LIST_HEAD(head);
  1556. for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
  1557. bf->bf_desc = ds;
  1558. bf->bf_daddr = DS2PHYS(dd, ds);
  1559. if (!(sc->sc_ah->caps.hw_caps &
  1560. ATH9K_HW_CAP_4KB_SPLITTRANS)) {
  1561. /*
  1562. * Skip descriptor addresses which can cause 4KB
  1563. * boundary crossing (addr + length) with a 32 dword
  1564. * descriptor fetch.
  1565. */
  1566. while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
  1567. ASSERT((caddr_t) bf->bf_desc <
  1568. ((caddr_t) dd->dd_desc +
  1569. dd->dd_desc_len));
  1570. ds += ndesc;
  1571. bf->bf_desc = ds;
  1572. bf->bf_daddr = DS2PHYS(dd, ds);
  1573. }
  1574. }
  1575. list_add_tail(&bf->list, head);
  1576. }
  1577. return 0;
  1578. fail2:
  1579. dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
  1580. dd->dd_desc_paddr);
  1581. fail:
  1582. memset(dd, 0, sizeof(*dd));
  1583. return error;
  1584. #undef ATH_DESC_4KB_BOUND_CHECK
  1585. #undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
  1586. #undef DS2PHYS
  1587. }
  1588. void ath_descdma_cleanup(struct ath_softc *sc,
  1589. struct ath_descdma *dd,
  1590. struct list_head *head)
  1591. {
  1592. dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
  1593. dd->dd_desc_paddr);
  1594. INIT_LIST_HEAD(head);
  1595. kfree(dd->dd_bufptr);
  1596. memset(dd, 0, sizeof(*dd));
  1597. }
  1598. int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
  1599. {
  1600. int qnum;
  1601. switch (queue) {
  1602. case 0:
  1603. qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
  1604. break;
  1605. case 1:
  1606. qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
  1607. break;
  1608. case 2:
  1609. qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
  1610. break;
  1611. case 3:
  1612. qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
  1613. break;
  1614. default:
  1615. qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
  1616. break;
  1617. }
  1618. return qnum;
  1619. }
  1620. int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
  1621. {
  1622. int qnum;
  1623. switch (queue) {
  1624. case ATH9K_WME_AC_VO:
  1625. qnum = 0;
  1626. break;
  1627. case ATH9K_WME_AC_VI:
  1628. qnum = 1;
  1629. break;
  1630. case ATH9K_WME_AC_BE:
  1631. qnum = 2;
  1632. break;
  1633. case ATH9K_WME_AC_BK:
  1634. qnum = 3;
  1635. break;
  1636. default:
  1637. qnum = -1;
  1638. break;
  1639. }
  1640. return qnum;
  1641. }
  1642. /* XXX: Remove me once we don't depend on ath9k_channel for all
  1643. * this redundant data */
  1644. static void ath9k_update_ichannel(struct ath_softc *sc,
  1645. struct ath9k_channel *ichan)
  1646. {
  1647. struct ieee80211_hw *hw = sc->hw;
  1648. struct ieee80211_channel *chan = hw->conf.channel;
  1649. struct ieee80211_conf *conf = &hw->conf;
  1650. ichan->channel = chan->center_freq;
  1651. ichan->chan = chan;
  1652. if (chan->band == IEEE80211_BAND_2GHZ) {
  1653. ichan->chanmode = CHANNEL_G;
  1654. ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM;
  1655. } else {
  1656. ichan->chanmode = CHANNEL_A;
  1657. ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
  1658. }
  1659. sc->tx_chan_width = ATH9K_HT_MACMODE_20;
  1660. if (conf_is_ht(conf)) {
  1661. if (conf_is_ht40(conf))
  1662. sc->tx_chan_width = ATH9K_HT_MACMODE_2040;
  1663. ichan->chanmode = ath_get_extchanmode(sc, chan,
  1664. conf->channel_type);
  1665. }
  1666. }
  1667. /**********************/
  1668. /* mac80211 callbacks */
  1669. /**********************/
  1670. static int ath9k_start(struct ieee80211_hw *hw)
  1671. {
  1672. struct ath_wiphy *aphy = hw->priv;
  1673. struct ath_softc *sc = aphy->sc;
  1674. struct ieee80211_channel *curchan = hw->conf.channel;
  1675. struct ath9k_channel *init_channel;
  1676. int r, pos;
  1677. DPRINTF(sc, ATH_DBG_CONFIG, "Starting driver with "
  1678. "initial channel: %d MHz\n", curchan->center_freq);
  1679. mutex_lock(&sc->mutex);
  1680. /* setup initial channel */
  1681. pos = curchan->hw_value;
  1682. init_channel = &sc->sc_ah->channels[pos];
  1683. ath9k_update_ichannel(sc, init_channel);
  1684. /* Reset SERDES registers */
  1685. ath9k_hw_configpcipowersave(sc->sc_ah, 0);
  1686. /*
  1687. * The basic interface to setting the hardware in a good
  1688. * state is ``reset''. On return the hardware is known to
  1689. * be powered up and with interrupts disabled. This must
  1690. * be followed by initialization of the appropriate bits
  1691. * and then setup of the interrupt mask.
  1692. */
  1693. spin_lock_bh(&sc->sc_resetlock);
  1694. r = ath9k_hw_reset(sc->sc_ah, init_channel, false);
  1695. if (r) {
  1696. DPRINTF(sc, ATH_DBG_FATAL,
  1697. "Unable to reset hardware; reset status %u "
  1698. "(freq %u MHz)\n", r,
  1699. curchan->center_freq);
  1700. spin_unlock_bh(&sc->sc_resetlock);
  1701. goto mutex_unlock;
  1702. }
  1703. spin_unlock_bh(&sc->sc_resetlock);
  1704. /*
  1705. * This is needed only to setup initial state
  1706. * but it's best done after a reset.
  1707. */
  1708. ath_update_txpow(sc);
  1709. /*
  1710. * Setup the hardware after reset:
  1711. * The receive engine is set going.
  1712. * Frame transmit is handled entirely
  1713. * in the frame output path; there's nothing to do
  1714. * here except setup the interrupt mask.
  1715. */
  1716. if (ath_startrecv(sc) != 0) {
  1717. DPRINTF(sc, ATH_DBG_FATAL,
  1718. "Unable to start recv logic\n");
  1719. r = -EIO;
  1720. goto mutex_unlock;
  1721. }
  1722. /* Setup our intr mask. */
  1723. sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
  1724. | ATH9K_INT_RXEOL | ATH9K_INT_RXORN
  1725. | ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;
  1726. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
  1727. sc->imask |= ATH9K_INT_GTT;
  1728. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
  1729. sc->imask |= ATH9K_INT_CST;
  1730. ath_cache_conf_rate(sc, &hw->conf);
  1731. sc->sc_flags &= ~SC_OP_INVALID;
  1732. /* Disable BMISS interrupt when we're not associated */
  1733. sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
  1734. ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
  1735. ieee80211_wake_queues(hw);
  1736. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1737. r = ath_start_rfkill_poll(sc);
  1738. #endif
  1739. mutex_unlock:
  1740. mutex_unlock(&sc->mutex);
  1741. return r;
  1742. }
  1743. static int ath9k_tx(struct ieee80211_hw *hw,
  1744. struct sk_buff *skb)
  1745. {
  1746. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1747. struct ath_wiphy *aphy = hw->priv;
  1748. struct ath_softc *sc = aphy->sc;
  1749. struct ath_tx_control txctl;
  1750. int hdrlen, padsize;
  1751. memset(&txctl, 0, sizeof(struct ath_tx_control));
  1752. /*
  1753. * As a temporary workaround, assign seq# here; this will likely need
  1754. * to be cleaned up to work better with Beacon transmission and virtual
  1755. * BSSes.
  1756. */
  1757. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  1758. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  1759. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  1760. sc->tx.seq_no += 0x10;
  1761. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  1762. hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
  1763. }
  1764. /* Add the padding after the header if this is not already done */
  1765. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1766. if (hdrlen & 3) {
  1767. padsize = hdrlen % 4;
  1768. if (skb_headroom(skb) < padsize)
  1769. return -1;
  1770. skb_push(skb, padsize);
  1771. memmove(skb->data, skb->data + padsize, hdrlen);
  1772. }
  1773. /* Check if a tx queue is available */
  1774. txctl.txq = ath_test_get_txq(sc, skb);
  1775. if (!txctl.txq)
  1776. goto exit;
  1777. DPRINTF(sc, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
  1778. if (ath_tx_start(hw, skb, &txctl) != 0) {
  1779. DPRINTF(sc, ATH_DBG_XMIT, "TX failed\n");
  1780. goto exit;
  1781. }
  1782. return 0;
  1783. exit:
  1784. dev_kfree_skb_any(skb);
  1785. return 0;
  1786. }
  1787. static void ath9k_stop(struct ieee80211_hw *hw)
  1788. {
  1789. struct ath_wiphy *aphy = hw->priv;
  1790. struct ath_softc *sc = aphy->sc;
  1791. if (sc->sc_flags & SC_OP_INVALID) {
  1792. DPRINTF(sc, ATH_DBG_ANY, "Device not present\n");
  1793. return;
  1794. }
  1795. mutex_lock(&sc->mutex);
  1796. ieee80211_stop_queues(hw);
  1797. /* make sure h/w will not generate any interrupt
  1798. * before setting the invalid flag. */
  1799. ath9k_hw_set_interrupts(sc->sc_ah, 0);
  1800. if (!(sc->sc_flags & SC_OP_INVALID)) {
  1801. ath_drain_all_txq(sc, false);
  1802. ath_stoprecv(sc);
  1803. ath9k_hw_phy_disable(sc->sc_ah);
  1804. } else
  1805. sc->rx.rxlink = NULL;
  1806. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  1807. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1808. cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
  1809. #endif
  1810. /* disable HAL and put h/w to sleep */
  1811. ath9k_hw_disable(sc->sc_ah);
  1812. ath9k_hw_configpcipowersave(sc->sc_ah, 1);
  1813. sc->sc_flags |= SC_OP_INVALID;
  1814. mutex_unlock(&sc->mutex);
  1815. DPRINTF(sc, ATH_DBG_CONFIG, "Driver halt\n");
  1816. }
  1817. static int ath9k_add_interface(struct ieee80211_hw *hw,
  1818. struct ieee80211_if_init_conf *conf)
  1819. {
  1820. struct ath_wiphy *aphy = hw->priv;
  1821. struct ath_softc *sc = aphy->sc;
  1822. struct ath_vif *avp = (void *)conf->vif->drv_priv;
  1823. enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
  1824. int ret = 0;
  1825. mutex_lock(&sc->mutex);
  1826. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) &&
  1827. sc->nvifs > 0) {
  1828. ret = -ENOBUFS;
  1829. goto out;
  1830. }
  1831. switch (conf->type) {
  1832. case NL80211_IFTYPE_STATION:
  1833. ic_opmode = NL80211_IFTYPE_STATION;
  1834. break;
  1835. case NL80211_IFTYPE_ADHOC:
  1836. if (sc->nbcnvifs >= ATH_BCBUF) {
  1837. ret = -ENOBUFS;
  1838. goto out;
  1839. }
  1840. ic_opmode = NL80211_IFTYPE_ADHOC;
  1841. break;
  1842. case NL80211_IFTYPE_AP:
  1843. if (sc->nbcnvifs >= ATH_BCBUF) {
  1844. ret = -ENOBUFS;
  1845. goto out;
  1846. }
  1847. ic_opmode = NL80211_IFTYPE_AP;
  1848. break;
  1849. default:
  1850. DPRINTF(sc, ATH_DBG_FATAL,
  1851. "Interface type %d not yet supported\n", conf->type);
  1852. ret = -EOPNOTSUPP;
  1853. goto out;
  1854. }
  1855. DPRINTF(sc, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
  1856. /* Set the VIF opmode */
  1857. avp->av_opmode = ic_opmode;
  1858. avp->av_bslot = -1;
  1859. sc->nvifs++;
  1860. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
  1861. ath9k_set_bssid_mask(hw);
  1862. if (sc->nvifs > 1)
  1863. goto out; /* skip global settings for secondary vif */
  1864. if (ic_opmode == NL80211_IFTYPE_AP) {
  1865. ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
  1866. sc->sc_flags |= SC_OP_TSF_RESET;
  1867. }
  1868. /* Set the device opmode */
  1869. sc->sc_ah->opmode = ic_opmode;
  1870. /*
  1871. * Enable MIB interrupts when there are hardware phy counters.
  1872. * Note we only do this (at the moment) for station mode.
  1873. */
  1874. if ((conf->type == NL80211_IFTYPE_STATION) ||
  1875. (conf->type == NL80211_IFTYPE_ADHOC)) {
  1876. if (ath9k_hw_phycounters(sc->sc_ah))
  1877. sc->imask |= ATH9K_INT_MIB;
  1878. sc->imask |= ATH9K_INT_TSFOOR;
  1879. }
  1880. /*
  1881. * Some hardware processes the TIM IE and fires an
  1882. * interrupt when the TIM bit is set. For hardware
  1883. * that does, if not overridden by configuration,
  1884. * enable the TIM interrupt when operating as station.
  1885. */
  1886. if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ENHANCEDPM) &&
  1887. (conf->type == NL80211_IFTYPE_STATION) &&
  1888. !sc->config.swBeaconProcess)
  1889. sc->imask |= ATH9K_INT_TIM;
  1890. ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
  1891. if (conf->type == NL80211_IFTYPE_AP) {
  1892. /* TODO: is this a suitable place to start ANI for AP mode? */
  1893. /* Start ANI */
  1894. mod_timer(&sc->ani.timer,
  1895. jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
  1896. }
  1897. out:
  1898. mutex_unlock(&sc->mutex);
  1899. return ret;
  1900. }
  1901. static void ath9k_remove_interface(struct ieee80211_hw *hw,
  1902. struct ieee80211_if_init_conf *conf)
  1903. {
  1904. struct ath_wiphy *aphy = hw->priv;
  1905. struct ath_softc *sc = aphy->sc;
  1906. struct ath_vif *avp = (void *)conf->vif->drv_priv;
  1907. int i;
  1908. DPRINTF(sc, ATH_DBG_CONFIG, "Detach Interface\n");
  1909. mutex_lock(&sc->mutex);
  1910. /* Stop ANI */
  1911. del_timer_sync(&sc->ani.timer);
  1912. /* Reclaim beacon resources */
  1913. if (sc->sc_ah->opmode == NL80211_IFTYPE_AP ||
  1914. sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) {
  1915. ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
  1916. ath_beacon_return(sc, avp);
  1917. }
  1918. sc->sc_flags &= ~SC_OP_BEACONS;
  1919. for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
  1920. if (sc->beacon.bslot[i] == conf->vif) {
  1921. printk(KERN_DEBUG "%s: vif had allocated beacon "
  1922. "slot\n", __func__);
  1923. sc->beacon.bslot[i] = NULL;
  1924. sc->beacon.bslot_aphy[i] = NULL;
  1925. }
  1926. }
  1927. sc->nvifs--;
  1928. mutex_unlock(&sc->mutex);
  1929. }
  1930. static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
  1931. {
  1932. struct ath_wiphy *aphy = hw->priv;
  1933. struct ath_softc *sc = aphy->sc;
  1934. struct ieee80211_conf *conf = &hw->conf;
  1935. mutex_lock(&sc->mutex);
  1936. if (changed & IEEE80211_CONF_CHANGE_PS) {
  1937. if (conf->flags & IEEE80211_CONF_PS) {
  1938. if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
  1939. sc->imask |= ATH9K_INT_TIM_TIMER;
  1940. ath9k_hw_set_interrupts(sc->sc_ah,
  1941. sc->imask);
  1942. }
  1943. ath9k_hw_setrxabort(sc->sc_ah, 1);
  1944. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
  1945. } else {
  1946. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
  1947. ath9k_hw_setrxabort(sc->sc_ah, 0);
  1948. sc->sc_flags &= ~SC_OP_WAIT_FOR_BEACON;
  1949. if (sc->imask & ATH9K_INT_TIM_TIMER) {
  1950. sc->imask &= ~ATH9K_INT_TIM_TIMER;
  1951. ath9k_hw_set_interrupts(sc->sc_ah,
  1952. sc->imask);
  1953. }
  1954. }
  1955. }
  1956. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  1957. struct ieee80211_channel *curchan = hw->conf.channel;
  1958. int pos = curchan->hw_value;
  1959. DPRINTF(sc, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
  1960. curchan->center_freq);
  1961. /* XXX: remove me eventualy */
  1962. ath9k_update_ichannel(sc, &sc->sc_ah->channels[pos]);
  1963. ath_update_chainmask(sc, conf_is_ht(conf));
  1964. if (ath_set_channel(sc, &sc->sc_ah->channels[pos]) < 0) {
  1965. DPRINTF(sc, ATH_DBG_FATAL, "Unable to set channel\n");
  1966. mutex_unlock(&sc->mutex);
  1967. return -EINVAL;
  1968. }
  1969. }
  1970. if (changed & IEEE80211_CONF_CHANGE_POWER)
  1971. sc->config.txpowlimit = 2 * conf->power_level;
  1972. /*
  1973. * The HW TSF has to be reset when the beacon interval changes.
  1974. * We set the flag here, and ath_beacon_config_ap() would take this
  1975. * into account when it gets called through the subsequent
  1976. * config_interface() call - with IFCC_BEACON in the changed field.
  1977. */
  1978. if (changed & IEEE80211_CONF_CHANGE_BEACON_INTERVAL)
  1979. sc->sc_flags |= SC_OP_TSF_RESET;
  1980. mutex_unlock(&sc->mutex);
  1981. return 0;
  1982. }
  1983. static int ath9k_config_interface(struct ieee80211_hw *hw,
  1984. struct ieee80211_vif *vif,
  1985. struct ieee80211_if_conf *conf)
  1986. {
  1987. struct ath_wiphy *aphy = hw->priv;
  1988. struct ath_softc *sc = aphy->sc;
  1989. struct ath_hw *ah = sc->sc_ah;
  1990. struct ath_vif *avp = (void *)vif->drv_priv;
  1991. u32 rfilt = 0;
  1992. int error, i;
  1993. mutex_lock(&sc->mutex);
  1994. /* TODO: Need to decide which hw opmode to use for multi-interface
  1995. * cases */
  1996. if (vif->type == NL80211_IFTYPE_AP &&
  1997. ah->opmode != NL80211_IFTYPE_AP) {
  1998. ah->opmode = NL80211_IFTYPE_STATION;
  1999. ath9k_hw_setopmode(ah);
  2000. memcpy(sc->curbssid, sc->sc_ah->macaddr, ETH_ALEN);
  2001. sc->curaid = 0;
  2002. ath9k_hw_write_associd(sc);
  2003. /* Request full reset to get hw opmode changed properly */
  2004. sc->sc_flags |= SC_OP_FULL_RESET;
  2005. }
  2006. if ((conf->changed & IEEE80211_IFCC_BSSID) &&
  2007. !is_zero_ether_addr(conf->bssid)) {
  2008. switch (vif->type) {
  2009. case NL80211_IFTYPE_STATION:
  2010. case NL80211_IFTYPE_ADHOC:
  2011. /* Set BSSID */
  2012. memcpy(sc->curbssid, conf->bssid, ETH_ALEN);
  2013. sc->curaid = 0;
  2014. ath9k_hw_write_associd(sc);
  2015. /* Set aggregation protection mode parameters */
  2016. sc->config.ath_aggr_prot = 0;
  2017. DPRINTF(sc, ATH_DBG_CONFIG,
  2018. "RX filter 0x%x bssid %pM aid 0x%x\n",
  2019. rfilt, sc->curbssid, sc->curaid);
  2020. /* need to reconfigure the beacon */
  2021. sc->sc_flags &= ~SC_OP_BEACONS ;
  2022. break;
  2023. default:
  2024. break;
  2025. }
  2026. }
  2027. if ((vif->type == NL80211_IFTYPE_ADHOC) ||
  2028. (vif->type == NL80211_IFTYPE_AP)) {
  2029. if ((conf->changed & IEEE80211_IFCC_BEACON) ||
  2030. (conf->changed & IEEE80211_IFCC_BEACON_ENABLED &&
  2031. conf->enable_beacon)) {
  2032. /*
  2033. * Allocate and setup the beacon frame.
  2034. *
  2035. * Stop any previous beacon DMA. This may be
  2036. * necessary, for example, when an ibss merge
  2037. * causes reconfiguration; we may be called
  2038. * with beacon transmission active.
  2039. */
  2040. ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
  2041. error = ath_beacon_alloc(aphy, vif);
  2042. if (error != 0) {
  2043. mutex_unlock(&sc->mutex);
  2044. return error;
  2045. }
  2046. ath_beacon_config(sc, vif);
  2047. }
  2048. }
  2049. /* Check for WLAN_CAPABILITY_PRIVACY ? */
  2050. if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
  2051. for (i = 0; i < IEEE80211_WEP_NKID; i++)
  2052. if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
  2053. ath9k_hw_keysetmac(sc->sc_ah,
  2054. (u16)i,
  2055. sc->curbssid);
  2056. }
  2057. /* Only legacy IBSS for now */
  2058. if (vif->type == NL80211_IFTYPE_ADHOC)
  2059. ath_update_chainmask(sc, 0);
  2060. mutex_unlock(&sc->mutex);
  2061. return 0;
  2062. }
  2063. #define SUPPORTED_FILTERS \
  2064. (FIF_PROMISC_IN_BSS | \
  2065. FIF_ALLMULTI | \
  2066. FIF_CONTROL | \
  2067. FIF_OTHER_BSS | \
  2068. FIF_BCN_PRBRESP_PROMISC | \
  2069. FIF_FCSFAIL)
  2070. /* FIXME: sc->sc_full_reset ? */
  2071. static void ath9k_configure_filter(struct ieee80211_hw *hw,
  2072. unsigned int changed_flags,
  2073. unsigned int *total_flags,
  2074. int mc_count,
  2075. struct dev_mc_list *mclist)
  2076. {
  2077. struct ath_wiphy *aphy = hw->priv;
  2078. struct ath_softc *sc = aphy->sc;
  2079. u32 rfilt;
  2080. changed_flags &= SUPPORTED_FILTERS;
  2081. *total_flags &= SUPPORTED_FILTERS;
  2082. sc->rx.rxfilter = *total_flags;
  2083. rfilt = ath_calcrxfilter(sc);
  2084. ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
  2085. DPRINTF(sc, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", sc->rx.rxfilter);
  2086. }
  2087. static void ath9k_sta_notify(struct ieee80211_hw *hw,
  2088. struct ieee80211_vif *vif,
  2089. enum sta_notify_cmd cmd,
  2090. struct ieee80211_sta *sta)
  2091. {
  2092. struct ath_wiphy *aphy = hw->priv;
  2093. struct ath_softc *sc = aphy->sc;
  2094. switch (cmd) {
  2095. case STA_NOTIFY_ADD:
  2096. ath_node_attach(sc, sta);
  2097. break;
  2098. case STA_NOTIFY_REMOVE:
  2099. ath_node_detach(sc, sta);
  2100. break;
  2101. default:
  2102. break;
  2103. }
  2104. }
  2105. static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
  2106. const struct ieee80211_tx_queue_params *params)
  2107. {
  2108. struct ath_wiphy *aphy = hw->priv;
  2109. struct ath_softc *sc = aphy->sc;
  2110. struct ath9k_tx_queue_info qi;
  2111. int ret = 0, qnum;
  2112. if (queue >= WME_NUM_AC)
  2113. return 0;
  2114. mutex_lock(&sc->mutex);
  2115. qi.tqi_aifs = params->aifs;
  2116. qi.tqi_cwmin = params->cw_min;
  2117. qi.tqi_cwmax = params->cw_max;
  2118. qi.tqi_burstTime = params->txop;
  2119. qnum = ath_get_hal_qnum(queue, sc);
  2120. DPRINTF(sc, ATH_DBG_CONFIG,
  2121. "Configure tx [queue/halq] [%d/%d], "
  2122. "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
  2123. queue, qnum, params->aifs, params->cw_min,
  2124. params->cw_max, params->txop);
  2125. ret = ath_txq_update(sc, qnum, &qi);
  2126. if (ret)
  2127. DPRINTF(sc, ATH_DBG_FATAL, "TXQ Update failed\n");
  2128. mutex_unlock(&sc->mutex);
  2129. return ret;
  2130. }
  2131. static int ath9k_set_key(struct ieee80211_hw *hw,
  2132. enum set_key_cmd cmd,
  2133. struct ieee80211_vif *vif,
  2134. struct ieee80211_sta *sta,
  2135. struct ieee80211_key_conf *key)
  2136. {
  2137. struct ath_wiphy *aphy = hw->priv;
  2138. struct ath_softc *sc = aphy->sc;
  2139. int ret = 0;
  2140. if (modparam_nohwcrypt)
  2141. return -ENOSPC;
  2142. mutex_lock(&sc->mutex);
  2143. ath9k_ps_wakeup(sc);
  2144. DPRINTF(sc, ATH_DBG_KEYCACHE, "Set HW Key\n");
  2145. switch (cmd) {
  2146. case SET_KEY:
  2147. ret = ath_key_config(sc, vif, sta, key);
  2148. if (ret >= 0) {
  2149. key->hw_key_idx = ret;
  2150. /* push IV and Michael MIC generation to stack */
  2151. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2152. if (key->alg == ALG_TKIP)
  2153. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  2154. if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
  2155. key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
  2156. ret = 0;
  2157. }
  2158. break;
  2159. case DISABLE_KEY:
  2160. ath_key_delete(sc, key);
  2161. break;
  2162. default:
  2163. ret = -EINVAL;
  2164. }
  2165. ath9k_ps_restore(sc);
  2166. mutex_unlock(&sc->mutex);
  2167. return ret;
  2168. }
  2169. static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
  2170. struct ieee80211_vif *vif,
  2171. struct ieee80211_bss_conf *bss_conf,
  2172. u32 changed)
  2173. {
  2174. struct ath_wiphy *aphy = hw->priv;
  2175. struct ath_softc *sc = aphy->sc;
  2176. mutex_lock(&sc->mutex);
  2177. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  2178. DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
  2179. bss_conf->use_short_preamble);
  2180. if (bss_conf->use_short_preamble)
  2181. sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
  2182. else
  2183. sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
  2184. }
  2185. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  2186. DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
  2187. bss_conf->use_cts_prot);
  2188. if (bss_conf->use_cts_prot &&
  2189. hw->conf.channel->band != IEEE80211_BAND_5GHZ)
  2190. sc->sc_flags |= SC_OP_PROTECT_ENABLE;
  2191. else
  2192. sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
  2193. }
  2194. if (changed & BSS_CHANGED_ASSOC) {
  2195. DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
  2196. bss_conf->assoc);
  2197. ath9k_bss_assoc_info(sc, vif, bss_conf);
  2198. }
  2199. mutex_unlock(&sc->mutex);
  2200. }
  2201. static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
  2202. {
  2203. u64 tsf;
  2204. struct ath_wiphy *aphy = hw->priv;
  2205. struct ath_softc *sc = aphy->sc;
  2206. mutex_lock(&sc->mutex);
  2207. tsf = ath9k_hw_gettsf64(sc->sc_ah);
  2208. mutex_unlock(&sc->mutex);
  2209. return tsf;
  2210. }
  2211. static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2212. {
  2213. struct ath_wiphy *aphy = hw->priv;
  2214. struct ath_softc *sc = aphy->sc;
  2215. mutex_lock(&sc->mutex);
  2216. ath9k_hw_settsf64(sc->sc_ah, tsf);
  2217. mutex_unlock(&sc->mutex);
  2218. }
  2219. static void ath9k_reset_tsf(struct ieee80211_hw *hw)
  2220. {
  2221. struct ath_wiphy *aphy = hw->priv;
  2222. struct ath_softc *sc = aphy->sc;
  2223. mutex_lock(&sc->mutex);
  2224. ath9k_hw_reset_tsf(sc->sc_ah);
  2225. mutex_unlock(&sc->mutex);
  2226. }
  2227. static int ath9k_ampdu_action(struct ieee80211_hw *hw,
  2228. enum ieee80211_ampdu_mlme_action action,
  2229. struct ieee80211_sta *sta,
  2230. u16 tid, u16 *ssn)
  2231. {
  2232. struct ath_wiphy *aphy = hw->priv;
  2233. struct ath_softc *sc = aphy->sc;
  2234. int ret = 0;
  2235. switch (action) {
  2236. case IEEE80211_AMPDU_RX_START:
  2237. if (!(sc->sc_flags & SC_OP_RXAGGR))
  2238. ret = -ENOTSUPP;
  2239. break;
  2240. case IEEE80211_AMPDU_RX_STOP:
  2241. break;
  2242. case IEEE80211_AMPDU_TX_START:
  2243. ret = ath_tx_aggr_start(sc, sta, tid, ssn);
  2244. if (ret < 0)
  2245. DPRINTF(sc, ATH_DBG_FATAL,
  2246. "Unable to start TX aggregation\n");
  2247. else
  2248. ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
  2249. break;
  2250. case IEEE80211_AMPDU_TX_STOP:
  2251. ret = ath_tx_aggr_stop(sc, sta, tid);
  2252. if (ret < 0)
  2253. DPRINTF(sc, ATH_DBG_FATAL,
  2254. "Unable to stop TX aggregation\n");
  2255. ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
  2256. break;
  2257. case IEEE80211_AMPDU_TX_RESUME:
  2258. ath_tx_aggr_resume(sc, sta, tid);
  2259. break;
  2260. default:
  2261. DPRINTF(sc, ATH_DBG_FATAL, "Unknown AMPDU action\n");
  2262. }
  2263. return ret;
  2264. }
  2265. static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
  2266. {
  2267. struct ath_wiphy *aphy = hw->priv;
  2268. struct ath_softc *sc = aphy->sc;
  2269. mutex_lock(&sc->mutex);
  2270. sc->sc_flags |= SC_OP_SCANNING;
  2271. mutex_unlock(&sc->mutex);
  2272. }
  2273. static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
  2274. {
  2275. struct ath_wiphy *aphy = hw->priv;
  2276. struct ath_softc *sc = aphy->sc;
  2277. mutex_lock(&sc->mutex);
  2278. sc->sc_flags &= ~SC_OP_SCANNING;
  2279. mutex_unlock(&sc->mutex);
  2280. }
  2281. struct ieee80211_ops ath9k_ops = {
  2282. .tx = ath9k_tx,
  2283. .start = ath9k_start,
  2284. .stop = ath9k_stop,
  2285. .add_interface = ath9k_add_interface,
  2286. .remove_interface = ath9k_remove_interface,
  2287. .config = ath9k_config,
  2288. .config_interface = ath9k_config_interface,
  2289. .configure_filter = ath9k_configure_filter,
  2290. .sta_notify = ath9k_sta_notify,
  2291. .conf_tx = ath9k_conf_tx,
  2292. .bss_info_changed = ath9k_bss_info_changed,
  2293. .set_key = ath9k_set_key,
  2294. .get_tsf = ath9k_get_tsf,
  2295. .set_tsf = ath9k_set_tsf,
  2296. .reset_tsf = ath9k_reset_tsf,
  2297. .ampdu_action = ath9k_ampdu_action,
  2298. .sw_scan_start = ath9k_sw_scan_start,
  2299. .sw_scan_complete = ath9k_sw_scan_complete,
  2300. };
  2301. static struct {
  2302. u32 version;
  2303. const char * name;
  2304. } ath_mac_bb_names[] = {
  2305. { AR_SREV_VERSION_5416_PCI, "5416" },
  2306. { AR_SREV_VERSION_5416_PCIE, "5418" },
  2307. { AR_SREV_VERSION_9100, "9100" },
  2308. { AR_SREV_VERSION_9160, "9160" },
  2309. { AR_SREV_VERSION_9280, "9280" },
  2310. { AR_SREV_VERSION_9285, "9285" }
  2311. };
  2312. static struct {
  2313. u16 version;
  2314. const char * name;
  2315. } ath_rf_names[] = {
  2316. { 0, "5133" },
  2317. { AR_RAD5133_SREV_MAJOR, "5133" },
  2318. { AR_RAD5122_SREV_MAJOR, "5122" },
  2319. { AR_RAD2133_SREV_MAJOR, "2133" },
  2320. { AR_RAD2122_SREV_MAJOR, "2122" }
  2321. };
  2322. /*
  2323. * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
  2324. */
  2325. const char *
  2326. ath_mac_bb_name(u32 mac_bb_version)
  2327. {
  2328. int i;
  2329. for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
  2330. if (ath_mac_bb_names[i].version == mac_bb_version) {
  2331. return ath_mac_bb_names[i].name;
  2332. }
  2333. }
  2334. return "????";
  2335. }
  2336. /*
  2337. * Return the RF name. "????" is returned if the RF is unknown.
  2338. */
  2339. const char *
  2340. ath_rf_name(u16 rf_version)
  2341. {
  2342. int i;
  2343. for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
  2344. if (ath_rf_names[i].version == rf_version) {
  2345. return ath_rf_names[i].name;
  2346. }
  2347. }
  2348. return "????";
  2349. }
  2350. static int __init ath9k_init(void)
  2351. {
  2352. int error;
  2353. /* Register rate control algorithm */
  2354. error = ath_rate_control_register();
  2355. if (error != 0) {
  2356. printk(KERN_ERR
  2357. "ath9k: Unable to register rate control "
  2358. "algorithm: %d\n",
  2359. error);
  2360. goto err_out;
  2361. }
  2362. error = ath_pci_init();
  2363. if (error < 0) {
  2364. printk(KERN_ERR
  2365. "ath9k: No PCI devices found, driver not installed.\n");
  2366. error = -ENODEV;
  2367. goto err_rate_unregister;
  2368. }
  2369. error = ath_ahb_init();
  2370. if (error < 0) {
  2371. error = -ENODEV;
  2372. goto err_pci_exit;
  2373. }
  2374. return 0;
  2375. err_pci_exit:
  2376. ath_pci_exit();
  2377. err_rate_unregister:
  2378. ath_rate_control_unregister();
  2379. err_out:
  2380. return error;
  2381. }
  2382. module_init(ath9k_init);
  2383. static void __exit ath9k_exit(void)
  2384. {
  2385. ath_ahb_exit();
  2386. ath_pci_exit();
  2387. ath_rate_control_unregister();
  2388. printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
  2389. }
  2390. module_exit(ath9k_exit);