common.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105
  1. /*
  2. * This file contains common code that is intended to be used across
  3. * boards so that it's not replicated.
  4. *
  5. * Copyright (C) 2011 Xilinx
  6. *
  7. * This software is licensed under the terms of the GNU General Public
  8. * License version 2, as published by the Free Software Foundation, and
  9. * may be copied, distributed, and modified under those terms.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/kernel.h>
  18. #include <linux/cpumask.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/clk.h>
  21. #include <linux/clk/zynq.h>
  22. #include <linux/clocksource.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/of.h>
  27. #include <linux/irqchip.h>
  28. #include <asm/mach/arch.h>
  29. #include <asm/mach/map.h>
  30. #include <asm/mach/time.h>
  31. #include <asm/mach-types.h>
  32. #include <asm/page.h>
  33. #include <asm/pgtable.h>
  34. #include <asm/hardware/cache-l2x0.h>
  35. #include "common.h"
  36. static struct of_device_id zynq_of_bus_ids[] __initdata = {
  37. { .compatible = "simple-bus", },
  38. {}
  39. };
  40. /**
  41. * xilinx_init_machine() - System specific initialization, intended to be
  42. * called from board specific initialization.
  43. */
  44. static void __init xilinx_init_machine(void)
  45. {
  46. /*
  47. * 64KB way size, 8-way associativity, parity disabled
  48. */
  49. l2x0_of_init(0x02060000, 0xF0F0FFFF);
  50. of_platform_bus_probe(NULL, zynq_of_bus_ids, NULL);
  51. }
  52. #define SCU_PERIPH_PHYS 0xF8F00000
  53. #define SCU_PERIPH_SIZE SZ_8K
  54. #define SCU_PERIPH_VIRT (VMALLOC_END - SCU_PERIPH_SIZE)
  55. static struct map_desc scu_desc __initdata = {
  56. .virtual = SCU_PERIPH_VIRT,
  57. .pfn = __phys_to_pfn(SCU_PERIPH_PHYS),
  58. .length = SCU_PERIPH_SIZE,
  59. .type = MT_DEVICE,
  60. };
  61. static void __init xilinx_zynq_timer_init(void)
  62. {
  63. struct device_node *np;
  64. void __iomem *slcr;
  65. np = of_find_compatible_node(NULL, NULL, "xlnx,zynq-slcr");
  66. slcr = of_iomap(np, 0);
  67. WARN_ON(!slcr);
  68. xilinx_zynq_clocks_init(slcr);
  69. clocksource_of_init();
  70. }
  71. /**
  72. * xilinx_map_io() - Create memory mappings needed for early I/O.
  73. */
  74. static void __init xilinx_map_io(void)
  75. {
  76. debug_ll_io_init();
  77. iotable_init(&scu_desc, 1);
  78. }
  79. static const char *xilinx_dt_match[] = {
  80. "xlnx,zynq-zc702",
  81. "xlnx,zynq-7000",
  82. NULL
  83. };
  84. MACHINE_START(XILINX_EP107, "Xilinx Zynq Platform")
  85. .map_io = xilinx_map_io,
  86. .init_irq = irqchip_init,
  87. .init_machine = xilinx_init_machine,
  88. .init_time = xilinx_zynq_timer_init,
  89. .dt_compat = xilinx_dt_match,
  90. MACHINE_END