devices-da8xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. /*
  2. * DA8XX/OMAP L1XX platform device data
  3. *
  4. * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
  5. * Derived from code that was:
  6. * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/serial_8250.h>
  19. #include <mach/cputype.h>
  20. #include <mach/common.h>
  21. #include <mach/time.h>
  22. #include <mach/da8xx.h>
  23. #include "clock.h"
  24. #define DA8XX_TPCC_BASE 0x01c00000
  25. #define DA8XX_TPTC0_BASE 0x01c08000
  26. #define DA8XX_TPTC1_BASE 0x01c08400
  27. #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
  28. #define DA8XX_I2C0_BASE 0x01c22000
  29. #define DA8XX_RTC_BASE 0x01C23000
  30. #define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
  31. #define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
  32. #define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
  33. #define DA8XX_EMAC_MDIO_BASE 0x01e24000
  34. #define DA8XX_GPIO_BASE 0x01e26000
  35. #define DA8XX_I2C1_BASE 0x01e28000
  36. #define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
  37. #define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
  38. #define DA8XX_EMAC_RAM_OFFSET 0x0000
  39. #define DA8XX_MDIO_REG_OFFSET 0x4000
  40. #define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
  41. void __iomem *da8xx_syscfg_base;
  42. static struct plat_serial8250_port da8xx_serial_pdata[] = {
  43. {
  44. .mapbase = DA8XX_UART0_BASE,
  45. .irq = IRQ_DA8XX_UARTINT0,
  46. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  47. UPF_IOREMAP,
  48. .iotype = UPIO_MEM,
  49. .regshift = 2,
  50. },
  51. {
  52. .mapbase = DA8XX_UART1_BASE,
  53. .irq = IRQ_DA8XX_UARTINT1,
  54. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  55. UPF_IOREMAP,
  56. .iotype = UPIO_MEM,
  57. .regshift = 2,
  58. },
  59. {
  60. .mapbase = DA8XX_UART2_BASE,
  61. .irq = IRQ_DA8XX_UARTINT2,
  62. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  63. UPF_IOREMAP,
  64. .iotype = UPIO_MEM,
  65. .regshift = 2,
  66. },
  67. {
  68. .flags = 0,
  69. },
  70. };
  71. struct platform_device da8xx_serial_device = {
  72. .name = "serial8250",
  73. .id = PLAT8250_DEV_PLATFORM,
  74. .dev = {
  75. .platform_data = da8xx_serial_pdata,
  76. },
  77. };
  78. static const s8 da8xx_dma_chan_no_event[] = {
  79. 20, 21,
  80. -1
  81. };
  82. static const s8 da8xx_queue_tc_mapping[][2] = {
  83. /* {event queue no, TC no} */
  84. {0, 0},
  85. {1, 1},
  86. {-1, -1}
  87. };
  88. static const s8 da8xx_queue_priority_mapping[][2] = {
  89. /* {event queue no, Priority} */
  90. {0, 3},
  91. {1, 7},
  92. {-1, -1}
  93. };
  94. static struct edma_soc_info da8xx_edma_info[] = {
  95. {
  96. .n_channel = 32,
  97. .n_region = 4,
  98. .n_slot = 128,
  99. .n_tc = 2,
  100. .n_cc = 1,
  101. .noevent = da8xx_dma_chan_no_event,
  102. .queue_tc_mapping = da8xx_queue_tc_mapping,
  103. .queue_priority_mapping = da8xx_queue_priority_mapping,
  104. },
  105. };
  106. static struct resource da8xx_edma_resources[] = {
  107. {
  108. .name = "edma_cc0",
  109. .start = DA8XX_TPCC_BASE,
  110. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  111. .flags = IORESOURCE_MEM,
  112. },
  113. {
  114. .name = "edma_tc0",
  115. .start = DA8XX_TPTC0_BASE,
  116. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  117. .flags = IORESOURCE_MEM,
  118. },
  119. {
  120. .name = "edma_tc1",
  121. .start = DA8XX_TPTC1_BASE,
  122. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  123. .flags = IORESOURCE_MEM,
  124. },
  125. {
  126. .name = "edma0",
  127. .start = IRQ_DA8XX_CCINT0,
  128. .flags = IORESOURCE_IRQ,
  129. },
  130. {
  131. .name = "edma0_err",
  132. .start = IRQ_DA8XX_CCERRINT,
  133. .flags = IORESOURCE_IRQ,
  134. },
  135. };
  136. static struct platform_device da8xx_edma_device = {
  137. .name = "edma",
  138. .id = -1,
  139. .dev = {
  140. .platform_data = da8xx_edma_info,
  141. },
  142. .num_resources = ARRAY_SIZE(da8xx_edma_resources),
  143. .resource = da8xx_edma_resources,
  144. };
  145. int __init da8xx_register_edma(void)
  146. {
  147. return platform_device_register(&da8xx_edma_device);
  148. }
  149. static struct resource da8xx_i2c_resources0[] = {
  150. {
  151. .start = DA8XX_I2C0_BASE,
  152. .end = DA8XX_I2C0_BASE + SZ_4K - 1,
  153. .flags = IORESOURCE_MEM,
  154. },
  155. {
  156. .start = IRQ_DA8XX_I2CINT0,
  157. .end = IRQ_DA8XX_I2CINT0,
  158. .flags = IORESOURCE_IRQ,
  159. },
  160. };
  161. static struct platform_device da8xx_i2c_device0 = {
  162. .name = "i2c_davinci",
  163. .id = 1,
  164. .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
  165. .resource = da8xx_i2c_resources0,
  166. };
  167. static struct resource da8xx_i2c_resources1[] = {
  168. {
  169. .start = DA8XX_I2C1_BASE,
  170. .end = DA8XX_I2C1_BASE + SZ_4K - 1,
  171. .flags = IORESOURCE_MEM,
  172. },
  173. {
  174. .start = IRQ_DA8XX_I2CINT1,
  175. .end = IRQ_DA8XX_I2CINT1,
  176. .flags = IORESOURCE_IRQ,
  177. },
  178. };
  179. static struct platform_device da8xx_i2c_device1 = {
  180. .name = "i2c_davinci",
  181. .id = 2,
  182. .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
  183. .resource = da8xx_i2c_resources1,
  184. };
  185. int __init da8xx_register_i2c(int instance,
  186. struct davinci_i2c_platform_data *pdata)
  187. {
  188. struct platform_device *pdev;
  189. if (instance == 0)
  190. pdev = &da8xx_i2c_device0;
  191. else if (instance == 1)
  192. pdev = &da8xx_i2c_device1;
  193. else
  194. return -EINVAL;
  195. pdev->dev.platform_data = pdata;
  196. return platform_device_register(pdev);
  197. }
  198. static struct resource da8xx_watchdog_resources[] = {
  199. {
  200. .start = DA8XX_WDOG_BASE,
  201. .end = DA8XX_WDOG_BASE + SZ_4K - 1,
  202. .flags = IORESOURCE_MEM,
  203. },
  204. };
  205. struct platform_device davinci_wdt_device = {
  206. .name = "watchdog",
  207. .id = -1,
  208. .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
  209. .resource = da8xx_watchdog_resources,
  210. };
  211. int __init da8xx_register_watchdog(void)
  212. {
  213. return platform_device_register(&davinci_wdt_device);
  214. }
  215. static struct resource da8xx_emac_resources[] = {
  216. {
  217. .start = DA8XX_EMAC_CPPI_PORT_BASE,
  218. .end = DA8XX_EMAC_CPPI_PORT_BASE + 0x5000 - 1,
  219. .flags = IORESOURCE_MEM,
  220. },
  221. {
  222. .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  223. .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  224. .flags = IORESOURCE_IRQ,
  225. },
  226. {
  227. .start = IRQ_DA8XX_C0_RX_PULSE,
  228. .end = IRQ_DA8XX_C0_RX_PULSE,
  229. .flags = IORESOURCE_IRQ,
  230. },
  231. {
  232. .start = IRQ_DA8XX_C0_TX_PULSE,
  233. .end = IRQ_DA8XX_C0_TX_PULSE,
  234. .flags = IORESOURCE_IRQ,
  235. },
  236. {
  237. .start = IRQ_DA8XX_C0_MISC_PULSE,
  238. .end = IRQ_DA8XX_C0_MISC_PULSE,
  239. .flags = IORESOURCE_IRQ,
  240. },
  241. };
  242. struct emac_platform_data da8xx_emac_pdata = {
  243. .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
  244. .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
  245. .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
  246. .mdio_reg_offset = DA8XX_MDIO_REG_OFFSET,
  247. .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
  248. .version = EMAC_VERSION_2,
  249. };
  250. static struct platform_device da8xx_emac_device = {
  251. .name = "davinci_emac",
  252. .id = 1,
  253. .dev = {
  254. .platform_data = &da8xx_emac_pdata,
  255. },
  256. .num_resources = ARRAY_SIZE(da8xx_emac_resources),
  257. .resource = da8xx_emac_resources,
  258. };
  259. int __init da8xx_register_emac(void)
  260. {
  261. return platform_device_register(&da8xx_emac_device);
  262. }
  263. static struct resource da830_mcasp1_resources[] = {
  264. {
  265. .name = "mcasp1",
  266. .start = DAVINCI_DA830_MCASP1_REG_BASE,
  267. .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
  268. .flags = IORESOURCE_MEM,
  269. },
  270. /* TX event */
  271. {
  272. .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  273. .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  274. .flags = IORESOURCE_DMA,
  275. },
  276. /* RX event */
  277. {
  278. .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
  279. .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
  280. .flags = IORESOURCE_DMA,
  281. },
  282. };
  283. static struct platform_device da830_mcasp1_device = {
  284. .name = "davinci-mcasp",
  285. .id = 1,
  286. .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
  287. .resource = da830_mcasp1_resources,
  288. };
  289. static struct resource da850_mcasp_resources[] = {
  290. {
  291. .name = "mcasp",
  292. .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
  293. .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
  294. .flags = IORESOURCE_MEM,
  295. },
  296. /* TX event */
  297. {
  298. .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  299. .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  300. .flags = IORESOURCE_DMA,
  301. },
  302. /* RX event */
  303. {
  304. .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  305. .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  306. .flags = IORESOURCE_DMA,
  307. },
  308. };
  309. static struct platform_device da850_mcasp_device = {
  310. .name = "davinci-mcasp",
  311. .id = 0,
  312. .num_resources = ARRAY_SIZE(da850_mcasp_resources),
  313. .resource = da850_mcasp_resources,
  314. };
  315. void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
  316. {
  317. /* DA830/OMAP-L137 has 3 instances of McASP */
  318. if (cpu_is_davinci_da830() && id == 1) {
  319. da830_mcasp1_device.dev.platform_data = pdata;
  320. platform_device_register(&da830_mcasp1_device);
  321. } else if (cpu_is_davinci_da850()) {
  322. da850_mcasp_device.dev.platform_data = pdata;
  323. platform_device_register(&da850_mcasp_device);
  324. }
  325. }
  326. static const struct display_panel disp_panel = {
  327. QVGA,
  328. 16,
  329. 16,
  330. COLOR_ACTIVE,
  331. };
  332. static struct lcd_ctrl_config lcd_cfg = {
  333. &disp_panel,
  334. .ac_bias = 255,
  335. .ac_bias_intrpt = 0,
  336. .dma_burst_sz = 16,
  337. .bpp = 16,
  338. .fdd = 255,
  339. .tft_alt_mode = 0,
  340. .stn_565_mode = 0,
  341. .mono_8bit_mode = 0,
  342. .invert_line_clock = 1,
  343. .invert_frm_clock = 1,
  344. .sync_edge = 0,
  345. .sync_ctrl = 1,
  346. .raster_order = 0,
  347. };
  348. struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
  349. .manu_name = "sharp",
  350. .controller_data = &lcd_cfg,
  351. .type = "Sharp_LCD035Q3DG01",
  352. };
  353. struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
  354. .manu_name = "sharp",
  355. .controller_data = &lcd_cfg,
  356. .type = "Sharp_LK043T1DG01",
  357. };
  358. static struct resource da8xx_lcdc_resources[] = {
  359. [0] = { /* registers */
  360. .start = DA8XX_LCD_CNTRL_BASE,
  361. .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
  362. .flags = IORESOURCE_MEM,
  363. },
  364. [1] = { /* interrupt */
  365. .start = IRQ_DA8XX_LCDINT,
  366. .end = IRQ_DA8XX_LCDINT,
  367. .flags = IORESOURCE_IRQ,
  368. },
  369. };
  370. static struct platform_device da8xx_lcdc_device = {
  371. .name = "da8xx_lcdc",
  372. .id = 0,
  373. .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
  374. .resource = da8xx_lcdc_resources,
  375. };
  376. int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
  377. {
  378. da8xx_lcdc_device.dev.platform_data = pdata;
  379. return platform_device_register(&da8xx_lcdc_device);
  380. }
  381. static struct resource da8xx_mmcsd0_resources[] = {
  382. { /* registers */
  383. .start = DA8XX_MMCSD0_BASE,
  384. .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
  385. .flags = IORESOURCE_MEM,
  386. },
  387. { /* interrupt */
  388. .start = IRQ_DA8XX_MMCSDINT0,
  389. .end = IRQ_DA8XX_MMCSDINT0,
  390. .flags = IORESOURCE_IRQ,
  391. },
  392. { /* DMA RX */
  393. .start = EDMA_CTLR_CHAN(0, 16),
  394. .end = EDMA_CTLR_CHAN(0, 16),
  395. .flags = IORESOURCE_DMA,
  396. },
  397. { /* DMA TX */
  398. .start = EDMA_CTLR_CHAN(0, 17),
  399. .end = EDMA_CTLR_CHAN(0, 17),
  400. .flags = IORESOURCE_DMA,
  401. },
  402. };
  403. static struct platform_device da8xx_mmcsd0_device = {
  404. .name = "davinci_mmc",
  405. .id = 0,
  406. .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
  407. .resource = da8xx_mmcsd0_resources,
  408. };
  409. int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
  410. {
  411. da8xx_mmcsd0_device.dev.platform_data = config;
  412. return platform_device_register(&da8xx_mmcsd0_device);
  413. }
  414. static struct resource da8xx_rtc_resources[] = {
  415. {
  416. .start = DA8XX_RTC_BASE,
  417. .end = DA8XX_RTC_BASE + SZ_4K - 1,
  418. .flags = IORESOURCE_MEM,
  419. },
  420. { /* timer irq */
  421. .start = IRQ_DA8XX_RTC,
  422. .end = IRQ_DA8XX_RTC,
  423. .flags = IORESOURCE_IRQ,
  424. },
  425. { /* alarm irq */
  426. .start = IRQ_DA8XX_RTC,
  427. .end = IRQ_DA8XX_RTC,
  428. .flags = IORESOURCE_IRQ,
  429. },
  430. };
  431. static struct platform_device da8xx_rtc_device = {
  432. .name = "omap_rtc",
  433. .id = -1,
  434. .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
  435. .resource = da8xx_rtc_resources,
  436. };
  437. int da8xx_register_rtc(void)
  438. {
  439. /* Unlock the rtc's registers */
  440. __raw_writel(0x83e70b13, IO_ADDRESS(DA8XX_RTC_BASE + 0x6c));
  441. __raw_writel(0x95a4f1e0, IO_ADDRESS(DA8XX_RTC_BASE + 0x70));
  442. return platform_device_register(&da8xx_rtc_device);
  443. }