dispc.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DISPC"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/export.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <linux/jiffies.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/delay.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/hardirq.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/pm_runtime.h>
  37. #include <plat/clock.h>
  38. #include <video/omapdss.h>
  39. #include "dss.h"
  40. #include "dss_features.h"
  41. #include "dispc.h"
  42. /* DISPC */
  43. #define DISPC_SZ_REGS SZ_4K
  44. #define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
  45. DISPC_IRQ_OCP_ERR | \
  46. DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
  47. DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
  48. DISPC_IRQ_SYNC_LOST | \
  49. DISPC_IRQ_SYNC_LOST_DIGIT)
  50. #define DISPC_MAX_NR_ISRS 8
  51. struct omap_dispc_isr_data {
  52. omap_dispc_isr_t isr;
  53. void *arg;
  54. u32 mask;
  55. };
  56. enum omap_burst_size {
  57. BURST_SIZE_X2 = 0,
  58. BURST_SIZE_X4 = 1,
  59. BURST_SIZE_X8 = 2,
  60. };
  61. #define REG_GET(idx, start, end) \
  62. FLD_GET(dispc_read_reg(idx), start, end)
  63. #define REG_FLD_MOD(idx, val, start, end) \
  64. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  65. struct dispc_irq_stats {
  66. unsigned long last_reset;
  67. unsigned irq_count;
  68. unsigned irqs[32];
  69. };
  70. static struct {
  71. struct platform_device *pdev;
  72. void __iomem *base;
  73. int ctx_loss_cnt;
  74. int irq;
  75. struct clk *dss_clk;
  76. u32 fifo_size[MAX_DSS_OVERLAYS];
  77. spinlock_t irq_lock;
  78. u32 irq_error_mask;
  79. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  80. u32 error_irqs;
  81. struct work_struct error_work;
  82. bool ctx_valid;
  83. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  84. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  85. spinlock_t irq_stats_lock;
  86. struct dispc_irq_stats irq_stats;
  87. #endif
  88. } dispc;
  89. enum omap_color_component {
  90. /* used for all color formats for OMAP3 and earlier
  91. * and for RGB and Y color component on OMAP4
  92. */
  93. DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
  94. /* used for UV component for
  95. * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
  96. * color formats on OMAP4
  97. */
  98. DISPC_COLOR_COMPONENT_UV = 1 << 1,
  99. };
  100. static void _omap_dispc_set_irqs(void);
  101. static inline void dispc_write_reg(const u16 idx, u32 val)
  102. {
  103. __raw_writel(val, dispc.base + idx);
  104. }
  105. static inline u32 dispc_read_reg(const u16 idx)
  106. {
  107. return __raw_readl(dispc.base + idx);
  108. }
  109. static int dispc_get_ctx_loss_count(void)
  110. {
  111. struct device *dev = &dispc.pdev->dev;
  112. struct omap_display_platform_data *pdata = dev->platform_data;
  113. struct omap_dss_board_info *board_data = pdata->board_data;
  114. int cnt;
  115. if (!board_data->get_context_loss_count)
  116. return -ENOENT;
  117. cnt = board_data->get_context_loss_count(dev);
  118. WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt);
  119. return cnt;
  120. }
  121. #define SR(reg) \
  122. dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  123. #define RR(reg) \
  124. dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
  125. static void dispc_save_context(void)
  126. {
  127. int i, j;
  128. DSSDBG("dispc_save_context\n");
  129. SR(IRQENABLE);
  130. SR(CONTROL);
  131. SR(CONFIG);
  132. SR(LINE_NUMBER);
  133. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  134. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  135. SR(GLOBAL_ALPHA);
  136. if (dss_has_feature(FEAT_MGR_LCD2)) {
  137. SR(CONTROL2);
  138. SR(CONFIG2);
  139. }
  140. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  141. SR(DEFAULT_COLOR(i));
  142. SR(TRANS_COLOR(i));
  143. SR(SIZE_MGR(i));
  144. if (i == OMAP_DSS_CHANNEL_DIGIT)
  145. continue;
  146. SR(TIMING_H(i));
  147. SR(TIMING_V(i));
  148. SR(POL_FREQ(i));
  149. SR(DIVISORo(i));
  150. SR(DATA_CYCLE1(i));
  151. SR(DATA_CYCLE2(i));
  152. SR(DATA_CYCLE3(i));
  153. if (dss_has_feature(FEAT_CPR)) {
  154. SR(CPR_COEF_R(i));
  155. SR(CPR_COEF_G(i));
  156. SR(CPR_COEF_B(i));
  157. }
  158. }
  159. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  160. SR(OVL_BA0(i));
  161. SR(OVL_BA1(i));
  162. SR(OVL_POSITION(i));
  163. SR(OVL_SIZE(i));
  164. SR(OVL_ATTRIBUTES(i));
  165. SR(OVL_FIFO_THRESHOLD(i));
  166. SR(OVL_ROW_INC(i));
  167. SR(OVL_PIXEL_INC(i));
  168. if (dss_has_feature(FEAT_PRELOAD))
  169. SR(OVL_PRELOAD(i));
  170. if (i == OMAP_DSS_GFX) {
  171. SR(OVL_WINDOW_SKIP(i));
  172. SR(OVL_TABLE_BA(i));
  173. continue;
  174. }
  175. SR(OVL_FIR(i));
  176. SR(OVL_PICTURE_SIZE(i));
  177. SR(OVL_ACCU0(i));
  178. SR(OVL_ACCU1(i));
  179. for (j = 0; j < 8; j++)
  180. SR(OVL_FIR_COEF_H(i, j));
  181. for (j = 0; j < 8; j++)
  182. SR(OVL_FIR_COEF_HV(i, j));
  183. for (j = 0; j < 5; j++)
  184. SR(OVL_CONV_COEF(i, j));
  185. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  186. for (j = 0; j < 8; j++)
  187. SR(OVL_FIR_COEF_V(i, j));
  188. }
  189. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  190. SR(OVL_BA0_UV(i));
  191. SR(OVL_BA1_UV(i));
  192. SR(OVL_FIR2(i));
  193. SR(OVL_ACCU2_0(i));
  194. SR(OVL_ACCU2_1(i));
  195. for (j = 0; j < 8; j++)
  196. SR(OVL_FIR_COEF_H2(i, j));
  197. for (j = 0; j < 8; j++)
  198. SR(OVL_FIR_COEF_HV2(i, j));
  199. for (j = 0; j < 8; j++)
  200. SR(OVL_FIR_COEF_V2(i, j));
  201. }
  202. if (dss_has_feature(FEAT_ATTR2))
  203. SR(OVL_ATTRIBUTES2(i));
  204. }
  205. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  206. SR(DIVISOR);
  207. dispc.ctx_loss_cnt = dispc_get_ctx_loss_count();
  208. dispc.ctx_valid = true;
  209. DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
  210. }
  211. static void dispc_restore_context(void)
  212. {
  213. int i, j, ctx;
  214. DSSDBG("dispc_restore_context\n");
  215. if (!dispc.ctx_valid)
  216. return;
  217. ctx = dispc_get_ctx_loss_count();
  218. if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
  219. return;
  220. DSSDBG("ctx_loss_count: saved %d, current %d\n",
  221. dispc.ctx_loss_cnt, ctx);
  222. /*RR(IRQENABLE);*/
  223. /*RR(CONTROL);*/
  224. RR(CONFIG);
  225. RR(LINE_NUMBER);
  226. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  227. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  228. RR(GLOBAL_ALPHA);
  229. if (dss_has_feature(FEAT_MGR_LCD2))
  230. RR(CONFIG2);
  231. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  232. RR(DEFAULT_COLOR(i));
  233. RR(TRANS_COLOR(i));
  234. RR(SIZE_MGR(i));
  235. if (i == OMAP_DSS_CHANNEL_DIGIT)
  236. continue;
  237. RR(TIMING_H(i));
  238. RR(TIMING_V(i));
  239. RR(POL_FREQ(i));
  240. RR(DIVISORo(i));
  241. RR(DATA_CYCLE1(i));
  242. RR(DATA_CYCLE2(i));
  243. RR(DATA_CYCLE3(i));
  244. if (dss_has_feature(FEAT_CPR)) {
  245. RR(CPR_COEF_R(i));
  246. RR(CPR_COEF_G(i));
  247. RR(CPR_COEF_B(i));
  248. }
  249. }
  250. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  251. RR(OVL_BA0(i));
  252. RR(OVL_BA1(i));
  253. RR(OVL_POSITION(i));
  254. RR(OVL_SIZE(i));
  255. RR(OVL_ATTRIBUTES(i));
  256. RR(OVL_FIFO_THRESHOLD(i));
  257. RR(OVL_ROW_INC(i));
  258. RR(OVL_PIXEL_INC(i));
  259. if (dss_has_feature(FEAT_PRELOAD))
  260. RR(OVL_PRELOAD(i));
  261. if (i == OMAP_DSS_GFX) {
  262. RR(OVL_WINDOW_SKIP(i));
  263. RR(OVL_TABLE_BA(i));
  264. continue;
  265. }
  266. RR(OVL_FIR(i));
  267. RR(OVL_PICTURE_SIZE(i));
  268. RR(OVL_ACCU0(i));
  269. RR(OVL_ACCU1(i));
  270. for (j = 0; j < 8; j++)
  271. RR(OVL_FIR_COEF_H(i, j));
  272. for (j = 0; j < 8; j++)
  273. RR(OVL_FIR_COEF_HV(i, j));
  274. for (j = 0; j < 5; j++)
  275. RR(OVL_CONV_COEF(i, j));
  276. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  277. for (j = 0; j < 8; j++)
  278. RR(OVL_FIR_COEF_V(i, j));
  279. }
  280. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  281. RR(OVL_BA0_UV(i));
  282. RR(OVL_BA1_UV(i));
  283. RR(OVL_FIR2(i));
  284. RR(OVL_ACCU2_0(i));
  285. RR(OVL_ACCU2_1(i));
  286. for (j = 0; j < 8; j++)
  287. RR(OVL_FIR_COEF_H2(i, j));
  288. for (j = 0; j < 8; j++)
  289. RR(OVL_FIR_COEF_HV2(i, j));
  290. for (j = 0; j < 8; j++)
  291. RR(OVL_FIR_COEF_V2(i, j));
  292. }
  293. if (dss_has_feature(FEAT_ATTR2))
  294. RR(OVL_ATTRIBUTES2(i));
  295. }
  296. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  297. RR(DIVISOR);
  298. /* enable last, because LCD & DIGIT enable are here */
  299. RR(CONTROL);
  300. if (dss_has_feature(FEAT_MGR_LCD2))
  301. RR(CONTROL2);
  302. /* clear spurious SYNC_LOST_DIGIT interrupts */
  303. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  304. /*
  305. * enable last so IRQs won't trigger before
  306. * the context is fully restored
  307. */
  308. RR(IRQENABLE);
  309. DSSDBG("context restored\n");
  310. }
  311. #undef SR
  312. #undef RR
  313. int dispc_runtime_get(void)
  314. {
  315. int r;
  316. DSSDBG("dispc_runtime_get\n");
  317. r = pm_runtime_get_sync(&dispc.pdev->dev);
  318. WARN_ON(r < 0);
  319. return r < 0 ? r : 0;
  320. }
  321. void dispc_runtime_put(void)
  322. {
  323. int r;
  324. DSSDBG("dispc_runtime_put\n");
  325. r = pm_runtime_put_sync(&dispc.pdev->dev);
  326. WARN_ON(r < 0);
  327. }
  328. static inline bool dispc_mgr_is_lcd(enum omap_channel channel)
  329. {
  330. if (channel == OMAP_DSS_CHANNEL_LCD ||
  331. channel == OMAP_DSS_CHANNEL_LCD2)
  332. return true;
  333. else
  334. return false;
  335. }
  336. static struct omap_dss_device *dispc_mgr_get_device(enum omap_channel channel)
  337. {
  338. struct omap_overlay_manager *mgr =
  339. omap_dss_get_overlay_manager(channel);
  340. return mgr ? mgr->device : NULL;
  341. }
  342. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
  343. {
  344. switch (channel) {
  345. case OMAP_DSS_CHANNEL_LCD:
  346. return DISPC_IRQ_VSYNC;
  347. case OMAP_DSS_CHANNEL_LCD2:
  348. return DISPC_IRQ_VSYNC2;
  349. case OMAP_DSS_CHANNEL_DIGIT:
  350. return DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN;
  351. default:
  352. BUG();
  353. }
  354. }
  355. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
  356. {
  357. switch (channel) {
  358. case OMAP_DSS_CHANNEL_LCD:
  359. return DISPC_IRQ_FRAMEDONE;
  360. case OMAP_DSS_CHANNEL_LCD2:
  361. return DISPC_IRQ_FRAMEDONE2;
  362. case OMAP_DSS_CHANNEL_DIGIT:
  363. return 0;
  364. default:
  365. BUG();
  366. }
  367. }
  368. bool dispc_mgr_go_busy(enum omap_channel channel)
  369. {
  370. int bit;
  371. if (dispc_mgr_is_lcd(channel))
  372. bit = 5; /* GOLCD */
  373. else
  374. bit = 6; /* GODIGIT */
  375. if (channel == OMAP_DSS_CHANNEL_LCD2)
  376. return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  377. else
  378. return REG_GET(DISPC_CONTROL, bit, bit) == 1;
  379. }
  380. void dispc_mgr_go(enum omap_channel channel)
  381. {
  382. int bit;
  383. bool enable_bit, go_bit;
  384. if (dispc_mgr_is_lcd(channel))
  385. bit = 0; /* LCDENABLE */
  386. else
  387. bit = 1; /* DIGITALENABLE */
  388. /* if the channel is not enabled, we don't need GO */
  389. if (channel == OMAP_DSS_CHANNEL_LCD2)
  390. enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  391. else
  392. enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  393. if (!enable_bit)
  394. return;
  395. if (dispc_mgr_is_lcd(channel))
  396. bit = 5; /* GOLCD */
  397. else
  398. bit = 6; /* GODIGIT */
  399. if (channel == OMAP_DSS_CHANNEL_LCD2)
  400. go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  401. else
  402. go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  403. if (go_bit) {
  404. DSSERR("GO bit not down for channel %d\n", channel);
  405. return;
  406. }
  407. DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
  408. (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
  409. if (channel == OMAP_DSS_CHANNEL_LCD2)
  410. REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
  411. else
  412. REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
  413. }
  414. static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
  415. {
  416. dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
  417. }
  418. static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
  419. {
  420. dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
  421. }
  422. static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
  423. {
  424. dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
  425. }
  426. static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
  427. {
  428. BUG_ON(plane == OMAP_DSS_GFX);
  429. dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
  430. }
  431. static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
  432. u32 value)
  433. {
  434. BUG_ON(plane == OMAP_DSS_GFX);
  435. dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
  436. }
  437. static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
  438. {
  439. BUG_ON(plane == OMAP_DSS_GFX);
  440. dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
  441. }
  442. static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
  443. int fir_vinc, int five_taps,
  444. enum omap_color_component color_comp)
  445. {
  446. const struct dispc_coef *h_coef, *v_coef;
  447. int i;
  448. h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
  449. v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
  450. for (i = 0; i < 8; i++) {
  451. u32 h, hv;
  452. h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
  453. | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
  454. | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
  455. | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
  456. hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
  457. | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
  458. | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
  459. | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
  460. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  461. dispc_ovl_write_firh_reg(plane, i, h);
  462. dispc_ovl_write_firhv_reg(plane, i, hv);
  463. } else {
  464. dispc_ovl_write_firh2_reg(plane, i, h);
  465. dispc_ovl_write_firhv2_reg(plane, i, hv);
  466. }
  467. }
  468. if (five_taps) {
  469. for (i = 0; i < 8; i++) {
  470. u32 v;
  471. v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
  472. | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
  473. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
  474. dispc_ovl_write_firv_reg(plane, i, v);
  475. else
  476. dispc_ovl_write_firv2_reg(plane, i, v);
  477. }
  478. }
  479. }
  480. static void _dispc_setup_color_conv_coef(void)
  481. {
  482. int i;
  483. const struct color_conv_coef {
  484. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  485. int full_range;
  486. } ctbl_bt601_5 = {
  487. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  488. };
  489. const struct color_conv_coef *ct;
  490. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  491. ct = &ctbl_bt601_5;
  492. for (i = 1; i < dss_feat_get_num_ovls(); i++) {
  493. dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
  494. CVAL(ct->rcr, ct->ry));
  495. dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
  496. CVAL(ct->gy, ct->rcb));
  497. dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
  498. CVAL(ct->gcb, ct->gcr));
  499. dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
  500. CVAL(ct->bcr, ct->by));
  501. dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
  502. CVAL(0, ct->bcb));
  503. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
  504. 11, 11);
  505. }
  506. #undef CVAL
  507. }
  508. static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
  509. {
  510. dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
  511. }
  512. static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
  513. {
  514. dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
  515. }
  516. static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
  517. {
  518. dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
  519. }
  520. static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
  521. {
  522. dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
  523. }
  524. static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y)
  525. {
  526. u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  527. dispc_write_reg(DISPC_OVL_POSITION(plane), val);
  528. }
  529. static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height)
  530. {
  531. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  532. if (plane == OMAP_DSS_GFX)
  533. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  534. else
  535. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  536. }
  537. static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height)
  538. {
  539. u32 val;
  540. BUG_ON(plane == OMAP_DSS_GFX);
  541. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  542. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  543. }
  544. static void dispc_ovl_set_zorder(enum omap_plane plane, u8 zorder)
  545. {
  546. struct omap_overlay *ovl = omap_dss_get_overlay(plane);
  547. if ((ovl->caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
  548. return;
  549. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
  550. }
  551. static void dispc_ovl_enable_zorder_planes(void)
  552. {
  553. int i;
  554. if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  555. return;
  556. for (i = 0; i < dss_feat_get_num_ovls(); i++)
  557. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
  558. }
  559. static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable)
  560. {
  561. struct omap_overlay *ovl = omap_dss_get_overlay(plane);
  562. if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
  563. return;
  564. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
  565. }
  566. static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
  567. {
  568. static const unsigned shifts[] = { 0, 8, 16, 24, };
  569. int shift;
  570. struct omap_overlay *ovl = omap_dss_get_overlay(plane);
  571. if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
  572. return;
  573. shift = shifts[plane];
  574. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
  575. }
  576. static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
  577. {
  578. dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
  579. }
  580. static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
  581. {
  582. dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
  583. }
  584. static void dispc_ovl_set_color_mode(enum omap_plane plane,
  585. enum omap_color_mode color_mode)
  586. {
  587. u32 m = 0;
  588. if (plane != OMAP_DSS_GFX) {
  589. switch (color_mode) {
  590. case OMAP_DSS_COLOR_NV12:
  591. m = 0x0; break;
  592. case OMAP_DSS_COLOR_RGBX16:
  593. m = 0x1; break;
  594. case OMAP_DSS_COLOR_RGBA16:
  595. m = 0x2; break;
  596. case OMAP_DSS_COLOR_RGB12U:
  597. m = 0x4; break;
  598. case OMAP_DSS_COLOR_ARGB16:
  599. m = 0x5; break;
  600. case OMAP_DSS_COLOR_RGB16:
  601. m = 0x6; break;
  602. case OMAP_DSS_COLOR_ARGB16_1555:
  603. m = 0x7; break;
  604. case OMAP_DSS_COLOR_RGB24U:
  605. m = 0x8; break;
  606. case OMAP_DSS_COLOR_RGB24P:
  607. m = 0x9; break;
  608. case OMAP_DSS_COLOR_YUV2:
  609. m = 0xa; break;
  610. case OMAP_DSS_COLOR_UYVY:
  611. m = 0xb; break;
  612. case OMAP_DSS_COLOR_ARGB32:
  613. m = 0xc; break;
  614. case OMAP_DSS_COLOR_RGBA32:
  615. m = 0xd; break;
  616. case OMAP_DSS_COLOR_RGBX32:
  617. m = 0xe; break;
  618. case OMAP_DSS_COLOR_XRGB16_1555:
  619. m = 0xf; break;
  620. default:
  621. BUG(); break;
  622. }
  623. } else {
  624. switch (color_mode) {
  625. case OMAP_DSS_COLOR_CLUT1:
  626. m = 0x0; break;
  627. case OMAP_DSS_COLOR_CLUT2:
  628. m = 0x1; break;
  629. case OMAP_DSS_COLOR_CLUT4:
  630. m = 0x2; break;
  631. case OMAP_DSS_COLOR_CLUT8:
  632. m = 0x3; break;
  633. case OMAP_DSS_COLOR_RGB12U:
  634. m = 0x4; break;
  635. case OMAP_DSS_COLOR_ARGB16:
  636. m = 0x5; break;
  637. case OMAP_DSS_COLOR_RGB16:
  638. m = 0x6; break;
  639. case OMAP_DSS_COLOR_ARGB16_1555:
  640. m = 0x7; break;
  641. case OMAP_DSS_COLOR_RGB24U:
  642. m = 0x8; break;
  643. case OMAP_DSS_COLOR_RGB24P:
  644. m = 0x9; break;
  645. case OMAP_DSS_COLOR_RGBX16:
  646. m = 0xa; break;
  647. case OMAP_DSS_COLOR_RGBA16:
  648. m = 0xb; break;
  649. case OMAP_DSS_COLOR_ARGB32:
  650. m = 0xc; break;
  651. case OMAP_DSS_COLOR_RGBA32:
  652. m = 0xd; break;
  653. case OMAP_DSS_COLOR_RGBX32:
  654. m = 0xe; break;
  655. case OMAP_DSS_COLOR_XRGB16_1555:
  656. m = 0xf; break;
  657. default:
  658. BUG(); break;
  659. }
  660. }
  661. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
  662. }
  663. void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
  664. {
  665. int shift;
  666. u32 val;
  667. int chan = 0, chan2 = 0;
  668. switch (plane) {
  669. case OMAP_DSS_GFX:
  670. shift = 8;
  671. break;
  672. case OMAP_DSS_VIDEO1:
  673. case OMAP_DSS_VIDEO2:
  674. case OMAP_DSS_VIDEO3:
  675. shift = 16;
  676. break;
  677. default:
  678. BUG();
  679. return;
  680. }
  681. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  682. if (dss_has_feature(FEAT_MGR_LCD2)) {
  683. switch (channel) {
  684. case OMAP_DSS_CHANNEL_LCD:
  685. chan = 0;
  686. chan2 = 0;
  687. break;
  688. case OMAP_DSS_CHANNEL_DIGIT:
  689. chan = 1;
  690. chan2 = 0;
  691. break;
  692. case OMAP_DSS_CHANNEL_LCD2:
  693. chan = 0;
  694. chan2 = 1;
  695. break;
  696. default:
  697. BUG();
  698. }
  699. val = FLD_MOD(val, chan, shift, shift);
  700. val = FLD_MOD(val, chan2, 31, 30);
  701. } else {
  702. val = FLD_MOD(val, channel, shift, shift);
  703. }
  704. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  705. }
  706. static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
  707. {
  708. int shift;
  709. u32 val;
  710. enum omap_channel channel;
  711. switch (plane) {
  712. case OMAP_DSS_GFX:
  713. shift = 8;
  714. break;
  715. case OMAP_DSS_VIDEO1:
  716. case OMAP_DSS_VIDEO2:
  717. case OMAP_DSS_VIDEO3:
  718. shift = 16;
  719. break;
  720. default:
  721. BUG();
  722. }
  723. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  724. if (dss_has_feature(FEAT_MGR_LCD2)) {
  725. if (FLD_GET(val, 31, 30) == 0)
  726. channel = FLD_GET(val, shift, shift);
  727. else
  728. channel = OMAP_DSS_CHANNEL_LCD2;
  729. } else {
  730. channel = FLD_GET(val, shift, shift);
  731. }
  732. return channel;
  733. }
  734. static void dispc_ovl_set_burst_size(enum omap_plane plane,
  735. enum omap_burst_size burst_size)
  736. {
  737. static const unsigned shifts[] = { 6, 14, 14, 14, };
  738. int shift;
  739. shift = shifts[plane];
  740. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
  741. }
  742. static void dispc_configure_burst_sizes(void)
  743. {
  744. int i;
  745. const int burst_size = BURST_SIZE_X8;
  746. /* Configure burst size always to maximum size */
  747. for (i = 0; i < omap_dss_get_num_overlays(); ++i)
  748. dispc_ovl_set_burst_size(i, burst_size);
  749. }
  750. static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
  751. {
  752. unsigned unit = dss_feat_get_burst_size_unit();
  753. /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
  754. return unit * 8;
  755. }
  756. void dispc_enable_gamma_table(bool enable)
  757. {
  758. /*
  759. * This is partially implemented to support only disabling of
  760. * the gamma table.
  761. */
  762. if (enable) {
  763. DSSWARN("Gamma table enabling for TV not yet supported");
  764. return;
  765. }
  766. REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
  767. }
  768. static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
  769. {
  770. u16 reg;
  771. if (channel == OMAP_DSS_CHANNEL_LCD)
  772. reg = DISPC_CONFIG;
  773. else if (channel == OMAP_DSS_CHANNEL_LCD2)
  774. reg = DISPC_CONFIG2;
  775. else
  776. return;
  777. REG_FLD_MOD(reg, enable, 15, 15);
  778. }
  779. static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
  780. struct omap_dss_cpr_coefs *coefs)
  781. {
  782. u32 coef_r, coef_g, coef_b;
  783. if (!dispc_mgr_is_lcd(channel))
  784. return;
  785. coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
  786. FLD_VAL(coefs->rb, 9, 0);
  787. coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
  788. FLD_VAL(coefs->gb, 9, 0);
  789. coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
  790. FLD_VAL(coefs->bb, 9, 0);
  791. dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
  792. dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
  793. dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
  794. }
  795. static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
  796. {
  797. u32 val;
  798. BUG_ON(plane == OMAP_DSS_GFX);
  799. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  800. val = FLD_MOD(val, enable, 9, 9);
  801. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  802. }
  803. static void dispc_ovl_enable_replication(enum omap_plane plane, bool enable)
  804. {
  805. static const unsigned shifts[] = { 5, 10, 10, 10 };
  806. int shift;
  807. shift = shifts[plane];
  808. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
  809. }
  810. static void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width,
  811. u16 height)
  812. {
  813. u32 val;
  814. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  815. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  816. dispc_write_reg(DISPC_SIZE_MGR(channel), val);
  817. }
  818. static void dispc_mgr_set_digit_size(u16 width, u16 height)
  819. {
  820. u32 val;
  821. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  822. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  823. dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
  824. }
  825. static void dispc_read_plane_fifo_sizes(void)
  826. {
  827. u32 size;
  828. int plane;
  829. u8 start, end;
  830. u32 unit;
  831. unit = dss_feat_get_buffer_size_unit();
  832. dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  833. for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) {
  834. size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
  835. size *= unit;
  836. dispc.fifo_size[plane] = size;
  837. }
  838. }
  839. static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
  840. {
  841. return dispc.fifo_size[plane];
  842. }
  843. void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
  844. {
  845. u8 hi_start, hi_end, lo_start, lo_end;
  846. u32 unit;
  847. unit = dss_feat_get_buffer_size_unit();
  848. WARN_ON(low % unit != 0);
  849. WARN_ON(high % unit != 0);
  850. low /= unit;
  851. high /= unit;
  852. dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  853. dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  854. DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
  855. plane,
  856. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  857. lo_start, lo_end) * unit,
  858. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  859. hi_start, hi_end) * unit,
  860. low * unit, high * unit);
  861. dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
  862. FLD_VAL(high, hi_start, hi_end) |
  863. FLD_VAL(low, lo_start, lo_end));
  864. }
  865. void dispc_enable_fifomerge(bool enable)
  866. {
  867. if (!dss_has_feature(FEAT_FIFO_MERGE)) {
  868. WARN_ON(enable);
  869. return;
  870. }
  871. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  872. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  873. }
  874. void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
  875. u32 *fifo_low, u32 *fifo_high, bool use_fifomerge)
  876. {
  877. /*
  878. * All sizes are in bytes. Both the buffer and burst are made of
  879. * buffer_units, and the fifo thresholds must be buffer_unit aligned.
  880. */
  881. unsigned buf_unit = dss_feat_get_buffer_size_unit();
  882. unsigned ovl_fifo_size, total_fifo_size, burst_size;
  883. int i;
  884. burst_size = dispc_ovl_get_burst_size(plane);
  885. ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
  886. if (use_fifomerge) {
  887. total_fifo_size = 0;
  888. for (i = 0; i < omap_dss_get_num_overlays(); ++i)
  889. total_fifo_size += dispc_ovl_get_fifo_size(i);
  890. } else {
  891. total_fifo_size = ovl_fifo_size;
  892. }
  893. /*
  894. * We use the same low threshold for both fifomerge and non-fifomerge
  895. * cases, but for fifomerge we calculate the high threshold using the
  896. * combined fifo size
  897. */
  898. if (dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
  899. *fifo_low = ovl_fifo_size - burst_size * 2;
  900. *fifo_high = total_fifo_size - burst_size;
  901. } else {
  902. *fifo_low = ovl_fifo_size - burst_size;
  903. *fifo_high = total_fifo_size - buf_unit;
  904. }
  905. }
  906. static void dispc_ovl_set_fir(enum omap_plane plane,
  907. int hinc, int vinc,
  908. enum omap_color_component color_comp)
  909. {
  910. u32 val;
  911. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  912. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  913. dss_feat_get_reg_field(FEAT_REG_FIRHINC,
  914. &hinc_start, &hinc_end);
  915. dss_feat_get_reg_field(FEAT_REG_FIRVINC,
  916. &vinc_start, &vinc_end);
  917. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  918. FLD_VAL(hinc, hinc_start, hinc_end);
  919. dispc_write_reg(DISPC_OVL_FIR(plane), val);
  920. } else {
  921. val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
  922. dispc_write_reg(DISPC_OVL_FIR2(plane), val);
  923. }
  924. }
  925. static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
  926. {
  927. u32 val;
  928. u8 hor_start, hor_end, vert_start, vert_end;
  929. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  930. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  931. val = FLD_VAL(vaccu, vert_start, vert_end) |
  932. FLD_VAL(haccu, hor_start, hor_end);
  933. dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
  934. }
  935. static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
  936. {
  937. u32 val;
  938. u8 hor_start, hor_end, vert_start, vert_end;
  939. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  940. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  941. val = FLD_VAL(vaccu, vert_start, vert_end) |
  942. FLD_VAL(haccu, hor_start, hor_end);
  943. dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
  944. }
  945. static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
  946. int vaccu)
  947. {
  948. u32 val;
  949. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  950. dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
  951. }
  952. static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
  953. int vaccu)
  954. {
  955. u32 val;
  956. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  957. dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
  958. }
  959. static void dispc_ovl_set_scale_param(enum omap_plane plane,
  960. u16 orig_width, u16 orig_height,
  961. u16 out_width, u16 out_height,
  962. bool five_taps, u8 rotation,
  963. enum omap_color_component color_comp)
  964. {
  965. int fir_hinc, fir_vinc;
  966. fir_hinc = 1024 * orig_width / out_width;
  967. fir_vinc = 1024 * orig_height / out_height;
  968. dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
  969. color_comp);
  970. dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
  971. }
  972. static void dispc_ovl_set_scaling_common(enum omap_plane plane,
  973. u16 orig_width, u16 orig_height,
  974. u16 out_width, u16 out_height,
  975. bool ilace, bool five_taps,
  976. bool fieldmode, enum omap_color_mode color_mode,
  977. u8 rotation)
  978. {
  979. int accu0 = 0;
  980. int accu1 = 0;
  981. u32 l;
  982. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  983. out_width, out_height, five_taps,
  984. rotation, DISPC_COLOR_COMPONENT_RGB_Y);
  985. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  986. /* RESIZEENABLE and VERTICALTAPS */
  987. l &= ~((0x3 << 5) | (0x1 << 21));
  988. l |= (orig_width != out_width) ? (1 << 5) : 0;
  989. l |= (orig_height != out_height) ? (1 << 6) : 0;
  990. l |= five_taps ? (1 << 21) : 0;
  991. /* VRESIZECONF and HRESIZECONF */
  992. if (dss_has_feature(FEAT_RESIZECONF)) {
  993. l &= ~(0x3 << 7);
  994. l |= (orig_width <= out_width) ? 0 : (1 << 7);
  995. l |= (orig_height <= out_height) ? 0 : (1 << 8);
  996. }
  997. /* LINEBUFFERSPLIT */
  998. if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
  999. l &= ~(0x1 << 22);
  1000. l |= five_taps ? (1 << 22) : 0;
  1001. }
  1002. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  1003. /*
  1004. * field 0 = even field = bottom field
  1005. * field 1 = odd field = top field
  1006. */
  1007. if (ilace && !fieldmode) {
  1008. accu1 = 0;
  1009. accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
  1010. if (accu0 >= 1024/2) {
  1011. accu1 = 1024/2;
  1012. accu0 -= accu1;
  1013. }
  1014. }
  1015. dispc_ovl_set_vid_accu0(plane, 0, accu0);
  1016. dispc_ovl_set_vid_accu1(plane, 0, accu1);
  1017. }
  1018. static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
  1019. u16 orig_width, u16 orig_height,
  1020. u16 out_width, u16 out_height,
  1021. bool ilace, bool five_taps,
  1022. bool fieldmode, enum omap_color_mode color_mode,
  1023. u8 rotation)
  1024. {
  1025. int scale_x = out_width != orig_width;
  1026. int scale_y = out_height != orig_height;
  1027. if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
  1028. return;
  1029. if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
  1030. color_mode != OMAP_DSS_COLOR_UYVY &&
  1031. color_mode != OMAP_DSS_COLOR_NV12)) {
  1032. /* reset chroma resampling for RGB formats */
  1033. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
  1034. return;
  1035. }
  1036. switch (color_mode) {
  1037. case OMAP_DSS_COLOR_NV12:
  1038. /* UV is subsampled by 2 vertically*/
  1039. orig_height >>= 1;
  1040. /* UV is subsampled by 2 horz.*/
  1041. orig_width >>= 1;
  1042. break;
  1043. case OMAP_DSS_COLOR_YUV2:
  1044. case OMAP_DSS_COLOR_UYVY:
  1045. /*For YUV422 with 90/270 rotation,
  1046. *we don't upsample chroma
  1047. */
  1048. if (rotation == OMAP_DSS_ROT_0 ||
  1049. rotation == OMAP_DSS_ROT_180)
  1050. /* UV is subsampled by 2 hrz*/
  1051. orig_width >>= 1;
  1052. /* must use FIR for YUV422 if rotated */
  1053. if (rotation != OMAP_DSS_ROT_0)
  1054. scale_x = scale_y = true;
  1055. break;
  1056. default:
  1057. BUG();
  1058. }
  1059. if (out_width != orig_width)
  1060. scale_x = true;
  1061. if (out_height != orig_height)
  1062. scale_y = true;
  1063. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  1064. out_width, out_height, five_taps,
  1065. rotation, DISPC_COLOR_COMPONENT_UV);
  1066. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
  1067. (scale_x || scale_y) ? 1 : 0, 8, 8);
  1068. /* set H scaling */
  1069. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
  1070. /* set V scaling */
  1071. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
  1072. dispc_ovl_set_vid_accu2_0(plane, 0x80, 0);
  1073. dispc_ovl_set_vid_accu2_1(plane, 0x80, 0);
  1074. }
  1075. static void dispc_ovl_set_scaling(enum omap_plane plane,
  1076. u16 orig_width, u16 orig_height,
  1077. u16 out_width, u16 out_height,
  1078. bool ilace, bool five_taps,
  1079. bool fieldmode, enum omap_color_mode color_mode,
  1080. u8 rotation)
  1081. {
  1082. BUG_ON(plane == OMAP_DSS_GFX);
  1083. dispc_ovl_set_scaling_common(plane,
  1084. orig_width, orig_height,
  1085. out_width, out_height,
  1086. ilace, five_taps,
  1087. fieldmode, color_mode,
  1088. rotation);
  1089. dispc_ovl_set_scaling_uv(plane,
  1090. orig_width, orig_height,
  1091. out_width, out_height,
  1092. ilace, five_taps,
  1093. fieldmode, color_mode,
  1094. rotation);
  1095. }
  1096. static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
  1097. bool mirroring, enum omap_color_mode color_mode)
  1098. {
  1099. bool row_repeat = false;
  1100. int vidrot = 0;
  1101. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1102. color_mode == OMAP_DSS_COLOR_UYVY) {
  1103. if (mirroring) {
  1104. switch (rotation) {
  1105. case OMAP_DSS_ROT_0:
  1106. vidrot = 2;
  1107. break;
  1108. case OMAP_DSS_ROT_90:
  1109. vidrot = 1;
  1110. break;
  1111. case OMAP_DSS_ROT_180:
  1112. vidrot = 0;
  1113. break;
  1114. case OMAP_DSS_ROT_270:
  1115. vidrot = 3;
  1116. break;
  1117. }
  1118. } else {
  1119. switch (rotation) {
  1120. case OMAP_DSS_ROT_0:
  1121. vidrot = 0;
  1122. break;
  1123. case OMAP_DSS_ROT_90:
  1124. vidrot = 1;
  1125. break;
  1126. case OMAP_DSS_ROT_180:
  1127. vidrot = 2;
  1128. break;
  1129. case OMAP_DSS_ROT_270:
  1130. vidrot = 3;
  1131. break;
  1132. }
  1133. }
  1134. if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
  1135. row_repeat = true;
  1136. else
  1137. row_repeat = false;
  1138. }
  1139. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
  1140. if (dss_has_feature(FEAT_ROWREPEATENABLE))
  1141. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
  1142. row_repeat ? 1 : 0, 18, 18);
  1143. }
  1144. static int color_mode_to_bpp(enum omap_color_mode color_mode)
  1145. {
  1146. switch (color_mode) {
  1147. case OMAP_DSS_COLOR_CLUT1:
  1148. return 1;
  1149. case OMAP_DSS_COLOR_CLUT2:
  1150. return 2;
  1151. case OMAP_DSS_COLOR_CLUT4:
  1152. return 4;
  1153. case OMAP_DSS_COLOR_CLUT8:
  1154. case OMAP_DSS_COLOR_NV12:
  1155. return 8;
  1156. case OMAP_DSS_COLOR_RGB12U:
  1157. case OMAP_DSS_COLOR_RGB16:
  1158. case OMAP_DSS_COLOR_ARGB16:
  1159. case OMAP_DSS_COLOR_YUV2:
  1160. case OMAP_DSS_COLOR_UYVY:
  1161. case OMAP_DSS_COLOR_RGBA16:
  1162. case OMAP_DSS_COLOR_RGBX16:
  1163. case OMAP_DSS_COLOR_ARGB16_1555:
  1164. case OMAP_DSS_COLOR_XRGB16_1555:
  1165. return 16;
  1166. case OMAP_DSS_COLOR_RGB24P:
  1167. return 24;
  1168. case OMAP_DSS_COLOR_RGB24U:
  1169. case OMAP_DSS_COLOR_ARGB32:
  1170. case OMAP_DSS_COLOR_RGBA32:
  1171. case OMAP_DSS_COLOR_RGBX32:
  1172. return 32;
  1173. default:
  1174. BUG();
  1175. }
  1176. }
  1177. static s32 pixinc(int pixels, u8 ps)
  1178. {
  1179. if (pixels == 1)
  1180. return 1;
  1181. else if (pixels > 1)
  1182. return 1 + (pixels - 1) * ps;
  1183. else if (pixels < 0)
  1184. return 1 - (-pixels + 1) * ps;
  1185. else
  1186. BUG();
  1187. }
  1188. static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
  1189. u16 screen_width,
  1190. u16 width, u16 height,
  1191. enum omap_color_mode color_mode, bool fieldmode,
  1192. unsigned int field_offset,
  1193. unsigned *offset0, unsigned *offset1,
  1194. s32 *row_inc, s32 *pix_inc)
  1195. {
  1196. u8 ps;
  1197. /* FIXME CLUT formats */
  1198. switch (color_mode) {
  1199. case OMAP_DSS_COLOR_CLUT1:
  1200. case OMAP_DSS_COLOR_CLUT2:
  1201. case OMAP_DSS_COLOR_CLUT4:
  1202. case OMAP_DSS_COLOR_CLUT8:
  1203. BUG();
  1204. return;
  1205. case OMAP_DSS_COLOR_YUV2:
  1206. case OMAP_DSS_COLOR_UYVY:
  1207. ps = 4;
  1208. break;
  1209. default:
  1210. ps = color_mode_to_bpp(color_mode) / 8;
  1211. break;
  1212. }
  1213. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1214. width, height);
  1215. /*
  1216. * field 0 = even field = bottom field
  1217. * field 1 = odd field = top field
  1218. */
  1219. switch (rotation + mirror * 4) {
  1220. case OMAP_DSS_ROT_0:
  1221. case OMAP_DSS_ROT_180:
  1222. /*
  1223. * If the pixel format is YUV or UYVY divide the width
  1224. * of the image by 2 for 0 and 180 degree rotation.
  1225. */
  1226. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1227. color_mode == OMAP_DSS_COLOR_UYVY)
  1228. width = width >> 1;
  1229. case OMAP_DSS_ROT_90:
  1230. case OMAP_DSS_ROT_270:
  1231. *offset1 = 0;
  1232. if (field_offset)
  1233. *offset0 = field_offset * screen_width * ps;
  1234. else
  1235. *offset0 = 0;
  1236. *row_inc = pixinc(1 + (screen_width - width) +
  1237. (fieldmode ? screen_width : 0),
  1238. ps);
  1239. *pix_inc = pixinc(1, ps);
  1240. break;
  1241. case OMAP_DSS_ROT_0 + 4:
  1242. case OMAP_DSS_ROT_180 + 4:
  1243. /* If the pixel format is YUV or UYVY divide the width
  1244. * of the image by 2 for 0 degree and 180 degree
  1245. */
  1246. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1247. color_mode == OMAP_DSS_COLOR_UYVY)
  1248. width = width >> 1;
  1249. case OMAP_DSS_ROT_90 + 4:
  1250. case OMAP_DSS_ROT_270 + 4:
  1251. *offset1 = 0;
  1252. if (field_offset)
  1253. *offset0 = field_offset * screen_width * ps;
  1254. else
  1255. *offset0 = 0;
  1256. *row_inc = pixinc(1 - (screen_width + width) -
  1257. (fieldmode ? screen_width : 0),
  1258. ps);
  1259. *pix_inc = pixinc(1, ps);
  1260. break;
  1261. default:
  1262. BUG();
  1263. }
  1264. }
  1265. static void calc_dma_rotation_offset(u8 rotation, bool mirror,
  1266. u16 screen_width,
  1267. u16 width, u16 height,
  1268. enum omap_color_mode color_mode, bool fieldmode,
  1269. unsigned int field_offset,
  1270. unsigned *offset0, unsigned *offset1,
  1271. s32 *row_inc, s32 *pix_inc)
  1272. {
  1273. u8 ps;
  1274. u16 fbw, fbh;
  1275. /* FIXME CLUT formats */
  1276. switch (color_mode) {
  1277. case OMAP_DSS_COLOR_CLUT1:
  1278. case OMAP_DSS_COLOR_CLUT2:
  1279. case OMAP_DSS_COLOR_CLUT4:
  1280. case OMAP_DSS_COLOR_CLUT8:
  1281. BUG();
  1282. return;
  1283. default:
  1284. ps = color_mode_to_bpp(color_mode) / 8;
  1285. break;
  1286. }
  1287. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1288. width, height);
  1289. /* width & height are overlay sizes, convert to fb sizes */
  1290. if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
  1291. fbw = width;
  1292. fbh = height;
  1293. } else {
  1294. fbw = height;
  1295. fbh = width;
  1296. }
  1297. /*
  1298. * field 0 = even field = bottom field
  1299. * field 1 = odd field = top field
  1300. */
  1301. switch (rotation + mirror * 4) {
  1302. case OMAP_DSS_ROT_0:
  1303. *offset1 = 0;
  1304. if (field_offset)
  1305. *offset0 = *offset1 + field_offset * screen_width * ps;
  1306. else
  1307. *offset0 = *offset1;
  1308. *row_inc = pixinc(1 + (screen_width - fbw) +
  1309. (fieldmode ? screen_width : 0),
  1310. ps);
  1311. *pix_inc = pixinc(1, ps);
  1312. break;
  1313. case OMAP_DSS_ROT_90:
  1314. *offset1 = screen_width * (fbh - 1) * ps;
  1315. if (field_offset)
  1316. *offset0 = *offset1 + field_offset * ps;
  1317. else
  1318. *offset0 = *offset1;
  1319. *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
  1320. (fieldmode ? 1 : 0), ps);
  1321. *pix_inc = pixinc(-screen_width, ps);
  1322. break;
  1323. case OMAP_DSS_ROT_180:
  1324. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1325. if (field_offset)
  1326. *offset0 = *offset1 - field_offset * screen_width * ps;
  1327. else
  1328. *offset0 = *offset1;
  1329. *row_inc = pixinc(-1 -
  1330. (screen_width - fbw) -
  1331. (fieldmode ? screen_width : 0),
  1332. ps);
  1333. *pix_inc = pixinc(-1, ps);
  1334. break;
  1335. case OMAP_DSS_ROT_270:
  1336. *offset1 = (fbw - 1) * ps;
  1337. if (field_offset)
  1338. *offset0 = *offset1 - field_offset * ps;
  1339. else
  1340. *offset0 = *offset1;
  1341. *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
  1342. (fieldmode ? 1 : 0), ps);
  1343. *pix_inc = pixinc(screen_width, ps);
  1344. break;
  1345. /* mirroring */
  1346. case OMAP_DSS_ROT_0 + 4:
  1347. *offset1 = (fbw - 1) * ps;
  1348. if (field_offset)
  1349. *offset0 = *offset1 + field_offset * screen_width * ps;
  1350. else
  1351. *offset0 = *offset1;
  1352. *row_inc = pixinc(screen_width * 2 - 1 +
  1353. (fieldmode ? screen_width : 0),
  1354. ps);
  1355. *pix_inc = pixinc(-1, ps);
  1356. break;
  1357. case OMAP_DSS_ROT_90 + 4:
  1358. *offset1 = 0;
  1359. if (field_offset)
  1360. *offset0 = *offset1 + field_offset * ps;
  1361. else
  1362. *offset0 = *offset1;
  1363. *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
  1364. (fieldmode ? 1 : 0),
  1365. ps);
  1366. *pix_inc = pixinc(screen_width, ps);
  1367. break;
  1368. case OMAP_DSS_ROT_180 + 4:
  1369. *offset1 = screen_width * (fbh - 1) * ps;
  1370. if (field_offset)
  1371. *offset0 = *offset1 - field_offset * screen_width * ps;
  1372. else
  1373. *offset0 = *offset1;
  1374. *row_inc = pixinc(1 - screen_width * 2 -
  1375. (fieldmode ? screen_width : 0),
  1376. ps);
  1377. *pix_inc = pixinc(1, ps);
  1378. break;
  1379. case OMAP_DSS_ROT_270 + 4:
  1380. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1381. if (field_offset)
  1382. *offset0 = *offset1 - field_offset * ps;
  1383. else
  1384. *offset0 = *offset1;
  1385. *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
  1386. (fieldmode ? 1 : 0),
  1387. ps);
  1388. *pix_inc = pixinc(-screen_width, ps);
  1389. break;
  1390. default:
  1391. BUG();
  1392. }
  1393. }
  1394. static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
  1395. u16 height, u16 out_width, u16 out_height,
  1396. enum omap_color_mode color_mode)
  1397. {
  1398. u32 fclk = 0;
  1399. u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
  1400. if (height <= out_height && width <= out_width)
  1401. return (unsigned long) pclk;
  1402. if (height > out_height) {
  1403. struct omap_dss_device *dssdev = dispc_mgr_get_device(channel);
  1404. unsigned int ppl = dssdev->panel.timings.x_res;
  1405. tmp = pclk * height * out_width;
  1406. do_div(tmp, 2 * out_height * ppl);
  1407. fclk = tmp;
  1408. if (height > 2 * out_height) {
  1409. if (ppl == out_width)
  1410. return 0;
  1411. tmp = pclk * (height - 2 * out_height) * out_width;
  1412. do_div(tmp, 2 * out_height * (ppl - out_width));
  1413. fclk = max(fclk, (u32) tmp);
  1414. }
  1415. }
  1416. if (width > out_width) {
  1417. tmp = pclk * width;
  1418. do_div(tmp, out_width);
  1419. fclk = max(fclk, (u32) tmp);
  1420. if (color_mode == OMAP_DSS_COLOR_RGB24U)
  1421. fclk <<= 1;
  1422. }
  1423. return fclk;
  1424. }
  1425. static unsigned long calc_fclk(enum omap_channel channel, u16 width,
  1426. u16 height, u16 out_width, u16 out_height)
  1427. {
  1428. unsigned int hf, vf;
  1429. unsigned long pclk = dispc_mgr_pclk_rate(channel);
  1430. /*
  1431. * FIXME how to determine the 'A' factor
  1432. * for the no downscaling case ?
  1433. */
  1434. if (width > 3 * out_width)
  1435. hf = 4;
  1436. else if (width > 2 * out_width)
  1437. hf = 3;
  1438. else if (width > out_width)
  1439. hf = 2;
  1440. else
  1441. hf = 1;
  1442. if (height > out_height)
  1443. vf = 2;
  1444. else
  1445. vf = 1;
  1446. if (cpu_is_omap24xx()) {
  1447. if (vf > 1 && hf > 1)
  1448. return pclk * 4;
  1449. else
  1450. return pclk * 2;
  1451. } else if (cpu_is_omap34xx()) {
  1452. return pclk * vf * hf;
  1453. } else {
  1454. if (hf > 1)
  1455. return DIV_ROUND_UP(pclk, out_width) * width;
  1456. else
  1457. return pclk;
  1458. }
  1459. }
  1460. static int dispc_ovl_calc_scaling(enum omap_plane plane,
  1461. enum omap_channel channel, u16 width, u16 height,
  1462. u16 out_width, u16 out_height,
  1463. enum omap_color_mode color_mode, bool *five_taps)
  1464. {
  1465. struct omap_overlay *ovl = omap_dss_get_overlay(plane);
  1466. const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
  1467. const int maxsinglelinewidth =
  1468. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1469. unsigned long fclk = 0;
  1470. if (width == out_width && height == out_height)
  1471. return 0;
  1472. if ((ovl->caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
  1473. return -EINVAL;
  1474. if (out_width < width / maxdownscale ||
  1475. out_width > width * 8)
  1476. return -EINVAL;
  1477. if (out_height < height / maxdownscale ||
  1478. out_height > height * 8)
  1479. return -EINVAL;
  1480. if (cpu_is_omap24xx()) {
  1481. if (width > maxsinglelinewidth)
  1482. DSSERR("Cannot scale max input width exceeded");
  1483. *five_taps = false;
  1484. fclk = calc_fclk(channel, width, height, out_width,
  1485. out_height);
  1486. } else if (cpu_is_omap34xx()) {
  1487. if (width > (maxsinglelinewidth * 2)) {
  1488. DSSERR("Cannot setup scaling");
  1489. DSSERR("width exceeds maximum width possible");
  1490. return -EINVAL;
  1491. }
  1492. fclk = calc_fclk_five_taps(channel, width, height, out_width,
  1493. out_height, color_mode);
  1494. if (width > maxsinglelinewidth) {
  1495. if (height > out_height && height < out_height * 2)
  1496. *five_taps = false;
  1497. else {
  1498. DSSERR("cannot setup scaling with five taps");
  1499. return -EINVAL;
  1500. }
  1501. }
  1502. if (!*five_taps)
  1503. fclk = calc_fclk(channel, width, height, out_width,
  1504. out_height);
  1505. } else {
  1506. if (width > maxsinglelinewidth) {
  1507. DSSERR("Cannot scale width exceeds max line width");
  1508. return -EINVAL;
  1509. }
  1510. fclk = calc_fclk(channel, width, height, out_width,
  1511. out_height);
  1512. }
  1513. DSSDBG("required fclk rate = %lu Hz\n", fclk);
  1514. DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
  1515. if (!fclk || fclk > dispc_fclk_rate()) {
  1516. DSSERR("failed to set up scaling, "
  1517. "required fclk rate = %lu Hz, "
  1518. "current fclk rate = %lu Hz\n",
  1519. fclk, dispc_fclk_rate());
  1520. return -EINVAL;
  1521. }
  1522. return 0;
  1523. }
  1524. int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
  1525. bool ilace, bool replication)
  1526. {
  1527. struct omap_overlay *ovl = omap_dss_get_overlay(plane);
  1528. bool five_taps = true;
  1529. bool fieldmode = 0;
  1530. int r, cconv = 0;
  1531. unsigned offset0, offset1;
  1532. s32 row_inc;
  1533. s32 pix_inc;
  1534. u16 frame_height = oi->height;
  1535. unsigned int field_offset = 0;
  1536. u16 outw, outh;
  1537. enum omap_channel channel;
  1538. channel = dispc_ovl_get_channel_out(plane);
  1539. DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
  1540. "%dx%d, cmode %x, rot %d, mir %d, ilace %d chan %d repl %d\n",
  1541. plane, oi->paddr, oi->p_uv_addr,
  1542. oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
  1543. oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
  1544. oi->mirror, ilace, channel, replication);
  1545. if (oi->paddr == 0)
  1546. return -EINVAL;
  1547. outw = oi->out_width == 0 ? oi->width : oi->out_width;
  1548. outh = oi->out_height == 0 ? oi->height : oi->out_height;
  1549. if (ilace && oi->height == outh)
  1550. fieldmode = 1;
  1551. if (ilace) {
  1552. if (fieldmode)
  1553. oi->height /= 2;
  1554. oi->pos_y /= 2;
  1555. outh /= 2;
  1556. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  1557. "out_height %d\n",
  1558. oi->height, oi->pos_y, outh);
  1559. }
  1560. if (!dss_feat_color_mode_supported(plane, oi->color_mode))
  1561. return -EINVAL;
  1562. r = dispc_ovl_calc_scaling(plane, channel, oi->width, oi->height,
  1563. outw, outh, oi->color_mode,
  1564. &five_taps);
  1565. if (r)
  1566. return r;
  1567. if (oi->color_mode == OMAP_DSS_COLOR_YUV2 ||
  1568. oi->color_mode == OMAP_DSS_COLOR_UYVY ||
  1569. oi->color_mode == OMAP_DSS_COLOR_NV12)
  1570. cconv = 1;
  1571. if (ilace && !fieldmode) {
  1572. /*
  1573. * when downscaling the bottom field may have to start several
  1574. * source lines below the top field. Unfortunately ACCUI
  1575. * registers will only hold the fractional part of the offset
  1576. * so the integer part must be added to the base address of the
  1577. * bottom field.
  1578. */
  1579. if (!oi->height || oi->height == outh)
  1580. field_offset = 0;
  1581. else
  1582. field_offset = oi->height / outh / 2;
  1583. }
  1584. /* Fields are independent but interleaved in memory. */
  1585. if (fieldmode)
  1586. field_offset = 1;
  1587. if (oi->rotation_type == OMAP_DSS_ROT_DMA)
  1588. calc_dma_rotation_offset(oi->rotation, oi->mirror,
  1589. oi->screen_width, oi->width, frame_height,
  1590. oi->color_mode, fieldmode, field_offset,
  1591. &offset0, &offset1, &row_inc, &pix_inc);
  1592. else
  1593. calc_vrfb_rotation_offset(oi->rotation, oi->mirror,
  1594. oi->screen_width, oi->width, frame_height,
  1595. oi->color_mode, fieldmode, field_offset,
  1596. &offset0, &offset1, &row_inc, &pix_inc);
  1597. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  1598. offset0, offset1, row_inc, pix_inc);
  1599. dispc_ovl_set_color_mode(plane, oi->color_mode);
  1600. dispc_ovl_set_ba0(plane, oi->paddr + offset0);
  1601. dispc_ovl_set_ba1(plane, oi->paddr + offset1);
  1602. if (OMAP_DSS_COLOR_NV12 == oi->color_mode) {
  1603. dispc_ovl_set_ba0_uv(plane, oi->p_uv_addr + offset0);
  1604. dispc_ovl_set_ba1_uv(plane, oi->p_uv_addr + offset1);
  1605. }
  1606. dispc_ovl_set_row_inc(plane, row_inc);
  1607. dispc_ovl_set_pix_inc(plane, pix_inc);
  1608. DSSDBG("%d,%d %dx%d -> %dx%d\n", oi->pos_x, oi->pos_y, oi->width,
  1609. oi->height, outw, outh);
  1610. dispc_ovl_set_pos(plane, oi->pos_x, oi->pos_y);
  1611. dispc_ovl_set_pic_size(plane, oi->width, oi->height);
  1612. if (ovl->caps & OMAP_DSS_OVL_CAP_SCALE) {
  1613. dispc_ovl_set_scaling(plane, oi->width, oi->height,
  1614. outw, outh,
  1615. ilace, five_taps, fieldmode,
  1616. oi->color_mode, oi->rotation);
  1617. dispc_ovl_set_vid_size(plane, outw, outh);
  1618. dispc_ovl_set_vid_color_conv(plane, cconv);
  1619. }
  1620. dispc_ovl_set_rotation_attrs(plane, oi->rotation, oi->mirror,
  1621. oi->color_mode);
  1622. dispc_ovl_set_zorder(plane, oi->zorder);
  1623. dispc_ovl_set_pre_mult_alpha(plane, oi->pre_mult_alpha);
  1624. dispc_ovl_setup_global_alpha(plane, oi->global_alpha);
  1625. dispc_ovl_enable_replication(plane, replication);
  1626. return 0;
  1627. }
  1628. int dispc_ovl_enable(enum omap_plane plane, bool enable)
  1629. {
  1630. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  1631. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
  1632. return 0;
  1633. }
  1634. static void dispc_disable_isr(void *data, u32 mask)
  1635. {
  1636. struct completion *compl = data;
  1637. complete(compl);
  1638. }
  1639. static void _enable_lcd_out(enum omap_channel channel, bool enable)
  1640. {
  1641. if (channel == OMAP_DSS_CHANNEL_LCD2) {
  1642. REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
  1643. /* flush posted write */
  1644. dispc_read_reg(DISPC_CONTROL2);
  1645. } else {
  1646. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
  1647. dispc_read_reg(DISPC_CONTROL);
  1648. }
  1649. }
  1650. static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
  1651. {
  1652. struct completion frame_done_completion;
  1653. bool is_on;
  1654. int r;
  1655. u32 irq;
  1656. /* When we disable LCD output, we need to wait until frame is done.
  1657. * Otherwise the DSS is still working, and turning off the clocks
  1658. * prevents DSS from going to OFF mode */
  1659. is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
  1660. REG_GET(DISPC_CONTROL2, 0, 0) :
  1661. REG_GET(DISPC_CONTROL, 0, 0);
  1662. irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
  1663. DISPC_IRQ_FRAMEDONE;
  1664. if (!enable && is_on) {
  1665. init_completion(&frame_done_completion);
  1666. r = omap_dispc_register_isr(dispc_disable_isr,
  1667. &frame_done_completion, irq);
  1668. if (r)
  1669. DSSERR("failed to register FRAMEDONE isr\n");
  1670. }
  1671. _enable_lcd_out(channel, enable);
  1672. if (!enable && is_on) {
  1673. if (!wait_for_completion_timeout(&frame_done_completion,
  1674. msecs_to_jiffies(100)))
  1675. DSSERR("timeout waiting for FRAME DONE\n");
  1676. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1677. &frame_done_completion, irq);
  1678. if (r)
  1679. DSSERR("failed to unregister FRAMEDONE isr\n");
  1680. }
  1681. }
  1682. static void _enable_digit_out(bool enable)
  1683. {
  1684. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
  1685. /* flush posted write */
  1686. dispc_read_reg(DISPC_CONTROL);
  1687. }
  1688. static void dispc_mgr_enable_digit_out(bool enable)
  1689. {
  1690. struct completion frame_done_completion;
  1691. enum dss_hdmi_venc_clk_source_select src;
  1692. int r, i;
  1693. u32 irq_mask;
  1694. int num_irqs;
  1695. if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
  1696. return;
  1697. src = dss_get_hdmi_venc_clk_source();
  1698. if (enable) {
  1699. unsigned long flags;
  1700. /* When we enable digit output, we'll get an extra digit
  1701. * sync lost interrupt, that we need to ignore */
  1702. spin_lock_irqsave(&dispc.irq_lock, flags);
  1703. dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
  1704. _omap_dispc_set_irqs();
  1705. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1706. }
  1707. /* When we disable digit output, we need to wait until fields are done.
  1708. * Otherwise the DSS is still working, and turning off the clocks
  1709. * prevents DSS from going to OFF mode. And when enabling, we need to
  1710. * wait for the extra sync losts */
  1711. init_completion(&frame_done_completion);
  1712. if (src == DSS_HDMI_M_PCLK && enable == false) {
  1713. irq_mask = DISPC_IRQ_FRAMEDONETV;
  1714. num_irqs = 1;
  1715. } else {
  1716. irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
  1717. /* XXX I understand from TRM that we should only wait for the
  1718. * current field to complete. But it seems we have to wait for
  1719. * both fields */
  1720. num_irqs = 2;
  1721. }
  1722. r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
  1723. irq_mask);
  1724. if (r)
  1725. DSSERR("failed to register %x isr\n", irq_mask);
  1726. _enable_digit_out(enable);
  1727. for (i = 0; i < num_irqs; ++i) {
  1728. if (!wait_for_completion_timeout(&frame_done_completion,
  1729. msecs_to_jiffies(100)))
  1730. DSSERR("timeout waiting for digit out to %s\n",
  1731. enable ? "start" : "stop");
  1732. }
  1733. r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
  1734. irq_mask);
  1735. if (r)
  1736. DSSERR("failed to unregister %x isr\n", irq_mask);
  1737. if (enable) {
  1738. unsigned long flags;
  1739. spin_lock_irqsave(&dispc.irq_lock, flags);
  1740. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
  1741. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  1742. _omap_dispc_set_irqs();
  1743. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1744. }
  1745. }
  1746. bool dispc_mgr_is_enabled(enum omap_channel channel)
  1747. {
  1748. if (channel == OMAP_DSS_CHANNEL_LCD)
  1749. return !!REG_GET(DISPC_CONTROL, 0, 0);
  1750. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1751. return !!REG_GET(DISPC_CONTROL, 1, 1);
  1752. else if (channel == OMAP_DSS_CHANNEL_LCD2)
  1753. return !!REG_GET(DISPC_CONTROL2, 0, 0);
  1754. else
  1755. BUG();
  1756. }
  1757. void dispc_mgr_enable(enum omap_channel channel, bool enable)
  1758. {
  1759. if (dispc_mgr_is_lcd(channel))
  1760. dispc_mgr_enable_lcd_out(channel, enable);
  1761. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1762. dispc_mgr_enable_digit_out(enable);
  1763. else
  1764. BUG();
  1765. }
  1766. void dispc_lcd_enable_signal_polarity(bool act_high)
  1767. {
  1768. if (!dss_has_feature(FEAT_LCDENABLEPOL))
  1769. return;
  1770. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  1771. }
  1772. void dispc_lcd_enable_signal(bool enable)
  1773. {
  1774. if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
  1775. return;
  1776. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  1777. }
  1778. void dispc_pck_free_enable(bool enable)
  1779. {
  1780. if (!dss_has_feature(FEAT_PCKFREEENABLE))
  1781. return;
  1782. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  1783. }
  1784. void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
  1785. {
  1786. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1787. REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
  1788. else
  1789. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
  1790. }
  1791. void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
  1792. enum omap_lcd_display_type type)
  1793. {
  1794. int mode;
  1795. switch (type) {
  1796. case OMAP_DSS_LCD_DISPLAY_STN:
  1797. mode = 0;
  1798. break;
  1799. case OMAP_DSS_LCD_DISPLAY_TFT:
  1800. mode = 1;
  1801. break;
  1802. default:
  1803. BUG();
  1804. return;
  1805. }
  1806. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1807. REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
  1808. else
  1809. REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
  1810. }
  1811. void dispc_set_loadmode(enum omap_dss_load_mode mode)
  1812. {
  1813. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  1814. }
  1815. static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
  1816. {
  1817. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  1818. }
  1819. static void dispc_mgr_set_trans_key(enum omap_channel ch,
  1820. enum omap_dss_trans_key_type type,
  1821. u32 trans_key)
  1822. {
  1823. if (ch == OMAP_DSS_CHANNEL_LCD)
  1824. REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
  1825. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1826. REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
  1827. else /* OMAP_DSS_CHANNEL_LCD2 */
  1828. REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
  1829. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  1830. }
  1831. static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
  1832. {
  1833. if (ch == OMAP_DSS_CHANNEL_LCD)
  1834. REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
  1835. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1836. REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
  1837. else /* OMAP_DSS_CHANNEL_LCD2 */
  1838. REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
  1839. }
  1840. static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
  1841. bool enable)
  1842. {
  1843. if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
  1844. return;
  1845. if (ch == OMAP_DSS_CHANNEL_LCD)
  1846. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  1847. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1848. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  1849. }
  1850. void dispc_mgr_setup(enum omap_channel channel,
  1851. struct omap_overlay_manager_info *info)
  1852. {
  1853. dispc_mgr_set_default_color(channel, info->default_color);
  1854. dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
  1855. dispc_mgr_enable_trans_key(channel, info->trans_enabled);
  1856. dispc_mgr_enable_alpha_fixed_zorder(channel,
  1857. info->partial_alpha_enabled);
  1858. if (dss_has_feature(FEAT_CPR)) {
  1859. dispc_mgr_enable_cpr(channel, info->cpr_enable);
  1860. dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
  1861. }
  1862. }
  1863. void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  1864. {
  1865. int code;
  1866. switch (data_lines) {
  1867. case 12:
  1868. code = 0;
  1869. break;
  1870. case 16:
  1871. code = 1;
  1872. break;
  1873. case 18:
  1874. code = 2;
  1875. break;
  1876. case 24:
  1877. code = 3;
  1878. break;
  1879. default:
  1880. BUG();
  1881. return;
  1882. }
  1883. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1884. REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
  1885. else
  1886. REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
  1887. }
  1888. void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
  1889. {
  1890. u32 l;
  1891. int gpout0, gpout1;
  1892. switch (mode) {
  1893. case DSS_IO_PAD_MODE_RESET:
  1894. gpout0 = 0;
  1895. gpout1 = 0;
  1896. break;
  1897. case DSS_IO_PAD_MODE_RFBI:
  1898. gpout0 = 1;
  1899. gpout1 = 0;
  1900. break;
  1901. case DSS_IO_PAD_MODE_BYPASS:
  1902. gpout0 = 1;
  1903. gpout1 = 1;
  1904. break;
  1905. default:
  1906. BUG();
  1907. return;
  1908. }
  1909. l = dispc_read_reg(DISPC_CONTROL);
  1910. l = FLD_MOD(l, gpout0, 15, 15);
  1911. l = FLD_MOD(l, gpout1, 16, 16);
  1912. dispc_write_reg(DISPC_CONTROL, l);
  1913. }
  1914. void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
  1915. {
  1916. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1917. REG_FLD_MOD(DISPC_CONTROL2, enable, 11, 11);
  1918. else
  1919. REG_FLD_MOD(DISPC_CONTROL, enable, 11, 11);
  1920. }
  1921. static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
  1922. int vsw, int vfp, int vbp)
  1923. {
  1924. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  1925. if (hsw < 1 || hsw > 64 ||
  1926. hfp < 1 || hfp > 256 ||
  1927. hbp < 1 || hbp > 256 ||
  1928. vsw < 1 || vsw > 64 ||
  1929. vfp < 0 || vfp > 255 ||
  1930. vbp < 0 || vbp > 255)
  1931. return false;
  1932. } else {
  1933. if (hsw < 1 || hsw > 256 ||
  1934. hfp < 1 || hfp > 4096 ||
  1935. hbp < 1 || hbp > 4096 ||
  1936. vsw < 1 || vsw > 256 ||
  1937. vfp < 0 || vfp > 4095 ||
  1938. vbp < 0 || vbp > 4095)
  1939. return false;
  1940. }
  1941. return true;
  1942. }
  1943. bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
  1944. {
  1945. return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  1946. timings->hbp, timings->vsw,
  1947. timings->vfp, timings->vbp);
  1948. }
  1949. static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
  1950. int hfp, int hbp, int vsw, int vfp, int vbp)
  1951. {
  1952. u32 timing_h, timing_v;
  1953. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  1954. timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
  1955. FLD_VAL(hbp-1, 27, 20);
  1956. timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
  1957. FLD_VAL(vbp, 27, 20);
  1958. } else {
  1959. timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
  1960. FLD_VAL(hbp-1, 31, 20);
  1961. timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
  1962. FLD_VAL(vbp, 31, 20);
  1963. }
  1964. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  1965. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  1966. }
  1967. /* change name to mode? */
  1968. void dispc_mgr_set_timings(enum omap_channel channel,
  1969. struct omap_video_timings *timings)
  1970. {
  1971. unsigned xtot, ytot;
  1972. unsigned long ht, vt;
  1973. DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
  1974. timings->y_res);
  1975. if (dispc_mgr_is_lcd(channel)) {
  1976. if (!dispc_lcd_timings_ok(timings))
  1977. BUG();
  1978. _dispc_mgr_set_lcd_timings(channel, timings->hsw, timings->hfp,
  1979. timings->hbp, timings->vsw, timings->vfp,
  1980. timings->vbp);
  1981. dispc_mgr_set_lcd_size(channel, timings->x_res, timings->y_res);
  1982. xtot = timings->x_res + timings->hfp + timings->hsw +
  1983. timings->hbp;
  1984. ytot = timings->y_res + timings->vfp + timings->vsw +
  1985. timings->vbp;
  1986. ht = (timings->pixel_clock * 1000) / xtot;
  1987. vt = (timings->pixel_clock * 1000) / xtot / ytot;
  1988. DSSDBG("pck %u\n", timings->pixel_clock);
  1989. DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  1990. timings->hsw, timings->hfp, timings->hbp,
  1991. timings->vsw, timings->vfp, timings->vbp);
  1992. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  1993. } else {
  1994. dispc_mgr_set_digit_size(timings->x_res, timings->y_res);
  1995. }
  1996. }
  1997. static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  1998. u16 pck_div)
  1999. {
  2000. BUG_ON(lck_div < 1);
  2001. BUG_ON(pck_div < 1);
  2002. dispc_write_reg(DISPC_DIVISORo(channel),
  2003. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  2004. }
  2005. static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
  2006. int *pck_div)
  2007. {
  2008. u32 l;
  2009. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2010. *lck_div = FLD_GET(l, 23, 16);
  2011. *pck_div = FLD_GET(l, 7, 0);
  2012. }
  2013. unsigned long dispc_fclk_rate(void)
  2014. {
  2015. struct platform_device *dsidev;
  2016. unsigned long r = 0;
  2017. switch (dss_get_dispc_clk_source()) {
  2018. case OMAP_DSS_CLK_SRC_FCK:
  2019. r = clk_get_rate(dispc.dss_clk);
  2020. break;
  2021. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2022. dsidev = dsi_get_dsidev_from_id(0);
  2023. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2024. break;
  2025. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2026. dsidev = dsi_get_dsidev_from_id(1);
  2027. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2028. break;
  2029. default:
  2030. BUG();
  2031. }
  2032. return r;
  2033. }
  2034. unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
  2035. {
  2036. struct platform_device *dsidev;
  2037. int lcd;
  2038. unsigned long r;
  2039. u32 l;
  2040. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2041. lcd = FLD_GET(l, 23, 16);
  2042. switch (dss_get_lcd_clk_source(channel)) {
  2043. case OMAP_DSS_CLK_SRC_FCK:
  2044. r = clk_get_rate(dispc.dss_clk);
  2045. break;
  2046. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2047. dsidev = dsi_get_dsidev_from_id(0);
  2048. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2049. break;
  2050. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2051. dsidev = dsi_get_dsidev_from_id(1);
  2052. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2053. break;
  2054. default:
  2055. BUG();
  2056. }
  2057. return r / lcd;
  2058. }
  2059. unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
  2060. {
  2061. unsigned long r;
  2062. if (dispc_mgr_is_lcd(channel)) {
  2063. int pcd;
  2064. u32 l;
  2065. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2066. pcd = FLD_GET(l, 7, 0);
  2067. r = dispc_mgr_lclk_rate(channel);
  2068. return r / pcd;
  2069. } else {
  2070. struct omap_dss_device *dssdev =
  2071. dispc_mgr_get_device(channel);
  2072. switch (dssdev->type) {
  2073. case OMAP_DISPLAY_TYPE_VENC:
  2074. return venc_get_pixel_clock();
  2075. case OMAP_DISPLAY_TYPE_HDMI:
  2076. return hdmi_get_pixel_clock();
  2077. default:
  2078. BUG();
  2079. }
  2080. }
  2081. }
  2082. void dispc_dump_clocks(struct seq_file *s)
  2083. {
  2084. int lcd, pcd;
  2085. u32 l;
  2086. enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
  2087. enum omap_dss_clk_source lcd_clk_src;
  2088. if (dispc_runtime_get())
  2089. return;
  2090. seq_printf(s, "- DISPC -\n");
  2091. seq_printf(s, "dispc fclk source = %s (%s)\n",
  2092. dss_get_generic_clk_source_name(dispc_clk_src),
  2093. dss_feat_get_clk_source_name(dispc_clk_src));
  2094. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  2095. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2096. seq_printf(s, "- DISPC-CORE-CLK -\n");
  2097. l = dispc_read_reg(DISPC_DIVISOR);
  2098. lcd = FLD_GET(l, 23, 16);
  2099. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2100. (dispc_fclk_rate()/lcd), lcd);
  2101. }
  2102. seq_printf(s, "- LCD1 -\n");
  2103. lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
  2104. seq_printf(s, "lcd1_clk source = %s (%s)\n",
  2105. dss_get_generic_clk_source_name(lcd_clk_src),
  2106. dss_feat_get_clk_source_name(lcd_clk_src));
  2107. dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
  2108. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2109. dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
  2110. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2111. dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
  2112. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2113. seq_printf(s, "- LCD2 -\n");
  2114. lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
  2115. seq_printf(s, "lcd2_clk source = %s (%s)\n",
  2116. dss_get_generic_clk_source_name(lcd_clk_src),
  2117. dss_feat_get_clk_source_name(lcd_clk_src));
  2118. dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
  2119. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2120. dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
  2121. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2122. dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
  2123. }
  2124. dispc_runtime_put();
  2125. }
  2126. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2127. void dispc_dump_irqs(struct seq_file *s)
  2128. {
  2129. unsigned long flags;
  2130. struct dispc_irq_stats stats;
  2131. spin_lock_irqsave(&dispc.irq_stats_lock, flags);
  2132. stats = dispc.irq_stats;
  2133. memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
  2134. dispc.irq_stats.last_reset = jiffies;
  2135. spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
  2136. seq_printf(s, "period %u ms\n",
  2137. jiffies_to_msecs(jiffies - stats.last_reset));
  2138. seq_printf(s, "irqs %d\n", stats.irq_count);
  2139. #define PIS(x) \
  2140. seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
  2141. PIS(FRAMEDONE);
  2142. PIS(VSYNC);
  2143. PIS(EVSYNC_EVEN);
  2144. PIS(EVSYNC_ODD);
  2145. PIS(ACBIAS_COUNT_STAT);
  2146. PIS(PROG_LINE_NUM);
  2147. PIS(GFX_FIFO_UNDERFLOW);
  2148. PIS(GFX_END_WIN);
  2149. PIS(PAL_GAMMA_MASK);
  2150. PIS(OCP_ERR);
  2151. PIS(VID1_FIFO_UNDERFLOW);
  2152. PIS(VID1_END_WIN);
  2153. PIS(VID2_FIFO_UNDERFLOW);
  2154. PIS(VID2_END_WIN);
  2155. if (dss_feat_get_num_ovls() > 3) {
  2156. PIS(VID3_FIFO_UNDERFLOW);
  2157. PIS(VID3_END_WIN);
  2158. }
  2159. PIS(SYNC_LOST);
  2160. PIS(SYNC_LOST_DIGIT);
  2161. PIS(WAKEUP);
  2162. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2163. PIS(FRAMEDONE2);
  2164. PIS(VSYNC2);
  2165. PIS(ACBIAS_COUNT_STAT2);
  2166. PIS(SYNC_LOST2);
  2167. }
  2168. #undef PIS
  2169. }
  2170. #endif
  2171. void dispc_dump_regs(struct seq_file *s)
  2172. {
  2173. int i, j;
  2174. const char *mgr_names[] = {
  2175. [OMAP_DSS_CHANNEL_LCD] = "LCD",
  2176. [OMAP_DSS_CHANNEL_DIGIT] = "TV",
  2177. [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
  2178. };
  2179. const char *ovl_names[] = {
  2180. [OMAP_DSS_GFX] = "GFX",
  2181. [OMAP_DSS_VIDEO1] = "VID1",
  2182. [OMAP_DSS_VIDEO2] = "VID2",
  2183. [OMAP_DSS_VIDEO3] = "VID3",
  2184. };
  2185. const char **p_names;
  2186. #define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
  2187. if (dispc_runtime_get())
  2188. return;
  2189. /* DISPC common registers */
  2190. DUMPREG(DISPC_REVISION);
  2191. DUMPREG(DISPC_SYSCONFIG);
  2192. DUMPREG(DISPC_SYSSTATUS);
  2193. DUMPREG(DISPC_IRQSTATUS);
  2194. DUMPREG(DISPC_IRQENABLE);
  2195. DUMPREG(DISPC_CONTROL);
  2196. DUMPREG(DISPC_CONFIG);
  2197. DUMPREG(DISPC_CAPABLE);
  2198. DUMPREG(DISPC_LINE_STATUS);
  2199. DUMPREG(DISPC_LINE_NUMBER);
  2200. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  2201. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  2202. DUMPREG(DISPC_GLOBAL_ALPHA);
  2203. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2204. DUMPREG(DISPC_CONTROL2);
  2205. DUMPREG(DISPC_CONFIG2);
  2206. }
  2207. #undef DUMPREG
  2208. #define DISPC_REG(i, name) name(i)
  2209. #define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
  2210. 48 - strlen(#r) - strlen(p_names[i]), " ", \
  2211. dispc_read_reg(DISPC_REG(i, r)))
  2212. p_names = mgr_names;
  2213. /* DISPC channel specific registers */
  2214. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  2215. DUMPREG(i, DISPC_DEFAULT_COLOR);
  2216. DUMPREG(i, DISPC_TRANS_COLOR);
  2217. DUMPREG(i, DISPC_SIZE_MGR);
  2218. if (i == OMAP_DSS_CHANNEL_DIGIT)
  2219. continue;
  2220. DUMPREG(i, DISPC_DEFAULT_COLOR);
  2221. DUMPREG(i, DISPC_TRANS_COLOR);
  2222. DUMPREG(i, DISPC_TIMING_H);
  2223. DUMPREG(i, DISPC_TIMING_V);
  2224. DUMPREG(i, DISPC_POL_FREQ);
  2225. DUMPREG(i, DISPC_DIVISORo);
  2226. DUMPREG(i, DISPC_SIZE_MGR);
  2227. DUMPREG(i, DISPC_DATA_CYCLE1);
  2228. DUMPREG(i, DISPC_DATA_CYCLE2);
  2229. DUMPREG(i, DISPC_DATA_CYCLE3);
  2230. if (dss_has_feature(FEAT_CPR)) {
  2231. DUMPREG(i, DISPC_CPR_COEF_R);
  2232. DUMPREG(i, DISPC_CPR_COEF_G);
  2233. DUMPREG(i, DISPC_CPR_COEF_B);
  2234. }
  2235. }
  2236. p_names = ovl_names;
  2237. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  2238. DUMPREG(i, DISPC_OVL_BA0);
  2239. DUMPREG(i, DISPC_OVL_BA1);
  2240. DUMPREG(i, DISPC_OVL_POSITION);
  2241. DUMPREG(i, DISPC_OVL_SIZE);
  2242. DUMPREG(i, DISPC_OVL_ATTRIBUTES);
  2243. DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
  2244. DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
  2245. DUMPREG(i, DISPC_OVL_ROW_INC);
  2246. DUMPREG(i, DISPC_OVL_PIXEL_INC);
  2247. if (dss_has_feature(FEAT_PRELOAD))
  2248. DUMPREG(i, DISPC_OVL_PRELOAD);
  2249. if (i == OMAP_DSS_GFX) {
  2250. DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
  2251. DUMPREG(i, DISPC_OVL_TABLE_BA);
  2252. continue;
  2253. }
  2254. DUMPREG(i, DISPC_OVL_FIR);
  2255. DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
  2256. DUMPREG(i, DISPC_OVL_ACCU0);
  2257. DUMPREG(i, DISPC_OVL_ACCU1);
  2258. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2259. DUMPREG(i, DISPC_OVL_BA0_UV);
  2260. DUMPREG(i, DISPC_OVL_BA1_UV);
  2261. DUMPREG(i, DISPC_OVL_FIR2);
  2262. DUMPREG(i, DISPC_OVL_ACCU2_0);
  2263. DUMPREG(i, DISPC_OVL_ACCU2_1);
  2264. }
  2265. if (dss_has_feature(FEAT_ATTR2))
  2266. DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
  2267. if (dss_has_feature(FEAT_PRELOAD))
  2268. DUMPREG(i, DISPC_OVL_PRELOAD);
  2269. }
  2270. #undef DISPC_REG
  2271. #undef DUMPREG
  2272. #define DISPC_REG(plane, name, i) name(plane, i)
  2273. #define DUMPREG(plane, name, i) \
  2274. seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
  2275. 46 - strlen(#name) - strlen(p_names[plane]), " ", \
  2276. dispc_read_reg(DISPC_REG(plane, name, i)))
  2277. /* Video pipeline coefficient registers */
  2278. /* start from OMAP_DSS_VIDEO1 */
  2279. for (i = 1; i < dss_feat_get_num_ovls(); i++) {
  2280. for (j = 0; j < 8; j++)
  2281. DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
  2282. for (j = 0; j < 8; j++)
  2283. DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
  2284. for (j = 0; j < 5; j++)
  2285. DUMPREG(i, DISPC_OVL_CONV_COEF, j);
  2286. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  2287. for (j = 0; j < 8; j++)
  2288. DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
  2289. }
  2290. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2291. for (j = 0; j < 8; j++)
  2292. DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
  2293. for (j = 0; j < 8; j++)
  2294. DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
  2295. for (j = 0; j < 8; j++)
  2296. DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
  2297. }
  2298. }
  2299. dispc_runtime_put();
  2300. #undef DISPC_REG
  2301. #undef DUMPREG
  2302. }
  2303. static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff,
  2304. bool rf, bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi,
  2305. u8 acb)
  2306. {
  2307. u32 l = 0;
  2308. DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
  2309. onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
  2310. l |= FLD_VAL(onoff, 17, 17);
  2311. l |= FLD_VAL(rf, 16, 16);
  2312. l |= FLD_VAL(ieo, 15, 15);
  2313. l |= FLD_VAL(ipc, 14, 14);
  2314. l |= FLD_VAL(ihs, 13, 13);
  2315. l |= FLD_VAL(ivs, 12, 12);
  2316. l |= FLD_VAL(acbi, 11, 8);
  2317. l |= FLD_VAL(acb, 7, 0);
  2318. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2319. }
  2320. void dispc_mgr_set_pol_freq(enum omap_channel channel,
  2321. enum omap_panel_config config, u8 acbi, u8 acb)
  2322. {
  2323. _dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
  2324. (config & OMAP_DSS_LCD_RF) != 0,
  2325. (config & OMAP_DSS_LCD_IEO) != 0,
  2326. (config & OMAP_DSS_LCD_IPC) != 0,
  2327. (config & OMAP_DSS_LCD_IHS) != 0,
  2328. (config & OMAP_DSS_LCD_IVS) != 0,
  2329. acbi, acb);
  2330. }
  2331. /* with fck as input clock rate, find dispc dividers that produce req_pck */
  2332. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  2333. struct dispc_clock_info *cinfo)
  2334. {
  2335. u16 pcd_min, pcd_max;
  2336. unsigned long best_pck;
  2337. u16 best_ld, cur_ld;
  2338. u16 best_pd, cur_pd;
  2339. pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
  2340. pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
  2341. if (!is_tft)
  2342. pcd_min = 3;
  2343. best_pck = 0;
  2344. best_ld = 0;
  2345. best_pd = 0;
  2346. for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
  2347. unsigned long lck = fck / cur_ld;
  2348. for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
  2349. unsigned long pck = lck / cur_pd;
  2350. long old_delta = abs(best_pck - req_pck);
  2351. long new_delta = abs(pck - req_pck);
  2352. if (best_pck == 0 || new_delta < old_delta) {
  2353. best_pck = pck;
  2354. best_ld = cur_ld;
  2355. best_pd = cur_pd;
  2356. if (pck == req_pck)
  2357. goto found;
  2358. }
  2359. if (pck < req_pck)
  2360. break;
  2361. }
  2362. if (lck / pcd_min < req_pck)
  2363. break;
  2364. }
  2365. found:
  2366. cinfo->lck_div = best_ld;
  2367. cinfo->pck_div = best_pd;
  2368. cinfo->lck = fck / cinfo->lck_div;
  2369. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2370. }
  2371. /* calculate clock rates using dividers in cinfo */
  2372. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2373. struct dispc_clock_info *cinfo)
  2374. {
  2375. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2376. return -EINVAL;
  2377. if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
  2378. return -EINVAL;
  2379. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2380. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2381. return 0;
  2382. }
  2383. int dispc_mgr_set_clock_div(enum omap_channel channel,
  2384. struct dispc_clock_info *cinfo)
  2385. {
  2386. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2387. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2388. dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2389. return 0;
  2390. }
  2391. int dispc_mgr_get_clock_div(enum omap_channel channel,
  2392. struct dispc_clock_info *cinfo)
  2393. {
  2394. unsigned long fck;
  2395. fck = dispc_fclk_rate();
  2396. cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2397. cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
  2398. cinfo->lck = fck / cinfo->lck_div;
  2399. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2400. return 0;
  2401. }
  2402. /* dispc.irq_lock has to be locked by the caller */
  2403. static void _omap_dispc_set_irqs(void)
  2404. {
  2405. u32 mask;
  2406. u32 old_mask;
  2407. int i;
  2408. struct omap_dispc_isr_data *isr_data;
  2409. mask = dispc.irq_error_mask;
  2410. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2411. isr_data = &dispc.registered_isr[i];
  2412. if (isr_data->isr == NULL)
  2413. continue;
  2414. mask |= isr_data->mask;
  2415. }
  2416. old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2417. /* clear the irqstatus for newly enabled irqs */
  2418. dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
  2419. dispc_write_reg(DISPC_IRQENABLE, mask);
  2420. }
  2421. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2422. {
  2423. int i;
  2424. int ret;
  2425. unsigned long flags;
  2426. struct omap_dispc_isr_data *isr_data;
  2427. if (isr == NULL)
  2428. return -EINVAL;
  2429. spin_lock_irqsave(&dispc.irq_lock, flags);
  2430. /* check for duplicate entry */
  2431. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2432. isr_data = &dispc.registered_isr[i];
  2433. if (isr_data->isr == isr && isr_data->arg == arg &&
  2434. isr_data->mask == mask) {
  2435. ret = -EINVAL;
  2436. goto err;
  2437. }
  2438. }
  2439. isr_data = NULL;
  2440. ret = -EBUSY;
  2441. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2442. isr_data = &dispc.registered_isr[i];
  2443. if (isr_data->isr != NULL)
  2444. continue;
  2445. isr_data->isr = isr;
  2446. isr_data->arg = arg;
  2447. isr_data->mask = mask;
  2448. ret = 0;
  2449. break;
  2450. }
  2451. if (ret)
  2452. goto err;
  2453. _omap_dispc_set_irqs();
  2454. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2455. return 0;
  2456. err:
  2457. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2458. return ret;
  2459. }
  2460. EXPORT_SYMBOL(omap_dispc_register_isr);
  2461. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2462. {
  2463. int i;
  2464. unsigned long flags;
  2465. int ret = -EINVAL;
  2466. struct omap_dispc_isr_data *isr_data;
  2467. spin_lock_irqsave(&dispc.irq_lock, flags);
  2468. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2469. isr_data = &dispc.registered_isr[i];
  2470. if (isr_data->isr != isr || isr_data->arg != arg ||
  2471. isr_data->mask != mask)
  2472. continue;
  2473. /* found the correct isr */
  2474. isr_data->isr = NULL;
  2475. isr_data->arg = NULL;
  2476. isr_data->mask = 0;
  2477. ret = 0;
  2478. break;
  2479. }
  2480. if (ret == 0)
  2481. _omap_dispc_set_irqs();
  2482. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2483. return ret;
  2484. }
  2485. EXPORT_SYMBOL(omap_dispc_unregister_isr);
  2486. #ifdef DEBUG
  2487. static void print_irq_status(u32 status)
  2488. {
  2489. if ((status & dispc.irq_error_mask) == 0)
  2490. return;
  2491. printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
  2492. #define PIS(x) \
  2493. if (status & DISPC_IRQ_##x) \
  2494. printk(#x " ");
  2495. PIS(GFX_FIFO_UNDERFLOW);
  2496. PIS(OCP_ERR);
  2497. PIS(VID1_FIFO_UNDERFLOW);
  2498. PIS(VID2_FIFO_UNDERFLOW);
  2499. if (dss_feat_get_num_ovls() > 3)
  2500. PIS(VID3_FIFO_UNDERFLOW);
  2501. PIS(SYNC_LOST);
  2502. PIS(SYNC_LOST_DIGIT);
  2503. if (dss_has_feature(FEAT_MGR_LCD2))
  2504. PIS(SYNC_LOST2);
  2505. #undef PIS
  2506. printk("\n");
  2507. }
  2508. #endif
  2509. /* Called from dss.c. Note that we don't touch clocks here,
  2510. * but we presume they are on because we got an IRQ. However,
  2511. * an irq handler may turn the clocks off, so we may not have
  2512. * clock later in the function. */
  2513. static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
  2514. {
  2515. int i;
  2516. u32 irqstatus, irqenable;
  2517. u32 handledirqs = 0;
  2518. u32 unhandled_errors;
  2519. struct omap_dispc_isr_data *isr_data;
  2520. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  2521. spin_lock(&dispc.irq_lock);
  2522. irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
  2523. irqenable = dispc_read_reg(DISPC_IRQENABLE);
  2524. /* IRQ is not for us */
  2525. if (!(irqstatus & irqenable)) {
  2526. spin_unlock(&dispc.irq_lock);
  2527. return IRQ_NONE;
  2528. }
  2529. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2530. spin_lock(&dispc.irq_stats_lock);
  2531. dispc.irq_stats.irq_count++;
  2532. dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
  2533. spin_unlock(&dispc.irq_stats_lock);
  2534. #endif
  2535. #ifdef DEBUG
  2536. if (dss_debug)
  2537. print_irq_status(irqstatus);
  2538. #endif
  2539. /* Ack the interrupt. Do it here before clocks are possibly turned
  2540. * off */
  2541. dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
  2542. /* flush posted write */
  2543. dispc_read_reg(DISPC_IRQSTATUS);
  2544. /* make a copy and unlock, so that isrs can unregister
  2545. * themselves */
  2546. memcpy(registered_isr, dispc.registered_isr,
  2547. sizeof(registered_isr));
  2548. spin_unlock(&dispc.irq_lock);
  2549. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2550. isr_data = &registered_isr[i];
  2551. if (!isr_data->isr)
  2552. continue;
  2553. if (isr_data->mask & irqstatus) {
  2554. isr_data->isr(isr_data->arg, irqstatus);
  2555. handledirqs |= isr_data->mask;
  2556. }
  2557. }
  2558. spin_lock(&dispc.irq_lock);
  2559. unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
  2560. if (unhandled_errors) {
  2561. dispc.error_irqs |= unhandled_errors;
  2562. dispc.irq_error_mask &= ~unhandled_errors;
  2563. _omap_dispc_set_irqs();
  2564. schedule_work(&dispc.error_work);
  2565. }
  2566. spin_unlock(&dispc.irq_lock);
  2567. return IRQ_HANDLED;
  2568. }
  2569. static void dispc_error_worker(struct work_struct *work)
  2570. {
  2571. int i;
  2572. u32 errors;
  2573. unsigned long flags;
  2574. static const unsigned fifo_underflow_bits[] = {
  2575. DISPC_IRQ_GFX_FIFO_UNDERFLOW,
  2576. DISPC_IRQ_VID1_FIFO_UNDERFLOW,
  2577. DISPC_IRQ_VID2_FIFO_UNDERFLOW,
  2578. DISPC_IRQ_VID3_FIFO_UNDERFLOW,
  2579. };
  2580. static const unsigned sync_lost_bits[] = {
  2581. DISPC_IRQ_SYNC_LOST,
  2582. DISPC_IRQ_SYNC_LOST_DIGIT,
  2583. DISPC_IRQ_SYNC_LOST2,
  2584. };
  2585. spin_lock_irqsave(&dispc.irq_lock, flags);
  2586. errors = dispc.error_irqs;
  2587. dispc.error_irqs = 0;
  2588. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2589. dispc_runtime_get();
  2590. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2591. struct omap_overlay *ovl;
  2592. unsigned bit;
  2593. ovl = omap_dss_get_overlay(i);
  2594. bit = fifo_underflow_bits[i];
  2595. if (bit & errors) {
  2596. DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
  2597. ovl->name);
  2598. dispc_ovl_enable(ovl->id, false);
  2599. dispc_mgr_go(ovl->manager->id);
  2600. mdelay(50);
  2601. }
  2602. }
  2603. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2604. struct omap_overlay_manager *mgr;
  2605. unsigned bit;
  2606. mgr = omap_dss_get_overlay_manager(i);
  2607. bit = sync_lost_bits[i];
  2608. if (bit & errors) {
  2609. struct omap_dss_device *dssdev = mgr->device;
  2610. bool enable;
  2611. DSSERR("SYNC_LOST on channel %s, restarting the output "
  2612. "with video overlays disabled\n",
  2613. mgr->name);
  2614. enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
  2615. dssdev->driver->disable(dssdev);
  2616. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2617. struct omap_overlay *ovl;
  2618. ovl = omap_dss_get_overlay(i);
  2619. if (ovl->id != OMAP_DSS_GFX &&
  2620. ovl->manager == mgr)
  2621. dispc_ovl_enable(ovl->id, false);
  2622. }
  2623. dispc_mgr_go(mgr->id);
  2624. mdelay(50);
  2625. if (enable)
  2626. dssdev->driver->enable(dssdev);
  2627. }
  2628. }
  2629. if (errors & DISPC_IRQ_OCP_ERR) {
  2630. DSSERR("OCP_ERR\n");
  2631. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2632. struct omap_overlay_manager *mgr;
  2633. mgr = omap_dss_get_overlay_manager(i);
  2634. if (mgr->device && mgr->device->driver)
  2635. mgr->device->driver->disable(mgr->device);
  2636. }
  2637. }
  2638. spin_lock_irqsave(&dispc.irq_lock, flags);
  2639. dispc.irq_error_mask |= errors;
  2640. _omap_dispc_set_irqs();
  2641. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2642. dispc_runtime_put();
  2643. }
  2644. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
  2645. {
  2646. void dispc_irq_wait_handler(void *data, u32 mask)
  2647. {
  2648. complete((struct completion *)data);
  2649. }
  2650. int r;
  2651. DECLARE_COMPLETION_ONSTACK(completion);
  2652. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2653. irqmask);
  2654. if (r)
  2655. return r;
  2656. timeout = wait_for_completion_timeout(&completion, timeout);
  2657. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2658. if (timeout == 0)
  2659. return -ETIMEDOUT;
  2660. if (timeout == -ERESTARTSYS)
  2661. return -ERESTARTSYS;
  2662. return 0;
  2663. }
  2664. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  2665. unsigned long timeout)
  2666. {
  2667. void dispc_irq_wait_handler(void *data, u32 mask)
  2668. {
  2669. complete((struct completion *)data);
  2670. }
  2671. int r;
  2672. DECLARE_COMPLETION_ONSTACK(completion);
  2673. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2674. irqmask);
  2675. if (r)
  2676. return r;
  2677. timeout = wait_for_completion_interruptible_timeout(&completion,
  2678. timeout);
  2679. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2680. if (timeout == 0)
  2681. return -ETIMEDOUT;
  2682. if (timeout == -ERESTARTSYS)
  2683. return -ERESTARTSYS;
  2684. return 0;
  2685. }
  2686. #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
  2687. void dispc_fake_vsync_irq(void)
  2688. {
  2689. u32 irqstatus = DISPC_IRQ_VSYNC;
  2690. int i;
  2691. WARN_ON(!in_interrupt());
  2692. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2693. struct omap_dispc_isr_data *isr_data;
  2694. isr_data = &dispc.registered_isr[i];
  2695. if (!isr_data->isr)
  2696. continue;
  2697. if (isr_data->mask & irqstatus)
  2698. isr_data->isr(isr_data->arg, irqstatus);
  2699. }
  2700. }
  2701. #endif
  2702. static void _omap_dispc_initialize_irq(void)
  2703. {
  2704. unsigned long flags;
  2705. spin_lock_irqsave(&dispc.irq_lock, flags);
  2706. memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
  2707. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  2708. if (dss_has_feature(FEAT_MGR_LCD2))
  2709. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  2710. if (dss_feat_get_num_ovls() > 3)
  2711. dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
  2712. /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
  2713. * so clear it */
  2714. dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
  2715. _omap_dispc_set_irqs();
  2716. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2717. }
  2718. void dispc_enable_sidle(void)
  2719. {
  2720. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  2721. }
  2722. void dispc_disable_sidle(void)
  2723. {
  2724. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  2725. }
  2726. static void _omap_dispc_initial_config(void)
  2727. {
  2728. u32 l;
  2729. /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
  2730. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2731. l = dispc_read_reg(DISPC_DIVISOR);
  2732. /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
  2733. l = FLD_MOD(l, 1, 0, 0);
  2734. l = FLD_MOD(l, 1, 23, 16);
  2735. dispc_write_reg(DISPC_DIVISOR, l);
  2736. }
  2737. /* FUNCGATED */
  2738. if (dss_has_feature(FEAT_FUNCGATED))
  2739. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  2740. _dispc_setup_color_conv_coef();
  2741. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  2742. dispc_read_plane_fifo_sizes();
  2743. dispc_configure_burst_sizes();
  2744. dispc_ovl_enable_zorder_planes();
  2745. }
  2746. /* DISPC HW IP initialisation */
  2747. static int omap_dispchw_probe(struct platform_device *pdev)
  2748. {
  2749. u32 rev;
  2750. int r = 0;
  2751. struct resource *dispc_mem;
  2752. struct clk *clk;
  2753. dispc.pdev = pdev;
  2754. spin_lock_init(&dispc.irq_lock);
  2755. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2756. spin_lock_init(&dispc.irq_stats_lock);
  2757. dispc.irq_stats.last_reset = jiffies;
  2758. #endif
  2759. INIT_WORK(&dispc.error_work, dispc_error_worker);
  2760. dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
  2761. if (!dispc_mem) {
  2762. DSSERR("can't get IORESOURCE_MEM DISPC\n");
  2763. return -EINVAL;
  2764. }
  2765. dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
  2766. resource_size(dispc_mem));
  2767. if (!dispc.base) {
  2768. DSSERR("can't ioremap DISPC\n");
  2769. return -ENOMEM;
  2770. }
  2771. dispc.irq = platform_get_irq(dispc.pdev, 0);
  2772. if (dispc.irq < 0) {
  2773. DSSERR("platform_get_irq failed\n");
  2774. return -ENODEV;
  2775. }
  2776. r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
  2777. IRQF_SHARED, "OMAP DISPC", dispc.pdev);
  2778. if (r < 0) {
  2779. DSSERR("request_irq failed\n");
  2780. return r;
  2781. }
  2782. clk = clk_get(&pdev->dev, "fck");
  2783. if (IS_ERR(clk)) {
  2784. DSSERR("can't get fck\n");
  2785. r = PTR_ERR(clk);
  2786. return r;
  2787. }
  2788. dispc.dss_clk = clk;
  2789. pm_runtime_enable(&pdev->dev);
  2790. r = dispc_runtime_get();
  2791. if (r)
  2792. goto err_runtime_get;
  2793. _omap_dispc_initial_config();
  2794. _omap_dispc_initialize_irq();
  2795. rev = dispc_read_reg(DISPC_REVISION);
  2796. dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
  2797. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  2798. dispc_runtime_put();
  2799. return 0;
  2800. err_runtime_get:
  2801. pm_runtime_disable(&pdev->dev);
  2802. clk_put(dispc.dss_clk);
  2803. return r;
  2804. }
  2805. static int omap_dispchw_remove(struct platform_device *pdev)
  2806. {
  2807. pm_runtime_disable(&pdev->dev);
  2808. clk_put(dispc.dss_clk);
  2809. return 0;
  2810. }
  2811. static int dispc_runtime_suspend(struct device *dev)
  2812. {
  2813. dispc_save_context();
  2814. dss_runtime_put();
  2815. return 0;
  2816. }
  2817. static int dispc_runtime_resume(struct device *dev)
  2818. {
  2819. int r;
  2820. r = dss_runtime_get();
  2821. if (r < 0)
  2822. return r;
  2823. dispc_restore_context();
  2824. return 0;
  2825. }
  2826. static const struct dev_pm_ops dispc_pm_ops = {
  2827. .runtime_suspend = dispc_runtime_suspend,
  2828. .runtime_resume = dispc_runtime_resume,
  2829. };
  2830. static struct platform_driver omap_dispchw_driver = {
  2831. .probe = omap_dispchw_probe,
  2832. .remove = omap_dispchw_remove,
  2833. .driver = {
  2834. .name = "omapdss_dispc",
  2835. .owner = THIS_MODULE,
  2836. .pm = &dispc_pm_ops,
  2837. },
  2838. };
  2839. int dispc_init_platform_driver(void)
  2840. {
  2841. return platform_driver_register(&omap_dispchw_driver);
  2842. }
  2843. void dispc_uninit_platform_driver(void)
  2844. {
  2845. return platform_driver_unregister(&omap_dispchw_driver);
  2846. }