radeon.h 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. extern int radeon_msi;
  91. /*
  92. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  93. * symbol;
  94. */
  95. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  96. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  97. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  98. #define RADEON_IB_POOL_SIZE 16
  99. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  100. #define RADEONFB_CONN_LIMIT 4
  101. #define RADEON_BIOS_NUM_SCRATCH 8
  102. /* max number of rings */
  103. #define RADEON_NUM_RINGS 3
  104. /* internal ring indices */
  105. /* r1xx+ has gfx CP ring */
  106. #define RADEON_RING_TYPE_GFX_INDEX 0
  107. /* cayman has 2 compute CP rings */
  108. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  109. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  110. /* hardcode those limit for now */
  111. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  112. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  113. /*
  114. * Errata workarounds.
  115. */
  116. enum radeon_pll_errata {
  117. CHIP_ERRATA_R300_CG = 0x00000001,
  118. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  119. CHIP_ERRATA_PLL_DELAY = 0x00000004
  120. };
  121. struct radeon_device;
  122. /*
  123. * BIOS.
  124. */
  125. #define ATRM_BIOS_PAGE 4096
  126. #if defined(CONFIG_VGA_SWITCHEROO)
  127. bool radeon_atrm_supported(struct pci_dev *pdev);
  128. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  129. #else
  130. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  131. {
  132. return false;
  133. }
  134. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  135. return -EINVAL;
  136. }
  137. #endif
  138. bool radeon_get_bios(struct radeon_device *rdev);
  139. /*
  140. * Mutex which allows recursive locking from the same process.
  141. */
  142. struct radeon_mutex {
  143. struct mutex mutex;
  144. struct task_struct *owner;
  145. int level;
  146. };
  147. static inline void radeon_mutex_init(struct radeon_mutex *mutex)
  148. {
  149. mutex_init(&mutex->mutex);
  150. mutex->owner = NULL;
  151. mutex->level = 0;
  152. }
  153. static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
  154. {
  155. if (mutex_trylock(&mutex->mutex)) {
  156. /* The mutex was unlocked before, so it's ours now */
  157. mutex->owner = current;
  158. } else if (mutex->owner != current) {
  159. /* Another process locked the mutex, take it */
  160. mutex_lock(&mutex->mutex);
  161. mutex->owner = current;
  162. }
  163. /* Otherwise the mutex was already locked by this process */
  164. mutex->level++;
  165. }
  166. static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
  167. {
  168. if (--mutex->level > 0)
  169. return;
  170. mutex->owner = NULL;
  171. mutex_unlock(&mutex->mutex);
  172. }
  173. /*
  174. * Dummy page
  175. */
  176. struct radeon_dummy_page {
  177. struct page *page;
  178. dma_addr_t addr;
  179. };
  180. int radeon_dummy_page_init(struct radeon_device *rdev);
  181. void radeon_dummy_page_fini(struct radeon_device *rdev);
  182. /*
  183. * Clocks
  184. */
  185. struct radeon_clock {
  186. struct radeon_pll p1pll;
  187. struct radeon_pll p2pll;
  188. struct radeon_pll dcpll;
  189. struct radeon_pll spll;
  190. struct radeon_pll mpll;
  191. /* 10 Khz units */
  192. uint32_t default_mclk;
  193. uint32_t default_sclk;
  194. uint32_t default_dispclk;
  195. uint32_t dp_extclk;
  196. uint32_t max_pixel_clock;
  197. };
  198. /*
  199. * Power management
  200. */
  201. int radeon_pm_init(struct radeon_device *rdev);
  202. void radeon_pm_fini(struct radeon_device *rdev);
  203. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  204. void radeon_pm_suspend(struct radeon_device *rdev);
  205. void radeon_pm_resume(struct radeon_device *rdev);
  206. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  207. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  208. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  209. void rs690_pm_info(struct radeon_device *rdev);
  210. extern int rv6xx_get_temp(struct radeon_device *rdev);
  211. extern int rv770_get_temp(struct radeon_device *rdev);
  212. extern int evergreen_get_temp(struct radeon_device *rdev);
  213. extern int sumo_get_temp(struct radeon_device *rdev);
  214. extern int si_get_temp(struct radeon_device *rdev);
  215. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  216. unsigned *bankh, unsigned *mtaspect,
  217. unsigned *tile_split);
  218. /*
  219. * Fences.
  220. */
  221. struct radeon_fence_driver {
  222. uint32_t scratch_reg;
  223. uint64_t gpu_addr;
  224. volatile uint32_t *cpu_addr;
  225. atomic_t seq;
  226. uint32_t last_seq;
  227. unsigned long last_jiffies;
  228. unsigned long last_timeout;
  229. wait_queue_head_t queue;
  230. struct list_head created;
  231. struct list_head emitted;
  232. struct list_head signaled;
  233. bool initialized;
  234. };
  235. struct radeon_fence {
  236. struct radeon_device *rdev;
  237. struct kref kref;
  238. struct list_head list;
  239. /* protected by radeon_fence.lock */
  240. uint32_t seq;
  241. bool emitted;
  242. bool signaled;
  243. /* RB, DMA, etc. */
  244. int ring;
  245. struct radeon_semaphore *semaphore;
  246. };
  247. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  248. int radeon_fence_driver_init(struct radeon_device *rdev);
  249. void radeon_fence_driver_fini(struct radeon_device *rdev);
  250. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  251. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  252. void radeon_fence_process(struct radeon_device *rdev, int ring);
  253. bool radeon_fence_signaled(struct radeon_fence *fence);
  254. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  255. int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
  256. int radeon_fence_wait_last(struct radeon_device *rdev, int ring);
  257. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  258. void radeon_fence_unref(struct radeon_fence **fence);
  259. int radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  260. /*
  261. * Tiling registers
  262. */
  263. struct radeon_surface_reg {
  264. struct radeon_bo *bo;
  265. };
  266. #define RADEON_GEM_MAX_SURFACES 8
  267. /*
  268. * TTM.
  269. */
  270. struct radeon_mman {
  271. struct ttm_bo_global_ref bo_global_ref;
  272. struct drm_global_reference mem_global_ref;
  273. struct ttm_bo_device bdev;
  274. bool mem_global_referenced;
  275. bool initialized;
  276. };
  277. /* bo virtual address in a specific vm */
  278. struct radeon_bo_va {
  279. /* bo list is protected by bo being reserved */
  280. struct list_head bo_list;
  281. /* vm list is protected by vm mutex */
  282. struct list_head vm_list;
  283. /* constant after initialization */
  284. struct radeon_vm *vm;
  285. struct radeon_bo *bo;
  286. uint64_t soffset;
  287. uint64_t eoffset;
  288. uint32_t flags;
  289. bool valid;
  290. };
  291. struct radeon_bo {
  292. /* Protected by gem.mutex */
  293. struct list_head list;
  294. /* Protected by tbo.reserved */
  295. u32 placements[3];
  296. struct ttm_placement placement;
  297. struct ttm_buffer_object tbo;
  298. struct ttm_bo_kmap_obj kmap;
  299. unsigned pin_count;
  300. void *kptr;
  301. u32 tiling_flags;
  302. u32 pitch;
  303. int surface_reg;
  304. /* list of all virtual address to which this bo
  305. * is associated to
  306. */
  307. struct list_head va;
  308. /* Constant after initialization */
  309. struct radeon_device *rdev;
  310. struct drm_gem_object gem_base;
  311. };
  312. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  313. struct radeon_bo_list {
  314. struct ttm_validate_buffer tv;
  315. struct radeon_bo *bo;
  316. uint64_t gpu_offset;
  317. unsigned rdomain;
  318. unsigned wdomain;
  319. u32 tiling_flags;
  320. };
  321. /* sub-allocation manager, it has to be protected by another lock.
  322. * By conception this is an helper for other part of the driver
  323. * like the indirect buffer or semaphore, which both have their
  324. * locking.
  325. *
  326. * Principe is simple, we keep a list of sub allocation in offset
  327. * order (first entry has offset == 0, last entry has the highest
  328. * offset).
  329. *
  330. * When allocating new object we first check if there is room at
  331. * the end total_size - (last_object_offset + last_object_size) >=
  332. * alloc_size. If so we allocate new object there.
  333. *
  334. * When there is not enough room at the end, we start waiting for
  335. * each sub object until we reach object_offset+object_size >=
  336. * alloc_size, this object then become the sub object we return.
  337. *
  338. * Alignment can't be bigger than page size.
  339. *
  340. * Hole are not considered for allocation to keep things simple.
  341. * Assumption is that there won't be hole (all object on same
  342. * alignment).
  343. */
  344. struct radeon_sa_manager {
  345. struct radeon_bo *bo;
  346. struct list_head sa_bo;
  347. unsigned size;
  348. uint64_t gpu_addr;
  349. void *cpu_ptr;
  350. uint32_t domain;
  351. };
  352. struct radeon_sa_bo;
  353. /* sub-allocation buffer */
  354. struct radeon_sa_bo {
  355. struct list_head list;
  356. struct radeon_sa_manager *manager;
  357. unsigned offset;
  358. unsigned size;
  359. };
  360. /*
  361. * GEM objects.
  362. */
  363. struct radeon_gem {
  364. struct mutex mutex;
  365. struct list_head objects;
  366. };
  367. int radeon_gem_init(struct radeon_device *rdev);
  368. void radeon_gem_fini(struct radeon_device *rdev);
  369. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  370. int alignment, int initial_domain,
  371. bool discardable, bool kernel,
  372. struct drm_gem_object **obj);
  373. int radeon_mode_dumb_create(struct drm_file *file_priv,
  374. struct drm_device *dev,
  375. struct drm_mode_create_dumb *args);
  376. int radeon_mode_dumb_mmap(struct drm_file *filp,
  377. struct drm_device *dev,
  378. uint32_t handle, uint64_t *offset_p);
  379. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  380. struct drm_device *dev,
  381. uint32_t handle);
  382. /*
  383. * Semaphores.
  384. */
  385. struct radeon_ring;
  386. #define RADEON_SEMAPHORE_BO_SIZE 256
  387. struct radeon_semaphore_driver {
  388. rwlock_t lock;
  389. struct list_head bo;
  390. };
  391. struct radeon_semaphore_bo;
  392. /* everything here is constant */
  393. struct radeon_semaphore {
  394. struct list_head list;
  395. uint64_t gpu_addr;
  396. uint32_t *cpu_ptr;
  397. struct radeon_semaphore_bo *bo;
  398. };
  399. struct radeon_semaphore_bo {
  400. struct list_head list;
  401. struct radeon_ib *ib;
  402. struct list_head free;
  403. struct radeon_semaphore semaphores[RADEON_SEMAPHORE_BO_SIZE/8];
  404. unsigned nused;
  405. };
  406. void radeon_semaphore_driver_fini(struct radeon_device *rdev);
  407. int radeon_semaphore_create(struct radeon_device *rdev,
  408. struct radeon_semaphore **semaphore);
  409. void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  410. struct radeon_semaphore *semaphore);
  411. void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  412. struct radeon_semaphore *semaphore);
  413. void radeon_semaphore_free(struct radeon_device *rdev,
  414. struct radeon_semaphore *semaphore);
  415. /*
  416. * GART structures, functions & helpers
  417. */
  418. struct radeon_mc;
  419. #define RADEON_GPU_PAGE_SIZE 4096
  420. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  421. #define RADEON_GPU_PAGE_SHIFT 12
  422. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  423. struct radeon_gart {
  424. dma_addr_t table_addr;
  425. struct radeon_bo *robj;
  426. void *ptr;
  427. unsigned num_gpu_pages;
  428. unsigned num_cpu_pages;
  429. unsigned table_size;
  430. struct page **pages;
  431. dma_addr_t *pages_addr;
  432. bool ready;
  433. };
  434. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  435. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  436. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  437. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  438. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  439. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  440. int radeon_gart_init(struct radeon_device *rdev);
  441. void radeon_gart_fini(struct radeon_device *rdev);
  442. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  443. int pages);
  444. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  445. int pages, struct page **pagelist,
  446. dma_addr_t *dma_addr);
  447. void radeon_gart_restore(struct radeon_device *rdev);
  448. /*
  449. * GPU MC structures, functions & helpers
  450. */
  451. struct radeon_mc {
  452. resource_size_t aper_size;
  453. resource_size_t aper_base;
  454. resource_size_t agp_base;
  455. /* for some chips with <= 32MB we need to lie
  456. * about vram size near mc fb location */
  457. u64 mc_vram_size;
  458. u64 visible_vram_size;
  459. u64 gtt_size;
  460. u64 gtt_start;
  461. u64 gtt_end;
  462. u64 vram_start;
  463. u64 vram_end;
  464. unsigned vram_width;
  465. u64 real_vram_size;
  466. int vram_mtrr;
  467. bool vram_is_ddr;
  468. bool igp_sideport_enabled;
  469. u64 gtt_base_align;
  470. };
  471. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  472. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  473. /*
  474. * GPU scratch registers structures, functions & helpers
  475. */
  476. struct radeon_scratch {
  477. unsigned num_reg;
  478. uint32_t reg_base;
  479. bool free[32];
  480. uint32_t reg[32];
  481. };
  482. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  483. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  484. /*
  485. * IRQS.
  486. */
  487. struct radeon_unpin_work {
  488. struct work_struct work;
  489. struct radeon_device *rdev;
  490. int crtc_id;
  491. struct radeon_fence *fence;
  492. struct drm_pending_vblank_event *event;
  493. struct radeon_bo *old_rbo;
  494. u64 new_crtc_base;
  495. };
  496. struct r500_irq_stat_regs {
  497. u32 disp_int;
  498. u32 hdmi0_status;
  499. };
  500. struct r600_irq_stat_regs {
  501. u32 disp_int;
  502. u32 disp_int_cont;
  503. u32 disp_int_cont2;
  504. u32 d1grph_int;
  505. u32 d2grph_int;
  506. u32 hdmi0_status;
  507. u32 hdmi1_status;
  508. };
  509. struct evergreen_irq_stat_regs {
  510. u32 disp_int;
  511. u32 disp_int_cont;
  512. u32 disp_int_cont2;
  513. u32 disp_int_cont3;
  514. u32 disp_int_cont4;
  515. u32 disp_int_cont5;
  516. u32 d1grph_int;
  517. u32 d2grph_int;
  518. u32 d3grph_int;
  519. u32 d4grph_int;
  520. u32 d5grph_int;
  521. u32 d6grph_int;
  522. u32 afmt_status1;
  523. u32 afmt_status2;
  524. u32 afmt_status3;
  525. u32 afmt_status4;
  526. u32 afmt_status5;
  527. u32 afmt_status6;
  528. };
  529. union radeon_irq_stat_regs {
  530. struct r500_irq_stat_regs r500;
  531. struct r600_irq_stat_regs r600;
  532. struct evergreen_irq_stat_regs evergreen;
  533. };
  534. #define RADEON_MAX_HPD_PINS 6
  535. #define RADEON_MAX_CRTCS 6
  536. #define RADEON_MAX_AFMT_BLOCKS 6
  537. struct radeon_irq {
  538. bool installed;
  539. bool sw_int[RADEON_NUM_RINGS];
  540. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  541. bool pflip[RADEON_MAX_CRTCS];
  542. wait_queue_head_t vblank_queue;
  543. bool hpd[RADEON_MAX_HPD_PINS];
  544. bool gui_idle;
  545. bool gui_idle_acked;
  546. wait_queue_head_t idle_queue;
  547. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  548. spinlock_t sw_lock;
  549. int sw_refcount[RADEON_NUM_RINGS];
  550. union radeon_irq_stat_regs stat_regs;
  551. spinlock_t pflip_lock[RADEON_MAX_CRTCS];
  552. int pflip_refcount[RADEON_MAX_CRTCS];
  553. };
  554. int radeon_irq_kms_init(struct radeon_device *rdev);
  555. void radeon_irq_kms_fini(struct radeon_device *rdev);
  556. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  557. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  558. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  559. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  560. /*
  561. * CP & rings.
  562. */
  563. struct radeon_ib {
  564. struct radeon_sa_bo sa_bo;
  565. unsigned idx;
  566. uint32_t length_dw;
  567. uint64_t gpu_addr;
  568. uint32_t *ptr;
  569. struct radeon_fence *fence;
  570. unsigned vm_id;
  571. bool is_const_ib;
  572. };
  573. /*
  574. * locking -
  575. * mutex protects scheduled_ibs, ready, alloc_bm
  576. */
  577. struct radeon_ib_pool {
  578. struct radeon_mutex mutex;
  579. struct radeon_sa_manager sa_manager;
  580. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  581. bool ready;
  582. unsigned head_id;
  583. };
  584. struct radeon_ring {
  585. struct radeon_bo *ring_obj;
  586. volatile uint32_t *ring;
  587. unsigned rptr;
  588. unsigned rptr_offs;
  589. unsigned rptr_reg;
  590. unsigned wptr;
  591. unsigned wptr_old;
  592. unsigned wptr_reg;
  593. unsigned ring_size;
  594. unsigned ring_free_dw;
  595. int count_dw;
  596. uint64_t gpu_addr;
  597. uint32_t align_mask;
  598. uint32_t ptr_mask;
  599. struct mutex mutex;
  600. bool ready;
  601. u32 ptr_reg_shift;
  602. u32 ptr_reg_mask;
  603. u32 nop;
  604. };
  605. /*
  606. * VM
  607. */
  608. struct radeon_vm {
  609. struct list_head list;
  610. struct list_head va;
  611. int id;
  612. unsigned last_pfn;
  613. u64 pt_gpu_addr;
  614. u64 *pt;
  615. struct radeon_sa_bo sa_bo;
  616. struct mutex mutex;
  617. /* last fence for cs using this vm */
  618. struct radeon_fence *fence;
  619. };
  620. struct radeon_vm_funcs {
  621. int (*init)(struct radeon_device *rdev);
  622. void (*fini)(struct radeon_device *rdev);
  623. /* cs mutex must be lock for schedule_ib */
  624. int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
  625. void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
  626. void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
  627. uint32_t (*page_flags)(struct radeon_device *rdev,
  628. struct radeon_vm *vm,
  629. uint32_t flags);
  630. void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
  631. unsigned pfn, uint64_t addr, uint32_t flags);
  632. };
  633. struct radeon_vm_manager {
  634. struct list_head lru_vm;
  635. uint32_t use_bitmap;
  636. struct radeon_sa_manager sa_manager;
  637. uint32_t max_pfn;
  638. /* fields constant after init */
  639. const struct radeon_vm_funcs *funcs;
  640. /* number of VMIDs */
  641. unsigned nvm;
  642. /* vram base address for page table entry */
  643. u64 vram_base_offset;
  644. /* is vm enabled? */
  645. bool enabled;
  646. };
  647. /*
  648. * file private structure
  649. */
  650. struct radeon_fpriv {
  651. struct radeon_vm vm;
  652. };
  653. /*
  654. * R6xx+ IH ring
  655. */
  656. struct r600_ih {
  657. struct radeon_bo *ring_obj;
  658. volatile uint32_t *ring;
  659. unsigned rptr;
  660. unsigned rptr_offs;
  661. unsigned wptr;
  662. unsigned wptr_old;
  663. unsigned ring_size;
  664. uint64_t gpu_addr;
  665. uint32_t ptr_mask;
  666. spinlock_t lock;
  667. bool enabled;
  668. };
  669. struct r600_blit_cp_primitives {
  670. void (*set_render_target)(struct radeon_device *rdev, int format,
  671. int w, int h, u64 gpu_addr);
  672. void (*cp_set_surface_sync)(struct radeon_device *rdev,
  673. u32 sync_type, u32 size,
  674. u64 mc_addr);
  675. void (*set_shaders)(struct radeon_device *rdev);
  676. void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
  677. void (*set_tex_resource)(struct radeon_device *rdev,
  678. int format, int w, int h, int pitch,
  679. u64 gpu_addr, u32 size);
  680. void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
  681. int x2, int y2);
  682. void (*draw_auto)(struct radeon_device *rdev);
  683. void (*set_default_state)(struct radeon_device *rdev);
  684. };
  685. struct r600_blit {
  686. struct mutex mutex;
  687. struct radeon_bo *shader_obj;
  688. struct r600_blit_cp_primitives primitives;
  689. int max_dim;
  690. int ring_size_common;
  691. int ring_size_per_loop;
  692. u64 shader_gpu_addr;
  693. u32 vs_offset, ps_offset;
  694. u32 state_offset;
  695. u32 state_len;
  696. u32 vb_used, vb_total;
  697. struct radeon_ib *vb_ib;
  698. };
  699. void r600_blit_suspend(struct radeon_device *rdev);
  700. /*
  701. * SI RLC stuff
  702. */
  703. struct si_rlc {
  704. /* for power gating */
  705. struct radeon_bo *save_restore_obj;
  706. uint64_t save_restore_gpu_addr;
  707. /* for clear state */
  708. struct radeon_bo *clear_state_obj;
  709. uint64_t clear_state_gpu_addr;
  710. };
  711. int radeon_ib_get(struct radeon_device *rdev, int ring,
  712. struct radeon_ib **ib, unsigned size);
  713. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  714. bool radeon_ib_try_free(struct radeon_device *rdev, struct radeon_ib *ib);
  715. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  716. int radeon_ib_pool_init(struct radeon_device *rdev);
  717. void radeon_ib_pool_fini(struct radeon_device *rdev);
  718. int radeon_ib_pool_start(struct radeon_device *rdev);
  719. int radeon_ib_pool_suspend(struct radeon_device *rdev);
  720. /* Ring access between begin & end cannot sleep */
  721. int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
  722. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  723. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  724. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  725. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  726. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  727. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  728. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  729. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  730. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
  731. u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
  732. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  733. /*
  734. * CS.
  735. */
  736. struct radeon_cs_reloc {
  737. struct drm_gem_object *gobj;
  738. struct radeon_bo *robj;
  739. struct radeon_bo_list lobj;
  740. uint32_t handle;
  741. uint32_t flags;
  742. };
  743. struct radeon_cs_chunk {
  744. uint32_t chunk_id;
  745. uint32_t length_dw;
  746. int kpage_idx[2];
  747. uint32_t *kpage[2];
  748. uint32_t *kdata;
  749. void __user *user_ptr;
  750. int last_copied_page;
  751. int last_page_index;
  752. };
  753. struct radeon_cs_parser {
  754. struct device *dev;
  755. struct radeon_device *rdev;
  756. struct drm_file *filp;
  757. /* chunks */
  758. unsigned nchunks;
  759. struct radeon_cs_chunk *chunks;
  760. uint64_t *chunks_array;
  761. /* IB */
  762. unsigned idx;
  763. /* relocations */
  764. unsigned nrelocs;
  765. struct radeon_cs_reloc *relocs;
  766. struct radeon_cs_reloc **relocs_ptr;
  767. struct list_head validated;
  768. /* indices of various chunks */
  769. int chunk_ib_idx;
  770. int chunk_relocs_idx;
  771. int chunk_flags_idx;
  772. int chunk_const_ib_idx;
  773. struct radeon_ib *ib;
  774. struct radeon_ib *const_ib;
  775. void *track;
  776. unsigned family;
  777. int parser_error;
  778. u32 cs_flags;
  779. u32 ring;
  780. s32 priority;
  781. };
  782. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  783. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  784. extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
  785. struct radeon_cs_packet {
  786. unsigned idx;
  787. unsigned type;
  788. unsigned reg;
  789. unsigned opcode;
  790. int count;
  791. unsigned one_reg_wr;
  792. };
  793. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  794. struct radeon_cs_packet *pkt,
  795. unsigned idx, unsigned reg);
  796. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  797. struct radeon_cs_packet *pkt);
  798. /*
  799. * AGP
  800. */
  801. int radeon_agp_init(struct radeon_device *rdev);
  802. void radeon_agp_resume(struct radeon_device *rdev);
  803. void radeon_agp_suspend(struct radeon_device *rdev);
  804. void radeon_agp_fini(struct radeon_device *rdev);
  805. /*
  806. * Writeback
  807. */
  808. struct radeon_wb {
  809. struct radeon_bo *wb_obj;
  810. volatile uint32_t *wb;
  811. uint64_t gpu_addr;
  812. bool enabled;
  813. bool use_event;
  814. };
  815. #define RADEON_WB_SCRATCH_OFFSET 0
  816. #define RADEON_WB_CP_RPTR_OFFSET 1024
  817. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  818. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  819. #define R600_WB_IH_WPTR_OFFSET 2048
  820. #define R600_WB_EVENT_OFFSET 3072
  821. /**
  822. * struct radeon_pm - power management datas
  823. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  824. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  825. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  826. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  827. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  828. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  829. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  830. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  831. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  832. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  833. * @needed_bandwidth: current bandwidth needs
  834. *
  835. * It keeps track of various data needed to take powermanagement decision.
  836. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  837. * Equation between gpu/memory clock and available bandwidth is hw dependent
  838. * (type of memory, bus size, efficiency, ...)
  839. */
  840. enum radeon_pm_method {
  841. PM_METHOD_PROFILE,
  842. PM_METHOD_DYNPM,
  843. };
  844. enum radeon_dynpm_state {
  845. DYNPM_STATE_DISABLED,
  846. DYNPM_STATE_MINIMUM,
  847. DYNPM_STATE_PAUSED,
  848. DYNPM_STATE_ACTIVE,
  849. DYNPM_STATE_SUSPENDED,
  850. };
  851. enum radeon_dynpm_action {
  852. DYNPM_ACTION_NONE,
  853. DYNPM_ACTION_MINIMUM,
  854. DYNPM_ACTION_DOWNCLOCK,
  855. DYNPM_ACTION_UPCLOCK,
  856. DYNPM_ACTION_DEFAULT
  857. };
  858. enum radeon_voltage_type {
  859. VOLTAGE_NONE = 0,
  860. VOLTAGE_GPIO,
  861. VOLTAGE_VDDC,
  862. VOLTAGE_SW
  863. };
  864. enum radeon_pm_state_type {
  865. POWER_STATE_TYPE_DEFAULT,
  866. POWER_STATE_TYPE_POWERSAVE,
  867. POWER_STATE_TYPE_BATTERY,
  868. POWER_STATE_TYPE_BALANCED,
  869. POWER_STATE_TYPE_PERFORMANCE,
  870. };
  871. enum radeon_pm_profile_type {
  872. PM_PROFILE_DEFAULT,
  873. PM_PROFILE_AUTO,
  874. PM_PROFILE_LOW,
  875. PM_PROFILE_MID,
  876. PM_PROFILE_HIGH,
  877. };
  878. #define PM_PROFILE_DEFAULT_IDX 0
  879. #define PM_PROFILE_LOW_SH_IDX 1
  880. #define PM_PROFILE_MID_SH_IDX 2
  881. #define PM_PROFILE_HIGH_SH_IDX 3
  882. #define PM_PROFILE_LOW_MH_IDX 4
  883. #define PM_PROFILE_MID_MH_IDX 5
  884. #define PM_PROFILE_HIGH_MH_IDX 6
  885. #define PM_PROFILE_MAX 7
  886. struct radeon_pm_profile {
  887. int dpms_off_ps_idx;
  888. int dpms_on_ps_idx;
  889. int dpms_off_cm_idx;
  890. int dpms_on_cm_idx;
  891. };
  892. enum radeon_int_thermal_type {
  893. THERMAL_TYPE_NONE,
  894. THERMAL_TYPE_RV6XX,
  895. THERMAL_TYPE_RV770,
  896. THERMAL_TYPE_EVERGREEN,
  897. THERMAL_TYPE_SUMO,
  898. THERMAL_TYPE_NI,
  899. THERMAL_TYPE_SI,
  900. };
  901. struct radeon_voltage {
  902. enum radeon_voltage_type type;
  903. /* gpio voltage */
  904. struct radeon_gpio_rec gpio;
  905. u32 delay; /* delay in usec from voltage drop to sclk change */
  906. bool active_high; /* voltage drop is active when bit is high */
  907. /* VDDC voltage */
  908. u8 vddc_id; /* index into vddc voltage table */
  909. u8 vddci_id; /* index into vddci voltage table */
  910. bool vddci_enabled;
  911. /* r6xx+ sw */
  912. u16 voltage;
  913. /* evergreen+ vddci */
  914. u16 vddci;
  915. };
  916. /* clock mode flags */
  917. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  918. struct radeon_pm_clock_info {
  919. /* memory clock */
  920. u32 mclk;
  921. /* engine clock */
  922. u32 sclk;
  923. /* voltage info */
  924. struct radeon_voltage voltage;
  925. /* standardized clock flags */
  926. u32 flags;
  927. };
  928. /* state flags */
  929. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  930. struct radeon_power_state {
  931. enum radeon_pm_state_type type;
  932. struct radeon_pm_clock_info *clock_info;
  933. /* number of valid clock modes in this power state */
  934. int num_clock_modes;
  935. struct radeon_pm_clock_info *default_clock_mode;
  936. /* standardized state flags */
  937. u32 flags;
  938. u32 misc; /* vbios specific flags */
  939. u32 misc2; /* vbios specific flags */
  940. int pcie_lanes; /* pcie lanes */
  941. };
  942. /*
  943. * Some modes are overclocked by very low value, accept them
  944. */
  945. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  946. struct radeon_pm {
  947. struct mutex mutex;
  948. u32 active_crtcs;
  949. int active_crtc_count;
  950. int req_vblank;
  951. bool vblank_sync;
  952. bool gui_idle;
  953. fixed20_12 max_bandwidth;
  954. fixed20_12 igp_sideport_mclk;
  955. fixed20_12 igp_system_mclk;
  956. fixed20_12 igp_ht_link_clk;
  957. fixed20_12 igp_ht_link_width;
  958. fixed20_12 k8_bandwidth;
  959. fixed20_12 sideport_bandwidth;
  960. fixed20_12 ht_bandwidth;
  961. fixed20_12 core_bandwidth;
  962. fixed20_12 sclk;
  963. fixed20_12 mclk;
  964. fixed20_12 needed_bandwidth;
  965. struct radeon_power_state *power_state;
  966. /* number of valid power states */
  967. int num_power_states;
  968. int current_power_state_index;
  969. int current_clock_mode_index;
  970. int requested_power_state_index;
  971. int requested_clock_mode_index;
  972. int default_power_state_index;
  973. u32 current_sclk;
  974. u32 current_mclk;
  975. u16 current_vddc;
  976. u16 current_vddci;
  977. u32 default_sclk;
  978. u32 default_mclk;
  979. u16 default_vddc;
  980. u16 default_vddci;
  981. struct radeon_i2c_chan *i2c_bus;
  982. /* selected pm method */
  983. enum radeon_pm_method pm_method;
  984. /* dynpm power management */
  985. struct delayed_work dynpm_idle_work;
  986. enum radeon_dynpm_state dynpm_state;
  987. enum radeon_dynpm_action dynpm_planned_action;
  988. unsigned long dynpm_action_timeout;
  989. bool dynpm_can_upclock;
  990. bool dynpm_can_downclock;
  991. /* profile-based power management */
  992. enum radeon_pm_profile_type profile;
  993. int profile_index;
  994. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  995. /* internal thermal controller on rv6xx+ */
  996. enum radeon_int_thermal_type int_thermal_type;
  997. struct device *int_hwmon_dev;
  998. };
  999. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1000. enum radeon_pm_state_type ps_type,
  1001. int instance);
  1002. /*
  1003. * Benchmarking
  1004. */
  1005. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1006. /*
  1007. * Testing
  1008. */
  1009. void radeon_test_moves(struct radeon_device *rdev);
  1010. void radeon_test_ring_sync(struct radeon_device *rdev,
  1011. struct radeon_ring *cpA,
  1012. struct radeon_ring *cpB);
  1013. void radeon_test_syncing(struct radeon_device *rdev);
  1014. /*
  1015. * Debugfs
  1016. */
  1017. struct radeon_debugfs {
  1018. struct drm_info_list *files;
  1019. unsigned num_files;
  1020. };
  1021. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1022. struct drm_info_list *files,
  1023. unsigned nfiles);
  1024. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1025. /*
  1026. * ASIC specific functions.
  1027. */
  1028. struct radeon_asic {
  1029. int (*init)(struct radeon_device *rdev);
  1030. void (*fini)(struct radeon_device *rdev);
  1031. int (*resume)(struct radeon_device *rdev);
  1032. int (*suspend)(struct radeon_device *rdev);
  1033. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1034. bool (*gpu_is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1035. int (*asic_reset)(struct radeon_device *rdev);
  1036. /* ioctl hw specific callback. Some hw might want to perform special
  1037. * operation on specific ioctl. For instance on wait idle some hw
  1038. * might want to perform and HDP flush through MMIO as it seems that
  1039. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  1040. * through ring.
  1041. */
  1042. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  1043. /* check if 3D engine is idle */
  1044. bool (*gui_idle)(struct radeon_device *rdev);
  1045. /* wait for mc_idle */
  1046. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1047. /* gart */
  1048. struct {
  1049. void (*tlb_flush)(struct radeon_device *rdev);
  1050. int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  1051. } gart;
  1052. /* ring specific callbacks */
  1053. struct {
  1054. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1055. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1056. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1057. void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1058. struct radeon_semaphore *semaphore, bool emit_wait);
  1059. int (*cs_parse)(struct radeon_cs_parser *p);
  1060. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1061. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1062. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1063. } ring[RADEON_NUM_RINGS];
  1064. /* irqs */
  1065. struct {
  1066. int (*set)(struct radeon_device *rdev);
  1067. int (*process)(struct radeon_device *rdev);
  1068. } irq;
  1069. /* displays */
  1070. struct {
  1071. /* display watermarks */
  1072. void (*bandwidth_update)(struct radeon_device *rdev);
  1073. /* get frame count */
  1074. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1075. /* wait for vblank */
  1076. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1077. } display;
  1078. /* copy functions for bo handling */
  1079. struct {
  1080. int (*blit)(struct radeon_device *rdev,
  1081. uint64_t src_offset,
  1082. uint64_t dst_offset,
  1083. unsigned num_gpu_pages,
  1084. struct radeon_fence *fence);
  1085. u32 blit_ring_index;
  1086. int (*dma)(struct radeon_device *rdev,
  1087. uint64_t src_offset,
  1088. uint64_t dst_offset,
  1089. unsigned num_gpu_pages,
  1090. struct radeon_fence *fence);
  1091. u32 dma_ring_index;
  1092. /* method used for bo copy */
  1093. int (*copy)(struct radeon_device *rdev,
  1094. uint64_t src_offset,
  1095. uint64_t dst_offset,
  1096. unsigned num_gpu_pages,
  1097. struct radeon_fence *fence);
  1098. /* ring used for bo copies */
  1099. u32 copy_ring_index;
  1100. } copy;
  1101. /* surfaces */
  1102. struct {
  1103. int (*set_reg)(struct radeon_device *rdev, int reg,
  1104. uint32_t tiling_flags, uint32_t pitch,
  1105. uint32_t offset, uint32_t obj_size);
  1106. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1107. } surface;
  1108. /* hotplug detect */
  1109. struct {
  1110. void (*init)(struct radeon_device *rdev);
  1111. void (*fini)(struct radeon_device *rdev);
  1112. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1113. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1114. } hpd;
  1115. /* power management */
  1116. struct {
  1117. void (*misc)(struct radeon_device *rdev);
  1118. void (*prepare)(struct radeon_device *rdev);
  1119. void (*finish)(struct radeon_device *rdev);
  1120. void (*init_profile)(struct radeon_device *rdev);
  1121. void (*get_dynpm_state)(struct radeon_device *rdev);
  1122. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1123. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1124. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1125. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1126. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1127. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1128. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1129. } pm;
  1130. /* pageflipping */
  1131. struct {
  1132. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  1133. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  1134. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  1135. } pflip;
  1136. };
  1137. /*
  1138. * Asic structures
  1139. */
  1140. struct r100_gpu_lockup {
  1141. unsigned long last_jiffies;
  1142. u32 last_cp_rptr;
  1143. };
  1144. struct r100_asic {
  1145. const unsigned *reg_safe_bm;
  1146. unsigned reg_safe_bm_size;
  1147. u32 hdp_cntl;
  1148. struct r100_gpu_lockup lockup;
  1149. };
  1150. struct r300_asic {
  1151. const unsigned *reg_safe_bm;
  1152. unsigned reg_safe_bm_size;
  1153. u32 resync_scratch;
  1154. u32 hdp_cntl;
  1155. struct r100_gpu_lockup lockup;
  1156. };
  1157. struct r600_asic {
  1158. unsigned max_pipes;
  1159. unsigned max_tile_pipes;
  1160. unsigned max_simds;
  1161. unsigned max_backends;
  1162. unsigned max_gprs;
  1163. unsigned max_threads;
  1164. unsigned max_stack_entries;
  1165. unsigned max_hw_contexts;
  1166. unsigned max_gs_threads;
  1167. unsigned sx_max_export_size;
  1168. unsigned sx_max_export_pos_size;
  1169. unsigned sx_max_export_smx_size;
  1170. unsigned sq_num_cf_insts;
  1171. unsigned tiling_nbanks;
  1172. unsigned tiling_npipes;
  1173. unsigned tiling_group_size;
  1174. unsigned tile_config;
  1175. unsigned backend_map;
  1176. struct r100_gpu_lockup lockup;
  1177. };
  1178. struct rv770_asic {
  1179. unsigned max_pipes;
  1180. unsigned max_tile_pipes;
  1181. unsigned max_simds;
  1182. unsigned max_backends;
  1183. unsigned max_gprs;
  1184. unsigned max_threads;
  1185. unsigned max_stack_entries;
  1186. unsigned max_hw_contexts;
  1187. unsigned max_gs_threads;
  1188. unsigned sx_max_export_size;
  1189. unsigned sx_max_export_pos_size;
  1190. unsigned sx_max_export_smx_size;
  1191. unsigned sq_num_cf_insts;
  1192. unsigned sx_num_of_sets;
  1193. unsigned sc_prim_fifo_size;
  1194. unsigned sc_hiz_tile_fifo_size;
  1195. unsigned sc_earlyz_tile_fifo_fize;
  1196. unsigned tiling_nbanks;
  1197. unsigned tiling_npipes;
  1198. unsigned tiling_group_size;
  1199. unsigned tile_config;
  1200. unsigned backend_map;
  1201. struct r100_gpu_lockup lockup;
  1202. };
  1203. struct evergreen_asic {
  1204. unsigned num_ses;
  1205. unsigned max_pipes;
  1206. unsigned max_tile_pipes;
  1207. unsigned max_simds;
  1208. unsigned max_backends;
  1209. unsigned max_gprs;
  1210. unsigned max_threads;
  1211. unsigned max_stack_entries;
  1212. unsigned max_hw_contexts;
  1213. unsigned max_gs_threads;
  1214. unsigned sx_max_export_size;
  1215. unsigned sx_max_export_pos_size;
  1216. unsigned sx_max_export_smx_size;
  1217. unsigned sq_num_cf_insts;
  1218. unsigned sx_num_of_sets;
  1219. unsigned sc_prim_fifo_size;
  1220. unsigned sc_hiz_tile_fifo_size;
  1221. unsigned sc_earlyz_tile_fifo_size;
  1222. unsigned tiling_nbanks;
  1223. unsigned tiling_npipes;
  1224. unsigned tiling_group_size;
  1225. unsigned tile_config;
  1226. unsigned backend_map;
  1227. struct r100_gpu_lockup lockup;
  1228. };
  1229. struct cayman_asic {
  1230. unsigned max_shader_engines;
  1231. unsigned max_pipes_per_simd;
  1232. unsigned max_tile_pipes;
  1233. unsigned max_simds_per_se;
  1234. unsigned max_backends_per_se;
  1235. unsigned max_texture_channel_caches;
  1236. unsigned max_gprs;
  1237. unsigned max_threads;
  1238. unsigned max_gs_threads;
  1239. unsigned max_stack_entries;
  1240. unsigned sx_num_of_sets;
  1241. unsigned sx_max_export_size;
  1242. unsigned sx_max_export_pos_size;
  1243. unsigned sx_max_export_smx_size;
  1244. unsigned max_hw_contexts;
  1245. unsigned sq_num_cf_insts;
  1246. unsigned sc_prim_fifo_size;
  1247. unsigned sc_hiz_tile_fifo_size;
  1248. unsigned sc_earlyz_tile_fifo_size;
  1249. unsigned num_shader_engines;
  1250. unsigned num_shader_pipes_per_simd;
  1251. unsigned num_tile_pipes;
  1252. unsigned num_simds_per_se;
  1253. unsigned num_backends_per_se;
  1254. unsigned backend_disable_mask_per_asic;
  1255. unsigned backend_map;
  1256. unsigned num_texture_channel_caches;
  1257. unsigned mem_max_burst_length_bytes;
  1258. unsigned mem_row_size_in_kb;
  1259. unsigned shader_engine_tile_size;
  1260. unsigned num_gpus;
  1261. unsigned multi_gpu_tile_size;
  1262. unsigned tile_config;
  1263. struct r100_gpu_lockup lockup;
  1264. };
  1265. struct si_asic {
  1266. unsigned max_shader_engines;
  1267. unsigned max_pipes_per_simd;
  1268. unsigned max_tile_pipes;
  1269. unsigned max_simds_per_se;
  1270. unsigned max_backends_per_se;
  1271. unsigned max_texture_channel_caches;
  1272. unsigned max_gprs;
  1273. unsigned max_gs_threads;
  1274. unsigned max_hw_contexts;
  1275. unsigned sc_prim_fifo_size_frontend;
  1276. unsigned sc_prim_fifo_size_backend;
  1277. unsigned sc_hiz_tile_fifo_size;
  1278. unsigned sc_earlyz_tile_fifo_size;
  1279. unsigned num_shader_engines;
  1280. unsigned num_tile_pipes;
  1281. unsigned num_backends_per_se;
  1282. unsigned backend_disable_mask_per_asic;
  1283. unsigned backend_map;
  1284. unsigned num_texture_channel_caches;
  1285. unsigned mem_max_burst_length_bytes;
  1286. unsigned mem_row_size_in_kb;
  1287. unsigned shader_engine_tile_size;
  1288. unsigned num_gpus;
  1289. unsigned multi_gpu_tile_size;
  1290. unsigned tile_config;
  1291. struct r100_gpu_lockup lockup;
  1292. };
  1293. union radeon_asic_config {
  1294. struct r300_asic r300;
  1295. struct r100_asic r100;
  1296. struct r600_asic r600;
  1297. struct rv770_asic rv770;
  1298. struct evergreen_asic evergreen;
  1299. struct cayman_asic cayman;
  1300. struct si_asic si;
  1301. };
  1302. /*
  1303. * asic initizalization from radeon_asic.c
  1304. */
  1305. void radeon_agp_disable(struct radeon_device *rdev);
  1306. int radeon_asic_init(struct radeon_device *rdev);
  1307. /*
  1308. * IOCTL.
  1309. */
  1310. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1311. struct drm_file *filp);
  1312. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1313. struct drm_file *filp);
  1314. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1315. struct drm_file *file_priv);
  1316. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1317. struct drm_file *file_priv);
  1318. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1319. struct drm_file *file_priv);
  1320. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1321. struct drm_file *file_priv);
  1322. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1323. struct drm_file *filp);
  1324. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1325. struct drm_file *filp);
  1326. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1327. struct drm_file *filp);
  1328. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1329. struct drm_file *filp);
  1330. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  1331. struct drm_file *filp);
  1332. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1333. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1334. struct drm_file *filp);
  1335. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1336. struct drm_file *filp);
  1337. /* VRAM scratch page for HDP bug, default vram page */
  1338. struct r600_vram_scratch {
  1339. struct radeon_bo *robj;
  1340. volatile uint32_t *ptr;
  1341. u64 gpu_addr;
  1342. };
  1343. /*
  1344. * Core structure, functions and helpers.
  1345. */
  1346. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1347. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1348. struct radeon_device {
  1349. struct device *dev;
  1350. struct drm_device *ddev;
  1351. struct pci_dev *pdev;
  1352. /* ASIC */
  1353. union radeon_asic_config config;
  1354. enum radeon_family family;
  1355. unsigned long flags;
  1356. int usec_timeout;
  1357. enum radeon_pll_errata pll_errata;
  1358. int num_gb_pipes;
  1359. int num_z_pipes;
  1360. int disp_priority;
  1361. /* BIOS */
  1362. uint8_t *bios;
  1363. bool is_atom_bios;
  1364. uint16_t bios_header_start;
  1365. struct radeon_bo *stollen_vga_memory;
  1366. /* Register mmio */
  1367. resource_size_t rmmio_base;
  1368. resource_size_t rmmio_size;
  1369. void __iomem *rmmio;
  1370. radeon_rreg_t mc_rreg;
  1371. radeon_wreg_t mc_wreg;
  1372. radeon_rreg_t pll_rreg;
  1373. radeon_wreg_t pll_wreg;
  1374. uint32_t pcie_reg_mask;
  1375. radeon_rreg_t pciep_rreg;
  1376. radeon_wreg_t pciep_wreg;
  1377. /* io port */
  1378. void __iomem *rio_mem;
  1379. resource_size_t rio_mem_size;
  1380. struct radeon_clock clock;
  1381. struct radeon_mc mc;
  1382. struct radeon_gart gart;
  1383. struct radeon_mode_info mode_info;
  1384. struct radeon_scratch scratch;
  1385. struct radeon_mman mman;
  1386. rwlock_t fence_lock;
  1387. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  1388. struct radeon_semaphore_driver semaphore_drv;
  1389. struct radeon_ring ring[RADEON_NUM_RINGS];
  1390. struct radeon_ib_pool ib_pool;
  1391. struct radeon_irq irq;
  1392. struct radeon_asic *asic;
  1393. struct radeon_gem gem;
  1394. struct radeon_pm pm;
  1395. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1396. struct radeon_mutex cs_mutex;
  1397. struct radeon_wb wb;
  1398. struct radeon_dummy_page dummy_page;
  1399. bool gpu_lockup;
  1400. bool shutdown;
  1401. bool suspend;
  1402. bool need_dma32;
  1403. bool accel_working;
  1404. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1405. const struct firmware *me_fw; /* all family ME firmware */
  1406. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1407. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1408. const struct firmware *mc_fw; /* NI MC firmware */
  1409. const struct firmware *ce_fw; /* SI CE firmware */
  1410. struct r600_blit r600_blit;
  1411. struct r600_vram_scratch vram_scratch;
  1412. int msi_enabled; /* msi enabled */
  1413. struct r600_ih ih; /* r6/700 interrupt ring */
  1414. struct si_rlc rlc;
  1415. struct work_struct hotplug_work;
  1416. struct work_struct audio_work;
  1417. int num_crtc; /* number of crtcs */
  1418. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1419. struct mutex vram_mutex;
  1420. /* audio stuff */
  1421. bool audio_enabled;
  1422. int audio_channels;
  1423. int audio_rate;
  1424. int audio_bits_per_sample;
  1425. uint8_t audio_status_bits;
  1426. uint8_t audio_category_code;
  1427. struct notifier_block acpi_nb;
  1428. /* only one userspace can use Hyperz features or CMASK at a time */
  1429. struct drm_file *hyperz_filp;
  1430. struct drm_file *cmask_filp;
  1431. /* i2c buses */
  1432. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1433. /* debugfs */
  1434. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  1435. unsigned debugfs_count;
  1436. /* virtual memory */
  1437. struct radeon_vm_manager vm_manager;
  1438. };
  1439. int radeon_device_init(struct radeon_device *rdev,
  1440. struct drm_device *ddev,
  1441. struct pci_dev *pdev,
  1442. uint32_t flags);
  1443. void radeon_device_fini(struct radeon_device *rdev);
  1444. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1445. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  1446. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  1447. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  1448. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1449. /*
  1450. * Cast helper
  1451. */
  1452. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1453. /*
  1454. * Registers read & write functions.
  1455. */
  1456. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  1457. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  1458. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  1459. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  1460. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  1461. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  1462. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  1463. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1464. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1465. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1466. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1467. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1468. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1469. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1470. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1471. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  1472. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1473. #define WREG32_P(reg, val, mask) \
  1474. do { \
  1475. uint32_t tmp_ = RREG32(reg); \
  1476. tmp_ &= (mask); \
  1477. tmp_ |= ((val) & ~(mask)); \
  1478. WREG32(reg, tmp_); \
  1479. } while (0)
  1480. #define WREG32_PLL_P(reg, val, mask) \
  1481. do { \
  1482. uint32_t tmp_ = RREG32_PLL(reg); \
  1483. tmp_ &= (mask); \
  1484. tmp_ |= ((val) & ~(mask)); \
  1485. WREG32_PLL(reg, tmp_); \
  1486. } while (0)
  1487. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  1488. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1489. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1490. /*
  1491. * Indirect registers accessor
  1492. */
  1493. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1494. {
  1495. uint32_t r;
  1496. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1497. r = RREG32(RADEON_PCIE_DATA);
  1498. return r;
  1499. }
  1500. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1501. {
  1502. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1503. WREG32(RADEON_PCIE_DATA, (v));
  1504. }
  1505. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1506. /*
  1507. * ASICs helpers.
  1508. */
  1509. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1510. (rdev->pdev->device == 0x5969))
  1511. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1512. (rdev->family == CHIP_RV200) || \
  1513. (rdev->family == CHIP_RS100) || \
  1514. (rdev->family == CHIP_RS200) || \
  1515. (rdev->family == CHIP_RV250) || \
  1516. (rdev->family == CHIP_RV280) || \
  1517. (rdev->family == CHIP_RS300))
  1518. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1519. (rdev->family == CHIP_RV350) || \
  1520. (rdev->family == CHIP_R350) || \
  1521. (rdev->family == CHIP_RV380) || \
  1522. (rdev->family == CHIP_R420) || \
  1523. (rdev->family == CHIP_R423) || \
  1524. (rdev->family == CHIP_RV410) || \
  1525. (rdev->family == CHIP_RS400) || \
  1526. (rdev->family == CHIP_RS480))
  1527. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  1528. (rdev->ddev->pdev->device == 0x9443) || \
  1529. (rdev->ddev->pdev->device == 0x944B) || \
  1530. (rdev->ddev->pdev->device == 0x9506) || \
  1531. (rdev->ddev->pdev->device == 0x9509) || \
  1532. (rdev->ddev->pdev->device == 0x950F) || \
  1533. (rdev->ddev->pdev->device == 0x689C) || \
  1534. (rdev->ddev->pdev->device == 0x689D))
  1535. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1536. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  1537. (rdev->family == CHIP_RS690) || \
  1538. (rdev->family == CHIP_RS740) || \
  1539. (rdev->family >= CHIP_R600))
  1540. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1541. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1542. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1543. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  1544. (rdev->flags & RADEON_IS_IGP))
  1545. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  1546. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  1547. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  1548. (rdev->flags & RADEON_IS_IGP))
  1549. /*
  1550. * BIOS helpers.
  1551. */
  1552. #define RBIOS8(i) (rdev->bios[i])
  1553. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1554. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1555. int radeon_combios_init(struct radeon_device *rdev);
  1556. void radeon_combios_fini(struct radeon_device *rdev);
  1557. int radeon_atombios_init(struct radeon_device *rdev);
  1558. void radeon_atombios_fini(struct radeon_device *rdev);
  1559. /*
  1560. * RING helpers.
  1561. */
  1562. #if DRM_DEBUG_CODE == 0
  1563. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  1564. {
  1565. ring->ring[ring->wptr++] = v;
  1566. ring->wptr &= ring->ptr_mask;
  1567. ring->count_dw--;
  1568. ring->ring_free_dw--;
  1569. }
  1570. #else
  1571. /* With debugging this is just too big to inline */
  1572. void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
  1573. #endif
  1574. /*
  1575. * ASICs macro.
  1576. */
  1577. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1578. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1579. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1580. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1581. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
  1582. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1583. #define radeon_gpu_is_lockup(rdev, cp) (rdev)->asic->gpu_is_lockup((rdev), (cp))
  1584. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1585. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  1586. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
  1587. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
  1588. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
  1589. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
  1590. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
  1591. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
  1592. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  1593. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  1594. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  1595. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
  1596. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  1597. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
  1598. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
  1599. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
  1600. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  1601. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  1602. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  1603. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  1604. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  1605. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  1606. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  1607. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  1608. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  1609. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  1610. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  1611. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  1612. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  1613. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  1614. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  1615. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  1616. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  1617. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1618. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  1619. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  1620. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  1621. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  1622. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  1623. #define radeon_pre_page_flip(rdev, crtc) rdev->asic->pflip.pre_page_flip((rdev), (crtc))
  1624. #define radeon_page_flip(rdev, crtc, base) rdev->asic->pflip.page_flip((rdev), (crtc), (base))
  1625. #define radeon_post_page_flip(rdev, crtc) rdev->asic->pflip.post_page_flip((rdev), (crtc))
  1626. #define radeon_wait_for_vblank(rdev, crtc) rdev->asic->display.wait_for_vblank((rdev), (crtc))
  1627. #define radeon_mc_wait_for_idle(rdev) rdev->asic->mc_wait_for_idle((rdev))
  1628. /* Common functions */
  1629. /* AGP */
  1630. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1631. extern void radeon_agp_disable(struct radeon_device *rdev);
  1632. extern int radeon_modeset_init(struct radeon_device *rdev);
  1633. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1634. extern bool radeon_card_posted(struct radeon_device *rdev);
  1635. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1636. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1637. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1638. extern void radeon_scratch_init(struct radeon_device *rdev);
  1639. extern void radeon_wb_fini(struct radeon_device *rdev);
  1640. extern int radeon_wb_init(struct radeon_device *rdev);
  1641. extern void radeon_wb_disable(struct radeon_device *rdev);
  1642. extern void radeon_surface_init(struct radeon_device *rdev);
  1643. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1644. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1645. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1646. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1647. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1648. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1649. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1650. extern int radeon_resume_kms(struct drm_device *dev);
  1651. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1652. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  1653. /*
  1654. * vm
  1655. */
  1656. int radeon_vm_manager_init(struct radeon_device *rdev);
  1657. void radeon_vm_manager_fini(struct radeon_device *rdev);
  1658. int radeon_vm_manager_start(struct radeon_device *rdev);
  1659. int radeon_vm_manager_suspend(struct radeon_device *rdev);
  1660. int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  1661. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  1662. int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
  1663. void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
  1664. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  1665. struct radeon_vm *vm,
  1666. struct radeon_bo *bo,
  1667. struct ttm_mem_reg *mem);
  1668. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  1669. struct radeon_bo *bo);
  1670. int radeon_vm_bo_add(struct radeon_device *rdev,
  1671. struct radeon_vm *vm,
  1672. struct radeon_bo *bo,
  1673. uint64_t offset,
  1674. uint32_t flags);
  1675. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  1676. struct radeon_vm *vm,
  1677. struct radeon_bo *bo);
  1678. /* audio */
  1679. void r600_audio_update_hdmi(struct work_struct *work);
  1680. /*
  1681. * R600 vram scratch functions
  1682. */
  1683. int r600_vram_scratch_init(struct radeon_device *rdev);
  1684. void r600_vram_scratch_fini(struct radeon_device *rdev);
  1685. /*
  1686. * r600 cs checking helper
  1687. */
  1688. unsigned r600_mip_minify(unsigned size, unsigned level);
  1689. bool r600_fmt_is_valid_color(u32 format);
  1690. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  1691. int r600_fmt_get_blocksize(u32 format);
  1692. int r600_fmt_get_nblocksx(u32 format, u32 w);
  1693. int r600_fmt_get_nblocksy(u32 format, u32 h);
  1694. /*
  1695. * r600 functions used by radeon_encoder.c
  1696. */
  1697. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1698. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1699. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1700. extern int ni_init_microcode(struct radeon_device *rdev);
  1701. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  1702. /* radeon_acpi.c */
  1703. #if defined(CONFIG_ACPI)
  1704. extern int radeon_acpi_init(struct radeon_device *rdev);
  1705. #else
  1706. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  1707. #endif
  1708. #include "radeon_object.h"
  1709. #endif