i915_drv.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include "drm_crtc_helper.h"
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. static struct drm_driver driver;
  105. extern int intel_agp_enabled;
  106. #define INTEL_VGA_DEVICE(id, info) { \
  107. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  108. .class_mask = 0xff0000, \
  109. .vendor = 0x8086, \
  110. .device = id, \
  111. .subvendor = PCI_ANY_ID, \
  112. .subdevice = PCI_ANY_ID, \
  113. .driver_data = (unsigned long) info }
  114. static const struct intel_device_info intel_i830_info = {
  115. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  116. .has_overlay = 1, .overlay_needs_physical = 1,
  117. };
  118. static const struct intel_device_info intel_845g_info = {
  119. .gen = 2,
  120. .has_overlay = 1, .overlay_needs_physical = 1,
  121. };
  122. static const struct intel_device_info intel_i85x_info = {
  123. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  124. .cursor_needs_physical = 1,
  125. .has_overlay = 1, .overlay_needs_physical = 1,
  126. };
  127. static const struct intel_device_info intel_i865g_info = {
  128. .gen = 2,
  129. .has_overlay = 1, .overlay_needs_physical = 1,
  130. };
  131. static const struct intel_device_info intel_i915g_info = {
  132. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  133. .has_overlay = 1, .overlay_needs_physical = 1,
  134. };
  135. static const struct intel_device_info intel_i915gm_info = {
  136. .gen = 3, .is_mobile = 1,
  137. .cursor_needs_physical = 1,
  138. .has_overlay = 1, .overlay_needs_physical = 1,
  139. .supports_tv = 1,
  140. };
  141. static const struct intel_device_info intel_i945g_info = {
  142. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  143. .has_overlay = 1, .overlay_needs_physical = 1,
  144. };
  145. static const struct intel_device_info intel_i945gm_info = {
  146. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  147. .has_hotplug = 1, .cursor_needs_physical = 1,
  148. .has_overlay = 1, .overlay_needs_physical = 1,
  149. .supports_tv = 1,
  150. };
  151. static const struct intel_device_info intel_i965g_info = {
  152. .gen = 4, .is_broadwater = 1,
  153. .has_hotplug = 1,
  154. .has_overlay = 1,
  155. };
  156. static const struct intel_device_info intel_i965gm_info = {
  157. .gen = 4, .is_crestline = 1,
  158. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  159. .has_overlay = 1,
  160. .supports_tv = 1,
  161. };
  162. static const struct intel_device_info intel_g33_info = {
  163. .gen = 3, .is_g33 = 1,
  164. .need_gfx_hws = 1, .has_hotplug = 1,
  165. .has_overlay = 1,
  166. };
  167. static const struct intel_device_info intel_g45_info = {
  168. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  169. .has_pipe_cxsr = 1, .has_hotplug = 1,
  170. .has_bsd_ring = 1,
  171. };
  172. static const struct intel_device_info intel_gm45_info = {
  173. .gen = 4, .is_g4x = 1,
  174. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  175. .has_pipe_cxsr = 1, .has_hotplug = 1,
  176. .supports_tv = 1,
  177. .has_bsd_ring = 1,
  178. };
  179. static const struct intel_device_info intel_pineview_info = {
  180. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  181. .need_gfx_hws = 1, .has_hotplug = 1,
  182. .has_overlay = 1,
  183. };
  184. static const struct intel_device_info intel_ironlake_d_info = {
  185. .gen = 5,
  186. .need_gfx_hws = 1, .has_hotplug = 1,
  187. .has_bsd_ring = 1,
  188. .has_pch_split = 1,
  189. };
  190. static const struct intel_device_info intel_ironlake_m_info = {
  191. .gen = 5, .is_mobile = 1,
  192. .need_gfx_hws = 1, .has_hotplug = 1,
  193. .has_fbc = 1,
  194. .has_bsd_ring = 1,
  195. .has_pch_split = 1,
  196. };
  197. static const struct intel_device_info intel_sandybridge_d_info = {
  198. .gen = 6,
  199. .need_gfx_hws = 1, .has_hotplug = 1,
  200. .has_bsd_ring = 1,
  201. .has_blt_ring = 1,
  202. .has_llc = 1,
  203. .has_pch_split = 1,
  204. };
  205. static const struct intel_device_info intel_sandybridge_m_info = {
  206. .gen = 6, .is_mobile = 1,
  207. .need_gfx_hws = 1, .has_hotplug = 1,
  208. .has_fbc = 1,
  209. .has_bsd_ring = 1,
  210. .has_blt_ring = 1,
  211. .has_llc = 1,
  212. .has_pch_split = 1,
  213. };
  214. static const struct intel_device_info intel_ivybridge_d_info = {
  215. .is_ivybridge = 1, .gen = 7,
  216. .need_gfx_hws = 1, .has_hotplug = 1,
  217. .has_bsd_ring = 1,
  218. .has_blt_ring = 1,
  219. .has_llc = 1,
  220. .has_pch_split = 1,
  221. };
  222. static const struct intel_device_info intel_ivybridge_m_info = {
  223. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  224. .need_gfx_hws = 1, .has_hotplug = 1,
  225. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  226. .has_bsd_ring = 1,
  227. .has_blt_ring = 1,
  228. .has_llc = 1,
  229. .has_pch_split = 1,
  230. };
  231. static const struct intel_device_info intel_valleyview_m_info = {
  232. .gen = 7, .is_mobile = 1,
  233. .need_gfx_hws = 1, .has_hotplug = 1,
  234. .has_fbc = 0,
  235. .has_bsd_ring = 1,
  236. .has_blt_ring = 1,
  237. .is_valleyview = 1,
  238. };
  239. static const struct intel_device_info intel_valleyview_d_info = {
  240. .gen = 7,
  241. .need_gfx_hws = 1, .has_hotplug = 1,
  242. .has_fbc = 0,
  243. .has_bsd_ring = 1,
  244. .has_blt_ring = 1,
  245. .is_valleyview = 1,
  246. };
  247. static const struct intel_device_info intel_haswell_d_info = {
  248. .is_haswell = 1, .gen = 7,
  249. .need_gfx_hws = 1, .has_hotplug = 1,
  250. .has_bsd_ring = 1,
  251. .has_blt_ring = 1,
  252. .has_llc = 1,
  253. .has_pch_split = 1,
  254. };
  255. static const struct intel_device_info intel_haswell_m_info = {
  256. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  257. .need_gfx_hws = 1, .has_hotplug = 1,
  258. .has_bsd_ring = 1,
  259. .has_blt_ring = 1,
  260. .has_llc = 1,
  261. .has_pch_split = 1,
  262. };
  263. static const struct pci_device_id pciidlist[] = { /* aka */
  264. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  265. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  266. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  267. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  268. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  269. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  270. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  271. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  272. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  273. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  274. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  275. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  276. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  277. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  278. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  279. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  280. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  281. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  282. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  283. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  284. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  285. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  286. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  287. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  288. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  289. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  290. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  291. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  292. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  293. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  294. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  295. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  296. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  297. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  298. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  299. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  300. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  301. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  302. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  303. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  304. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  305. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  306. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  307. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  308. {0, 0, 0}
  309. };
  310. #if defined(CONFIG_DRM_I915_KMS)
  311. MODULE_DEVICE_TABLE(pci, pciidlist);
  312. #endif
  313. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  314. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  315. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  316. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  317. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  318. void intel_detect_pch(struct drm_device *dev)
  319. {
  320. struct drm_i915_private *dev_priv = dev->dev_private;
  321. struct pci_dev *pch;
  322. /*
  323. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  324. * make graphics device passthrough work easy for VMM, that only
  325. * need to expose ISA bridge to let driver know the real hardware
  326. * underneath. This is a requirement from virtualization team.
  327. */
  328. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  329. if (pch) {
  330. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  331. int id;
  332. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  333. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  334. dev_priv->pch_type = PCH_IBX;
  335. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  336. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  337. dev_priv->pch_type = PCH_CPT;
  338. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  339. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  340. /* PantherPoint is CPT compatible */
  341. dev_priv->pch_type = PCH_CPT;
  342. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  343. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  344. dev_priv->pch_type = PCH_LPT;
  345. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  346. }
  347. }
  348. pci_dev_put(pch);
  349. }
  350. }
  351. void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  352. {
  353. int count;
  354. count = 0;
  355. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  356. udelay(10);
  357. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  358. POSTING_READ(FORCEWAKE);
  359. count = 0;
  360. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  361. udelay(10);
  362. }
  363. void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  364. {
  365. int count;
  366. count = 0;
  367. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
  368. udelay(10);
  369. I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
  370. POSTING_READ(FORCEWAKE_MT);
  371. count = 0;
  372. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
  373. udelay(10);
  374. }
  375. /*
  376. * Generally this is called implicitly by the register read function. However,
  377. * if some sequence requires the GT to not power down then this function should
  378. * be called at the beginning of the sequence followed by a call to
  379. * gen6_gt_force_wake_put() at the end of the sequence.
  380. */
  381. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  382. {
  383. unsigned long irqflags;
  384. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  385. if (dev_priv->forcewake_count++ == 0)
  386. dev_priv->display.force_wake_get(dev_priv);
  387. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  388. }
  389. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  390. {
  391. u32 gtfifodbg;
  392. gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
  393. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  394. "MMIO read or write has been dropped %x\n", gtfifodbg))
  395. I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  396. }
  397. void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  398. {
  399. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  400. /* The below doubles as a POSTING_READ */
  401. gen6_gt_check_fifodbg(dev_priv);
  402. }
  403. void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  404. {
  405. I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
  406. /* The below doubles as a POSTING_READ */
  407. gen6_gt_check_fifodbg(dev_priv);
  408. }
  409. /*
  410. * see gen6_gt_force_wake_get()
  411. */
  412. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  413. {
  414. unsigned long irqflags;
  415. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  416. if (--dev_priv->forcewake_count == 0)
  417. dev_priv->display.force_wake_put(dev_priv);
  418. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  419. }
  420. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  421. {
  422. int ret = 0;
  423. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  424. int loop = 500;
  425. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  426. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  427. udelay(10);
  428. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  429. }
  430. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  431. ++ret;
  432. dev_priv->gt_fifo_count = fifo;
  433. }
  434. dev_priv->gt_fifo_count--;
  435. return ret;
  436. }
  437. void vlv_force_wake_get(struct drm_i915_private *dev_priv)
  438. {
  439. int count;
  440. count = 0;
  441. /* Already awake? */
  442. if ((I915_READ(0x130094) & 0xa1) == 0xa1)
  443. return;
  444. I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffffffff);
  445. POSTING_READ(FORCEWAKE_VLV);
  446. count = 0;
  447. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0)
  448. udelay(10);
  449. }
  450. void vlv_force_wake_put(struct drm_i915_private *dev_priv)
  451. {
  452. I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffff0000);
  453. /* FIXME: confirm VLV behavior with Punit folks */
  454. POSTING_READ(FORCEWAKE_VLV);
  455. }
  456. static int i915_drm_freeze(struct drm_device *dev)
  457. {
  458. struct drm_i915_private *dev_priv = dev->dev_private;
  459. drm_kms_helper_poll_disable(dev);
  460. pci_save_state(dev->pdev);
  461. /* If KMS is active, we do the leavevt stuff here */
  462. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  463. int error = i915_gem_idle(dev);
  464. if (error) {
  465. dev_err(&dev->pdev->dev,
  466. "GEM idle failed, resume might fail\n");
  467. return error;
  468. }
  469. drm_irq_uninstall(dev);
  470. }
  471. i915_save_state(dev);
  472. intel_opregion_fini(dev);
  473. /* Modeset on resume, not lid events */
  474. dev_priv->modeset_on_lid = 0;
  475. console_lock();
  476. intel_fbdev_set_suspend(dev, 1);
  477. console_unlock();
  478. return 0;
  479. }
  480. int i915_suspend(struct drm_device *dev, pm_message_t state)
  481. {
  482. int error;
  483. if (!dev || !dev->dev_private) {
  484. DRM_ERROR("dev: %p\n", dev);
  485. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  486. return -ENODEV;
  487. }
  488. if (state.event == PM_EVENT_PRETHAW)
  489. return 0;
  490. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  491. return 0;
  492. error = i915_drm_freeze(dev);
  493. if (error)
  494. return error;
  495. if (state.event == PM_EVENT_SUSPEND) {
  496. /* Shut down the device */
  497. pci_disable_device(dev->pdev);
  498. pci_set_power_state(dev->pdev, PCI_D3hot);
  499. }
  500. return 0;
  501. }
  502. static int i915_drm_thaw(struct drm_device *dev)
  503. {
  504. struct drm_i915_private *dev_priv = dev->dev_private;
  505. int error = 0;
  506. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  507. mutex_lock(&dev->struct_mutex);
  508. i915_gem_restore_gtt_mappings(dev);
  509. mutex_unlock(&dev->struct_mutex);
  510. }
  511. i915_restore_state(dev);
  512. intel_opregion_setup(dev);
  513. /* KMS EnterVT equivalent */
  514. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  515. mutex_lock(&dev->struct_mutex);
  516. dev_priv->mm.suspended = 0;
  517. error = i915_gem_init_hw(dev);
  518. mutex_unlock(&dev->struct_mutex);
  519. if (HAS_PCH_SPLIT(dev))
  520. ironlake_init_pch_refclk(dev);
  521. drm_mode_config_reset(dev);
  522. drm_irq_install(dev);
  523. /* Resume the modeset for every activated CRTC */
  524. mutex_lock(&dev->mode_config.mutex);
  525. drm_helper_resume_force_mode(dev);
  526. mutex_unlock(&dev->mode_config.mutex);
  527. if (IS_IRONLAKE_M(dev))
  528. ironlake_enable_rc6(dev);
  529. }
  530. intel_opregion_init(dev);
  531. dev_priv->modeset_on_lid = 0;
  532. console_lock();
  533. intel_fbdev_set_suspend(dev, 0);
  534. console_unlock();
  535. return error;
  536. }
  537. int i915_resume(struct drm_device *dev)
  538. {
  539. int ret;
  540. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  541. return 0;
  542. if (pci_enable_device(dev->pdev))
  543. return -EIO;
  544. pci_set_master(dev->pdev);
  545. ret = i915_drm_thaw(dev);
  546. if (ret)
  547. return ret;
  548. drm_kms_helper_poll_enable(dev);
  549. return 0;
  550. }
  551. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  552. {
  553. struct drm_i915_private *dev_priv = dev->dev_private;
  554. if (IS_I85X(dev))
  555. return -ENODEV;
  556. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  557. POSTING_READ(D_STATE);
  558. if (IS_I830(dev) || IS_845G(dev)) {
  559. I915_WRITE(DEBUG_RESET_I830,
  560. DEBUG_RESET_DISPLAY |
  561. DEBUG_RESET_RENDER |
  562. DEBUG_RESET_FULL);
  563. POSTING_READ(DEBUG_RESET_I830);
  564. msleep(1);
  565. I915_WRITE(DEBUG_RESET_I830, 0);
  566. POSTING_READ(DEBUG_RESET_I830);
  567. }
  568. msleep(1);
  569. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  570. POSTING_READ(D_STATE);
  571. return 0;
  572. }
  573. static int i965_reset_complete(struct drm_device *dev)
  574. {
  575. u8 gdrst;
  576. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  577. return gdrst & 0x1;
  578. }
  579. static int i965_do_reset(struct drm_device *dev, u8 flags)
  580. {
  581. u8 gdrst;
  582. /*
  583. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  584. * well as the reset bit (GR/bit 0). Setting the GR bit
  585. * triggers the reset; when done, the hardware will clear it.
  586. */
  587. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  588. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  589. return wait_for(i965_reset_complete(dev), 500);
  590. }
  591. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  592. {
  593. struct drm_i915_private *dev_priv = dev->dev_private;
  594. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  595. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  596. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  597. }
  598. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  599. {
  600. struct drm_i915_private *dev_priv = dev->dev_private;
  601. int ret;
  602. unsigned long irqflags;
  603. /* Hold gt_lock across reset to prevent any register access
  604. * with forcewake not set correctly
  605. */
  606. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  607. /* Reset the chip */
  608. /* GEN6_GDRST is not in the gt power well, no need to check
  609. * for fifo space for the write or forcewake the chip for
  610. * the read
  611. */
  612. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  613. /* Spin waiting for the device to ack the reset request */
  614. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  615. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  616. if (dev_priv->forcewake_count)
  617. dev_priv->display.force_wake_get(dev_priv);
  618. else
  619. dev_priv->display.force_wake_put(dev_priv);
  620. /* Restore fifo count */
  621. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  622. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  623. return ret;
  624. }
  625. /**
  626. * i915_reset - reset chip after a hang
  627. * @dev: drm device to reset
  628. * @flags: reset domains
  629. *
  630. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  631. * reset or otherwise an error code.
  632. *
  633. * Procedure is fairly simple:
  634. * - reset the chip using the reset reg
  635. * - re-init context state
  636. * - re-init hardware status page
  637. * - re-init ring buffer
  638. * - re-init interrupt state
  639. * - re-init display
  640. */
  641. int i915_reset(struct drm_device *dev, u8 flags)
  642. {
  643. drm_i915_private_t *dev_priv = dev->dev_private;
  644. /*
  645. * We really should only reset the display subsystem if we actually
  646. * need to
  647. */
  648. bool need_display = true;
  649. int ret;
  650. if (!i915_try_reset)
  651. return 0;
  652. if (!mutex_trylock(&dev->struct_mutex))
  653. return -EBUSY;
  654. i915_gem_reset(dev);
  655. ret = -ENODEV;
  656. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  657. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  658. } else switch (INTEL_INFO(dev)->gen) {
  659. case 7:
  660. case 6:
  661. ret = gen6_do_reset(dev, flags);
  662. break;
  663. case 5:
  664. ret = ironlake_do_reset(dev, flags);
  665. break;
  666. case 4:
  667. ret = i965_do_reset(dev, flags);
  668. break;
  669. case 2:
  670. ret = i8xx_do_reset(dev, flags);
  671. break;
  672. }
  673. dev_priv->last_gpu_reset = get_seconds();
  674. if (ret) {
  675. DRM_ERROR("Failed to reset chip.\n");
  676. mutex_unlock(&dev->struct_mutex);
  677. return ret;
  678. }
  679. /* Ok, now get things going again... */
  680. /*
  681. * Everything depends on having the GTT running, so we need to start
  682. * there. Fortunately we don't need to do this unless we reset the
  683. * chip at a PCI level.
  684. *
  685. * Next we need to restore the context, but we don't use those
  686. * yet either...
  687. *
  688. * Ring buffer needs to be re-initialized in the KMS case, or if X
  689. * was running at the time of the reset (i.e. we weren't VT
  690. * switched away).
  691. */
  692. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  693. !dev_priv->mm.suspended) {
  694. dev_priv->mm.suspended = 0;
  695. i915_gem_init_swizzling(dev);
  696. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  697. if (HAS_BSD(dev))
  698. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  699. if (HAS_BLT(dev))
  700. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  701. i915_gem_init_ppgtt(dev);
  702. mutex_unlock(&dev->struct_mutex);
  703. drm_irq_uninstall(dev);
  704. drm_mode_config_reset(dev);
  705. drm_irq_install(dev);
  706. mutex_lock(&dev->struct_mutex);
  707. }
  708. mutex_unlock(&dev->struct_mutex);
  709. /*
  710. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  711. * need to retrain the display link and cannot just restore the register
  712. * values.
  713. */
  714. if (need_display) {
  715. mutex_lock(&dev->mode_config.mutex);
  716. drm_helper_resume_force_mode(dev);
  717. mutex_unlock(&dev->mode_config.mutex);
  718. }
  719. return 0;
  720. }
  721. static int __devinit
  722. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  723. {
  724. /* Only bind to function 0 of the device. Early generations
  725. * used function 1 as a placeholder for multi-head. This causes
  726. * us confusion instead, especially on the systems where both
  727. * functions have the same PCI-ID!
  728. */
  729. if (PCI_FUNC(pdev->devfn))
  730. return -ENODEV;
  731. return drm_get_pci_dev(pdev, ent, &driver);
  732. }
  733. static void
  734. i915_pci_remove(struct pci_dev *pdev)
  735. {
  736. struct drm_device *dev = pci_get_drvdata(pdev);
  737. drm_put_dev(dev);
  738. }
  739. static int i915_pm_suspend(struct device *dev)
  740. {
  741. struct pci_dev *pdev = to_pci_dev(dev);
  742. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  743. int error;
  744. if (!drm_dev || !drm_dev->dev_private) {
  745. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  746. return -ENODEV;
  747. }
  748. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  749. return 0;
  750. error = i915_drm_freeze(drm_dev);
  751. if (error)
  752. return error;
  753. pci_disable_device(pdev);
  754. pci_set_power_state(pdev, PCI_D3hot);
  755. return 0;
  756. }
  757. static int i915_pm_resume(struct device *dev)
  758. {
  759. struct pci_dev *pdev = to_pci_dev(dev);
  760. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  761. return i915_resume(drm_dev);
  762. }
  763. static int i915_pm_freeze(struct device *dev)
  764. {
  765. struct pci_dev *pdev = to_pci_dev(dev);
  766. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  767. if (!drm_dev || !drm_dev->dev_private) {
  768. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  769. return -ENODEV;
  770. }
  771. return i915_drm_freeze(drm_dev);
  772. }
  773. static int i915_pm_thaw(struct device *dev)
  774. {
  775. struct pci_dev *pdev = to_pci_dev(dev);
  776. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  777. return i915_drm_thaw(drm_dev);
  778. }
  779. static int i915_pm_poweroff(struct device *dev)
  780. {
  781. struct pci_dev *pdev = to_pci_dev(dev);
  782. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  783. return i915_drm_freeze(drm_dev);
  784. }
  785. static const struct dev_pm_ops i915_pm_ops = {
  786. .suspend = i915_pm_suspend,
  787. .resume = i915_pm_resume,
  788. .freeze = i915_pm_freeze,
  789. .thaw = i915_pm_thaw,
  790. .poweroff = i915_pm_poweroff,
  791. .restore = i915_pm_resume,
  792. };
  793. static struct vm_operations_struct i915_gem_vm_ops = {
  794. .fault = i915_gem_fault,
  795. .open = drm_gem_vm_open,
  796. .close = drm_gem_vm_close,
  797. };
  798. static const struct file_operations i915_driver_fops = {
  799. .owner = THIS_MODULE,
  800. .open = drm_open,
  801. .release = drm_release,
  802. .unlocked_ioctl = drm_ioctl,
  803. .mmap = drm_gem_mmap,
  804. .poll = drm_poll,
  805. .fasync = drm_fasync,
  806. .read = drm_read,
  807. #ifdef CONFIG_COMPAT
  808. .compat_ioctl = i915_compat_ioctl,
  809. #endif
  810. .llseek = noop_llseek,
  811. };
  812. static struct drm_driver driver = {
  813. /* Don't use MTRRs here; the Xserver or userspace app should
  814. * deal with them for Intel hardware.
  815. */
  816. .driver_features =
  817. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  818. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  819. .load = i915_driver_load,
  820. .unload = i915_driver_unload,
  821. .open = i915_driver_open,
  822. .lastclose = i915_driver_lastclose,
  823. .preclose = i915_driver_preclose,
  824. .postclose = i915_driver_postclose,
  825. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  826. .suspend = i915_suspend,
  827. .resume = i915_resume,
  828. .device_is_agp = i915_driver_device_is_agp,
  829. .reclaim_buffers = drm_core_reclaim_buffers,
  830. .master_create = i915_master_create,
  831. .master_destroy = i915_master_destroy,
  832. #if defined(CONFIG_DEBUG_FS)
  833. .debugfs_init = i915_debugfs_init,
  834. .debugfs_cleanup = i915_debugfs_cleanup,
  835. #endif
  836. .gem_init_object = i915_gem_init_object,
  837. .gem_free_object = i915_gem_free_object,
  838. .gem_vm_ops = &i915_gem_vm_ops,
  839. .dumb_create = i915_gem_dumb_create,
  840. .dumb_map_offset = i915_gem_mmap_gtt,
  841. .dumb_destroy = i915_gem_dumb_destroy,
  842. .ioctls = i915_ioctls,
  843. .fops = &i915_driver_fops,
  844. .name = DRIVER_NAME,
  845. .desc = DRIVER_DESC,
  846. .date = DRIVER_DATE,
  847. .major = DRIVER_MAJOR,
  848. .minor = DRIVER_MINOR,
  849. .patchlevel = DRIVER_PATCHLEVEL,
  850. };
  851. static struct pci_driver i915_pci_driver = {
  852. .name = DRIVER_NAME,
  853. .id_table = pciidlist,
  854. .probe = i915_pci_probe,
  855. .remove = i915_pci_remove,
  856. .driver.pm = &i915_pm_ops,
  857. };
  858. static int __init i915_init(void)
  859. {
  860. if (!intel_agp_enabled) {
  861. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  862. return -ENODEV;
  863. }
  864. driver.num_ioctls = i915_max_ioctl;
  865. /*
  866. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  867. * explicitly disabled with the module pararmeter.
  868. *
  869. * Otherwise, just follow the parameter (defaulting to off).
  870. *
  871. * Allow optional vga_text_mode_force boot option to override
  872. * the default behavior.
  873. */
  874. #if defined(CONFIG_DRM_I915_KMS)
  875. if (i915_modeset != 0)
  876. driver.driver_features |= DRIVER_MODESET;
  877. #endif
  878. if (i915_modeset == 1)
  879. driver.driver_features |= DRIVER_MODESET;
  880. #ifdef CONFIG_VGA_CONSOLE
  881. if (vgacon_text_force() && i915_modeset == -1)
  882. driver.driver_features &= ~DRIVER_MODESET;
  883. #endif
  884. if (!(driver.driver_features & DRIVER_MODESET))
  885. driver.get_vblank_timestamp = NULL;
  886. return drm_pci_init(&driver, &i915_pci_driver);
  887. }
  888. static void __exit i915_exit(void)
  889. {
  890. drm_pci_exit(&driver, &i915_pci_driver);
  891. }
  892. module_init(i915_init);
  893. module_exit(i915_exit);
  894. MODULE_AUTHOR(DRIVER_AUTHOR);
  895. MODULE_DESCRIPTION(DRIVER_DESC);
  896. MODULE_LICENSE("GPL and additional rights");
  897. /* We give fast paths for the really cool registers */
  898. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  899. (((dev_priv)->info->gen >= 6) && \
  900. ((reg) < 0x40000) && \
  901. ((reg) != FORCEWAKE)) && \
  902. (!IS_VALLEYVIEW((dev_priv)->dev))
  903. #define __i915_read(x, y) \
  904. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  905. u##x val = 0; \
  906. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  907. unsigned long irqflags; \
  908. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  909. if (dev_priv->forcewake_count == 0) \
  910. dev_priv->display.force_wake_get(dev_priv); \
  911. val = read##y(dev_priv->regs + reg); \
  912. if (dev_priv->forcewake_count == 0) \
  913. dev_priv->display.force_wake_put(dev_priv); \
  914. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  915. } else { \
  916. val = read##y(dev_priv->regs + reg); \
  917. } \
  918. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  919. return val; \
  920. }
  921. __i915_read(8, b)
  922. __i915_read(16, w)
  923. __i915_read(32, l)
  924. __i915_read(64, q)
  925. #undef __i915_read
  926. #define __i915_write(x, y) \
  927. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  928. u32 __fifo_ret = 0; \
  929. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  930. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  931. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  932. } \
  933. write##y(val, dev_priv->regs + reg); \
  934. if (unlikely(__fifo_ret)) { \
  935. gen6_gt_check_fifodbg(dev_priv); \
  936. } \
  937. }
  938. __i915_write(8, b)
  939. __i915_write(16, w)
  940. __i915_write(32, l)
  941. __i915_write(64, q)
  942. #undef __i915_write