i915_debugfs.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "intel_drv.h"
  35. #include "intel_ringbuffer.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. #define DRM_I915_RING_DEBUG 1
  39. #if defined(CONFIG_DEBUG_FS)
  40. enum {
  41. ACTIVE_LIST,
  42. FLUSHING_LIST,
  43. INACTIVE_LIST,
  44. PINNED_LIST,
  45. DEFERRED_FREE_LIST,
  46. };
  47. static const char *yesno(int v)
  48. {
  49. return v ? "yes" : "no";
  50. }
  51. static int i915_capabilities(struct seq_file *m, void *data)
  52. {
  53. struct drm_info_node *node = (struct drm_info_node *) m->private;
  54. struct drm_device *dev = node->minor->dev;
  55. const struct intel_device_info *info = INTEL_INFO(dev);
  56. seq_printf(m, "gen: %d\n", info->gen);
  57. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  58. #define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  59. B(is_mobile);
  60. B(is_i85x);
  61. B(is_i915g);
  62. B(is_i945gm);
  63. B(is_g33);
  64. B(need_gfx_hws);
  65. B(is_g4x);
  66. B(is_pineview);
  67. B(is_broadwater);
  68. B(is_crestline);
  69. B(has_fbc);
  70. B(has_pipe_cxsr);
  71. B(has_hotplug);
  72. B(cursor_needs_physical);
  73. B(has_overlay);
  74. B(overlay_needs_physical);
  75. B(supports_tv);
  76. B(has_bsd_ring);
  77. B(has_blt_ring);
  78. B(has_llc);
  79. #undef B
  80. return 0;
  81. }
  82. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  83. {
  84. if (obj->user_pin_count > 0)
  85. return "P";
  86. else if (obj->pin_count > 0)
  87. return "p";
  88. else
  89. return " ";
  90. }
  91. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  92. {
  93. switch (obj->tiling_mode) {
  94. default:
  95. case I915_TILING_NONE: return " ";
  96. case I915_TILING_X: return "X";
  97. case I915_TILING_Y: return "Y";
  98. }
  99. }
  100. static const char *cache_level_str(int type)
  101. {
  102. switch (type) {
  103. case I915_CACHE_NONE: return " uncached";
  104. case I915_CACHE_LLC: return " snooped (LLC)";
  105. case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
  106. default: return "";
  107. }
  108. }
  109. static void
  110. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  111. {
  112. seq_printf(m, "%p: %s%s %8zdKiB %04x %04x %d %d%s%s%s",
  113. &obj->base,
  114. get_pin_flag(obj),
  115. get_tiling_flag(obj),
  116. obj->base.size / 1024,
  117. obj->base.read_domains,
  118. obj->base.write_domain,
  119. obj->last_rendering_seqno,
  120. obj->last_fenced_seqno,
  121. cache_level_str(obj->cache_level),
  122. obj->dirty ? " dirty" : "",
  123. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  124. if (obj->base.name)
  125. seq_printf(m, " (name: %d)", obj->base.name);
  126. if (obj->fence_reg != I915_FENCE_REG_NONE)
  127. seq_printf(m, " (fence: %d)", obj->fence_reg);
  128. if (obj->gtt_space != NULL)
  129. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  130. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  131. if (obj->pin_mappable || obj->fault_mappable) {
  132. char s[3], *t = s;
  133. if (obj->pin_mappable)
  134. *t++ = 'p';
  135. if (obj->fault_mappable)
  136. *t++ = 'f';
  137. *t = '\0';
  138. seq_printf(m, " (%s mappable)", s);
  139. }
  140. if (obj->ring != NULL)
  141. seq_printf(m, " (%s)", obj->ring->name);
  142. }
  143. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  144. {
  145. struct drm_info_node *node = (struct drm_info_node *) m->private;
  146. uintptr_t list = (uintptr_t) node->info_ent->data;
  147. struct list_head *head;
  148. struct drm_device *dev = node->minor->dev;
  149. drm_i915_private_t *dev_priv = dev->dev_private;
  150. struct drm_i915_gem_object *obj;
  151. size_t total_obj_size, total_gtt_size;
  152. int count, ret;
  153. ret = mutex_lock_interruptible(&dev->struct_mutex);
  154. if (ret)
  155. return ret;
  156. switch (list) {
  157. case ACTIVE_LIST:
  158. seq_printf(m, "Active:\n");
  159. head = &dev_priv->mm.active_list;
  160. break;
  161. case INACTIVE_LIST:
  162. seq_printf(m, "Inactive:\n");
  163. head = &dev_priv->mm.inactive_list;
  164. break;
  165. case PINNED_LIST:
  166. seq_printf(m, "Pinned:\n");
  167. head = &dev_priv->mm.pinned_list;
  168. break;
  169. case FLUSHING_LIST:
  170. seq_printf(m, "Flushing:\n");
  171. head = &dev_priv->mm.flushing_list;
  172. break;
  173. case DEFERRED_FREE_LIST:
  174. seq_printf(m, "Deferred free:\n");
  175. head = &dev_priv->mm.deferred_free_list;
  176. break;
  177. default:
  178. mutex_unlock(&dev->struct_mutex);
  179. return -EINVAL;
  180. }
  181. total_obj_size = total_gtt_size = count = 0;
  182. list_for_each_entry(obj, head, mm_list) {
  183. seq_printf(m, " ");
  184. describe_obj(m, obj);
  185. seq_printf(m, "\n");
  186. total_obj_size += obj->base.size;
  187. total_gtt_size += obj->gtt_space->size;
  188. count++;
  189. }
  190. mutex_unlock(&dev->struct_mutex);
  191. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  192. count, total_obj_size, total_gtt_size);
  193. return 0;
  194. }
  195. #define count_objects(list, member) do { \
  196. list_for_each_entry(obj, list, member) { \
  197. size += obj->gtt_space->size; \
  198. ++count; \
  199. if (obj->map_and_fenceable) { \
  200. mappable_size += obj->gtt_space->size; \
  201. ++mappable_count; \
  202. } \
  203. } \
  204. } while (0)
  205. static int i915_gem_object_info(struct seq_file *m, void* data)
  206. {
  207. struct drm_info_node *node = (struct drm_info_node *) m->private;
  208. struct drm_device *dev = node->minor->dev;
  209. struct drm_i915_private *dev_priv = dev->dev_private;
  210. u32 count, mappable_count;
  211. size_t size, mappable_size;
  212. struct drm_i915_gem_object *obj;
  213. int ret;
  214. ret = mutex_lock_interruptible(&dev->struct_mutex);
  215. if (ret)
  216. return ret;
  217. seq_printf(m, "%u objects, %zu bytes\n",
  218. dev_priv->mm.object_count,
  219. dev_priv->mm.object_memory);
  220. size = count = mappable_size = mappable_count = 0;
  221. count_objects(&dev_priv->mm.gtt_list, gtt_list);
  222. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  223. count, mappable_count, size, mappable_size);
  224. size = count = mappable_size = mappable_count = 0;
  225. count_objects(&dev_priv->mm.active_list, mm_list);
  226. count_objects(&dev_priv->mm.flushing_list, mm_list);
  227. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  228. count, mappable_count, size, mappable_size);
  229. size = count = mappable_size = mappable_count = 0;
  230. count_objects(&dev_priv->mm.pinned_list, mm_list);
  231. seq_printf(m, " %u [%u] pinned objects, %zu [%zu] bytes\n",
  232. count, mappable_count, size, mappable_size);
  233. size = count = mappable_size = mappable_count = 0;
  234. count_objects(&dev_priv->mm.inactive_list, mm_list);
  235. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  236. count, mappable_count, size, mappable_size);
  237. size = count = mappable_size = mappable_count = 0;
  238. count_objects(&dev_priv->mm.deferred_free_list, mm_list);
  239. seq_printf(m, " %u [%u] freed objects, %zu [%zu] bytes\n",
  240. count, mappable_count, size, mappable_size);
  241. size = count = mappable_size = mappable_count = 0;
  242. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  243. if (obj->fault_mappable) {
  244. size += obj->gtt_space->size;
  245. ++count;
  246. }
  247. if (obj->pin_mappable) {
  248. mappable_size += obj->gtt_space->size;
  249. ++mappable_count;
  250. }
  251. }
  252. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  253. mappable_count, mappable_size);
  254. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  255. count, size);
  256. seq_printf(m, "%zu [%zu] gtt total\n",
  257. dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
  258. mutex_unlock(&dev->struct_mutex);
  259. return 0;
  260. }
  261. static int i915_gem_gtt_info(struct seq_file *m, void* data)
  262. {
  263. struct drm_info_node *node = (struct drm_info_node *) m->private;
  264. struct drm_device *dev = node->minor->dev;
  265. struct drm_i915_private *dev_priv = dev->dev_private;
  266. struct drm_i915_gem_object *obj;
  267. size_t total_obj_size, total_gtt_size;
  268. int count, ret;
  269. ret = mutex_lock_interruptible(&dev->struct_mutex);
  270. if (ret)
  271. return ret;
  272. total_obj_size = total_gtt_size = count = 0;
  273. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  274. seq_printf(m, " ");
  275. describe_obj(m, obj);
  276. seq_printf(m, "\n");
  277. total_obj_size += obj->base.size;
  278. total_gtt_size += obj->gtt_space->size;
  279. count++;
  280. }
  281. mutex_unlock(&dev->struct_mutex);
  282. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  283. count, total_obj_size, total_gtt_size);
  284. return 0;
  285. }
  286. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  287. {
  288. struct drm_info_node *node = (struct drm_info_node *) m->private;
  289. struct drm_device *dev = node->minor->dev;
  290. unsigned long flags;
  291. struct intel_crtc *crtc;
  292. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  293. const char pipe = pipe_name(crtc->pipe);
  294. const char plane = plane_name(crtc->plane);
  295. struct intel_unpin_work *work;
  296. spin_lock_irqsave(&dev->event_lock, flags);
  297. work = crtc->unpin_work;
  298. if (work == NULL) {
  299. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  300. pipe, plane);
  301. } else {
  302. if (!work->pending) {
  303. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  304. pipe, plane);
  305. } else {
  306. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  307. pipe, plane);
  308. }
  309. if (work->enable_stall_check)
  310. seq_printf(m, "Stall check enabled, ");
  311. else
  312. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  313. seq_printf(m, "%d prepares\n", work->pending);
  314. if (work->old_fb_obj) {
  315. struct drm_i915_gem_object *obj = work->old_fb_obj;
  316. if (obj)
  317. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  318. }
  319. if (work->pending_flip_obj) {
  320. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  321. if (obj)
  322. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  323. }
  324. }
  325. spin_unlock_irqrestore(&dev->event_lock, flags);
  326. }
  327. return 0;
  328. }
  329. static int i915_gem_request_info(struct seq_file *m, void *data)
  330. {
  331. struct drm_info_node *node = (struct drm_info_node *) m->private;
  332. struct drm_device *dev = node->minor->dev;
  333. drm_i915_private_t *dev_priv = dev->dev_private;
  334. struct drm_i915_gem_request *gem_request;
  335. int ret, count;
  336. ret = mutex_lock_interruptible(&dev->struct_mutex);
  337. if (ret)
  338. return ret;
  339. count = 0;
  340. if (!list_empty(&dev_priv->ring[RCS].request_list)) {
  341. seq_printf(m, "Render requests:\n");
  342. list_for_each_entry(gem_request,
  343. &dev_priv->ring[RCS].request_list,
  344. list) {
  345. seq_printf(m, " %d @ %d\n",
  346. gem_request->seqno,
  347. (int) (jiffies - gem_request->emitted_jiffies));
  348. }
  349. count++;
  350. }
  351. if (!list_empty(&dev_priv->ring[VCS].request_list)) {
  352. seq_printf(m, "BSD requests:\n");
  353. list_for_each_entry(gem_request,
  354. &dev_priv->ring[VCS].request_list,
  355. list) {
  356. seq_printf(m, " %d @ %d\n",
  357. gem_request->seqno,
  358. (int) (jiffies - gem_request->emitted_jiffies));
  359. }
  360. count++;
  361. }
  362. if (!list_empty(&dev_priv->ring[BCS].request_list)) {
  363. seq_printf(m, "BLT requests:\n");
  364. list_for_each_entry(gem_request,
  365. &dev_priv->ring[BCS].request_list,
  366. list) {
  367. seq_printf(m, " %d @ %d\n",
  368. gem_request->seqno,
  369. (int) (jiffies - gem_request->emitted_jiffies));
  370. }
  371. count++;
  372. }
  373. mutex_unlock(&dev->struct_mutex);
  374. if (count == 0)
  375. seq_printf(m, "No requests\n");
  376. return 0;
  377. }
  378. static void i915_ring_seqno_info(struct seq_file *m,
  379. struct intel_ring_buffer *ring)
  380. {
  381. if (ring->get_seqno) {
  382. seq_printf(m, "Current sequence (%s): %d\n",
  383. ring->name, ring->get_seqno(ring));
  384. seq_printf(m, "Waiter sequence (%s): %d\n",
  385. ring->name, ring->waiting_seqno);
  386. seq_printf(m, "IRQ sequence (%s): %d\n",
  387. ring->name, ring->irq_seqno);
  388. }
  389. }
  390. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  391. {
  392. struct drm_info_node *node = (struct drm_info_node *) m->private;
  393. struct drm_device *dev = node->minor->dev;
  394. drm_i915_private_t *dev_priv = dev->dev_private;
  395. int ret, i;
  396. ret = mutex_lock_interruptible(&dev->struct_mutex);
  397. if (ret)
  398. return ret;
  399. for (i = 0; i < I915_NUM_RINGS; i++)
  400. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  401. mutex_unlock(&dev->struct_mutex);
  402. return 0;
  403. }
  404. static int i915_interrupt_info(struct seq_file *m, void *data)
  405. {
  406. struct drm_info_node *node = (struct drm_info_node *) m->private;
  407. struct drm_device *dev = node->minor->dev;
  408. drm_i915_private_t *dev_priv = dev->dev_private;
  409. int ret, i, pipe;
  410. ret = mutex_lock_interruptible(&dev->struct_mutex);
  411. if (ret)
  412. return ret;
  413. if (IS_VALLEYVIEW(dev)) {
  414. seq_printf(m, "Display IER:\t%08x\n",
  415. I915_READ(VLV_IER));
  416. seq_printf(m, "Display IIR:\t%08x\n",
  417. I915_READ(VLV_IIR));
  418. seq_printf(m, "Display IIR_RW:\t%08x\n",
  419. I915_READ(VLV_IIR_RW));
  420. seq_printf(m, "Display IMR:\t%08x\n",
  421. I915_READ(VLV_IMR));
  422. for_each_pipe(pipe)
  423. seq_printf(m, "Pipe %c stat:\t%08x\n",
  424. pipe_name(pipe),
  425. I915_READ(PIPESTAT(pipe)));
  426. seq_printf(m, "Master IER:\t%08x\n",
  427. I915_READ(VLV_MASTER_IER));
  428. seq_printf(m, "Render IER:\t%08x\n",
  429. I915_READ(GTIER));
  430. seq_printf(m, "Render IIR:\t%08x\n",
  431. I915_READ(GTIIR));
  432. seq_printf(m, "Render IMR:\t%08x\n",
  433. I915_READ(GTIMR));
  434. seq_printf(m, "PM IER:\t\t%08x\n",
  435. I915_READ(GEN6_PMIER));
  436. seq_printf(m, "PM IIR:\t\t%08x\n",
  437. I915_READ(GEN6_PMIIR));
  438. seq_printf(m, "PM IMR:\t\t%08x\n",
  439. I915_READ(GEN6_PMIMR));
  440. seq_printf(m, "Port hotplug:\t%08x\n",
  441. I915_READ(PORT_HOTPLUG_EN));
  442. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  443. I915_READ(VLV_DPFLIPSTAT));
  444. seq_printf(m, "DPINVGTT:\t%08x\n",
  445. I915_READ(DPINVGTT));
  446. } else if (!HAS_PCH_SPLIT(dev)) {
  447. seq_printf(m, "Interrupt enable: %08x\n",
  448. I915_READ(IER));
  449. seq_printf(m, "Interrupt identity: %08x\n",
  450. I915_READ(IIR));
  451. seq_printf(m, "Interrupt mask: %08x\n",
  452. I915_READ(IMR));
  453. for_each_pipe(pipe)
  454. seq_printf(m, "Pipe %c stat: %08x\n",
  455. pipe_name(pipe),
  456. I915_READ(PIPESTAT(pipe)));
  457. } else {
  458. seq_printf(m, "North Display Interrupt enable: %08x\n",
  459. I915_READ(DEIER));
  460. seq_printf(m, "North Display Interrupt identity: %08x\n",
  461. I915_READ(DEIIR));
  462. seq_printf(m, "North Display Interrupt mask: %08x\n",
  463. I915_READ(DEIMR));
  464. seq_printf(m, "South Display Interrupt enable: %08x\n",
  465. I915_READ(SDEIER));
  466. seq_printf(m, "South Display Interrupt identity: %08x\n",
  467. I915_READ(SDEIIR));
  468. seq_printf(m, "South Display Interrupt mask: %08x\n",
  469. I915_READ(SDEIMR));
  470. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  471. I915_READ(GTIER));
  472. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  473. I915_READ(GTIIR));
  474. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  475. I915_READ(GTIMR));
  476. }
  477. seq_printf(m, "Interrupts received: %d\n",
  478. atomic_read(&dev_priv->irq_received));
  479. for (i = 0; i < I915_NUM_RINGS; i++) {
  480. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  481. seq_printf(m, "Graphics Interrupt mask (%s): %08x\n",
  482. dev_priv->ring[i].name,
  483. I915_READ_IMR(&dev_priv->ring[i]));
  484. }
  485. i915_ring_seqno_info(m, &dev_priv->ring[i]);
  486. }
  487. mutex_unlock(&dev->struct_mutex);
  488. return 0;
  489. }
  490. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  491. {
  492. struct drm_info_node *node = (struct drm_info_node *) m->private;
  493. struct drm_device *dev = node->minor->dev;
  494. drm_i915_private_t *dev_priv = dev->dev_private;
  495. int i, ret;
  496. ret = mutex_lock_interruptible(&dev->struct_mutex);
  497. if (ret)
  498. return ret;
  499. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  500. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  501. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  502. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  503. seq_printf(m, "Fenced object[%2d] = ", i);
  504. if (obj == NULL)
  505. seq_printf(m, "unused");
  506. else
  507. describe_obj(m, obj);
  508. seq_printf(m, "\n");
  509. }
  510. mutex_unlock(&dev->struct_mutex);
  511. return 0;
  512. }
  513. static int i915_hws_info(struct seq_file *m, void *data)
  514. {
  515. struct drm_info_node *node = (struct drm_info_node *) m->private;
  516. struct drm_device *dev = node->minor->dev;
  517. drm_i915_private_t *dev_priv = dev->dev_private;
  518. struct intel_ring_buffer *ring;
  519. const volatile u32 __iomem *hws;
  520. int i;
  521. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  522. hws = (volatile u32 __iomem *)ring->status_page.page_addr;
  523. if (hws == NULL)
  524. return 0;
  525. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  526. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  527. i * 4,
  528. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  529. }
  530. return 0;
  531. }
  532. static int i915_ringbuffer_data(struct seq_file *m, void *data)
  533. {
  534. struct drm_info_node *node = (struct drm_info_node *) m->private;
  535. struct drm_device *dev = node->minor->dev;
  536. drm_i915_private_t *dev_priv = dev->dev_private;
  537. struct intel_ring_buffer *ring;
  538. int ret;
  539. ret = mutex_lock_interruptible(&dev->struct_mutex);
  540. if (ret)
  541. return ret;
  542. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  543. if (!ring->obj) {
  544. seq_printf(m, "No ringbuffer setup\n");
  545. } else {
  546. const u8 __iomem *virt = ring->virtual_start;
  547. uint32_t off;
  548. for (off = 0; off < ring->size; off += 4) {
  549. uint32_t *ptr = (uint32_t *)(virt + off);
  550. seq_printf(m, "%08x : %08x\n", off, *ptr);
  551. }
  552. }
  553. mutex_unlock(&dev->struct_mutex);
  554. return 0;
  555. }
  556. static int i915_ringbuffer_info(struct seq_file *m, void *data)
  557. {
  558. struct drm_info_node *node = (struct drm_info_node *) m->private;
  559. struct drm_device *dev = node->minor->dev;
  560. drm_i915_private_t *dev_priv = dev->dev_private;
  561. struct intel_ring_buffer *ring;
  562. int ret;
  563. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  564. if (ring->size == 0)
  565. return 0;
  566. ret = mutex_lock_interruptible(&dev->struct_mutex);
  567. if (ret)
  568. return ret;
  569. seq_printf(m, "Ring %s:\n", ring->name);
  570. seq_printf(m, " Head : %08x\n", I915_READ_HEAD(ring) & HEAD_ADDR);
  571. seq_printf(m, " Tail : %08x\n", I915_READ_TAIL(ring) & TAIL_ADDR);
  572. seq_printf(m, " Size : %08x\n", ring->size);
  573. seq_printf(m, " Active : %08x\n", intel_ring_get_active_head(ring));
  574. seq_printf(m, " NOPID : %08x\n", I915_READ_NOPID(ring));
  575. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  576. seq_printf(m, " Sync 0 : %08x\n", I915_READ_SYNC_0(ring));
  577. seq_printf(m, " Sync 1 : %08x\n", I915_READ_SYNC_1(ring));
  578. }
  579. seq_printf(m, " Control : %08x\n", I915_READ_CTL(ring));
  580. seq_printf(m, " Start : %08x\n", I915_READ_START(ring));
  581. mutex_unlock(&dev->struct_mutex);
  582. return 0;
  583. }
  584. static const char *ring_str(int ring)
  585. {
  586. switch (ring) {
  587. case RCS: return "render";
  588. case VCS: return "bsd";
  589. case BCS: return "blt";
  590. default: return "";
  591. }
  592. }
  593. static const char *pin_flag(int pinned)
  594. {
  595. if (pinned > 0)
  596. return " P";
  597. else if (pinned < 0)
  598. return " p";
  599. else
  600. return "";
  601. }
  602. static const char *tiling_flag(int tiling)
  603. {
  604. switch (tiling) {
  605. default:
  606. case I915_TILING_NONE: return "";
  607. case I915_TILING_X: return " X";
  608. case I915_TILING_Y: return " Y";
  609. }
  610. }
  611. static const char *dirty_flag(int dirty)
  612. {
  613. return dirty ? " dirty" : "";
  614. }
  615. static const char *purgeable_flag(int purgeable)
  616. {
  617. return purgeable ? " purgeable" : "";
  618. }
  619. static void print_error_buffers(struct seq_file *m,
  620. const char *name,
  621. struct drm_i915_error_buffer *err,
  622. int count)
  623. {
  624. seq_printf(m, "%s [%d]:\n", name, count);
  625. while (count--) {
  626. seq_printf(m, " %08x %8u %04x %04x %08x%s%s%s%s%s%s%s",
  627. err->gtt_offset,
  628. err->size,
  629. err->read_domains,
  630. err->write_domain,
  631. err->seqno,
  632. pin_flag(err->pinned),
  633. tiling_flag(err->tiling),
  634. dirty_flag(err->dirty),
  635. purgeable_flag(err->purgeable),
  636. err->ring != -1 ? " " : "",
  637. ring_str(err->ring),
  638. cache_level_str(err->cache_level));
  639. if (err->name)
  640. seq_printf(m, " (name: %d)", err->name);
  641. if (err->fence_reg != I915_FENCE_REG_NONE)
  642. seq_printf(m, " (fence: %d)", err->fence_reg);
  643. seq_printf(m, "\n");
  644. err++;
  645. }
  646. }
  647. static void i915_ring_error_state(struct seq_file *m,
  648. struct drm_device *dev,
  649. struct drm_i915_error_state *error,
  650. unsigned ring)
  651. {
  652. BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
  653. seq_printf(m, "%s command stream:\n", ring_str(ring));
  654. seq_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
  655. seq_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
  656. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
  657. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
  658. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
  659. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
  660. if (ring == RCS && INTEL_INFO(dev)->gen >= 4) {
  661. seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
  662. seq_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
  663. }
  664. if (INTEL_INFO(dev)->gen >= 4)
  665. seq_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
  666. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
  667. seq_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
  668. if (INTEL_INFO(dev)->gen >= 6) {
  669. seq_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
  670. seq_printf(m, " SYNC_0: 0x%08x\n",
  671. error->semaphore_mboxes[ring][0]);
  672. seq_printf(m, " SYNC_1: 0x%08x\n",
  673. error->semaphore_mboxes[ring][1]);
  674. }
  675. seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
  676. seq_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
  677. seq_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
  678. }
  679. static int i915_error_state(struct seq_file *m, void *unused)
  680. {
  681. struct drm_info_node *node = (struct drm_info_node *) m->private;
  682. struct drm_device *dev = node->minor->dev;
  683. drm_i915_private_t *dev_priv = dev->dev_private;
  684. struct drm_i915_error_state *error;
  685. unsigned long flags;
  686. int i, j, page, offset, elt;
  687. spin_lock_irqsave(&dev_priv->error_lock, flags);
  688. if (!dev_priv->first_error) {
  689. seq_printf(m, "no error state collected\n");
  690. goto out;
  691. }
  692. error = dev_priv->first_error;
  693. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  694. error->time.tv_usec);
  695. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  696. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  697. seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  698. for (i = 0; i < dev_priv->num_fence_regs; i++)
  699. seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  700. if (INTEL_INFO(dev)->gen >= 6) {
  701. seq_printf(m, "ERROR: 0x%08x\n", error->error);
  702. seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  703. }
  704. i915_ring_error_state(m, dev, error, RCS);
  705. if (HAS_BLT(dev))
  706. i915_ring_error_state(m, dev, error, BCS);
  707. if (HAS_BSD(dev))
  708. i915_ring_error_state(m, dev, error, VCS);
  709. if (error->active_bo)
  710. print_error_buffers(m, "Active",
  711. error->active_bo,
  712. error->active_bo_count);
  713. if (error->pinned_bo)
  714. print_error_buffers(m, "Pinned",
  715. error->pinned_bo,
  716. error->pinned_bo_count);
  717. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  718. struct drm_i915_error_object *obj;
  719. if ((obj = error->ring[i].batchbuffer)) {
  720. seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
  721. dev_priv->ring[i].name,
  722. obj->gtt_offset);
  723. offset = 0;
  724. for (page = 0; page < obj->page_count; page++) {
  725. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  726. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  727. offset += 4;
  728. }
  729. }
  730. }
  731. if (error->ring[i].num_requests) {
  732. seq_printf(m, "%s --- %d requests\n",
  733. dev_priv->ring[i].name,
  734. error->ring[i].num_requests);
  735. for (j = 0; j < error->ring[i].num_requests; j++) {
  736. seq_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  737. error->ring[i].requests[j].seqno,
  738. error->ring[i].requests[j].jiffies,
  739. error->ring[i].requests[j].tail);
  740. }
  741. }
  742. if ((obj = error->ring[i].ringbuffer)) {
  743. seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
  744. dev_priv->ring[i].name,
  745. obj->gtt_offset);
  746. offset = 0;
  747. for (page = 0; page < obj->page_count; page++) {
  748. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  749. seq_printf(m, "%08x : %08x\n",
  750. offset,
  751. obj->pages[page][elt]);
  752. offset += 4;
  753. }
  754. }
  755. }
  756. }
  757. if (error->overlay)
  758. intel_overlay_print_error_state(m, error->overlay);
  759. if (error->display)
  760. intel_display_print_error_state(m, dev, error->display);
  761. out:
  762. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  763. return 0;
  764. }
  765. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  766. {
  767. struct drm_info_node *node = (struct drm_info_node *) m->private;
  768. struct drm_device *dev = node->minor->dev;
  769. drm_i915_private_t *dev_priv = dev->dev_private;
  770. u16 crstanddelay;
  771. int ret;
  772. ret = mutex_lock_interruptible(&dev->struct_mutex);
  773. if (ret)
  774. return ret;
  775. crstanddelay = I915_READ16(CRSTANDVID);
  776. mutex_unlock(&dev->struct_mutex);
  777. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  778. return 0;
  779. }
  780. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  781. {
  782. struct drm_info_node *node = (struct drm_info_node *) m->private;
  783. struct drm_device *dev = node->minor->dev;
  784. drm_i915_private_t *dev_priv = dev->dev_private;
  785. int ret;
  786. if (IS_GEN5(dev)) {
  787. u16 rgvswctl = I915_READ16(MEMSWCTL);
  788. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  789. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  790. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  791. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  792. MEMSTAT_VID_SHIFT);
  793. seq_printf(m, "Current P-state: %d\n",
  794. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  795. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  796. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  797. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  798. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  799. u32 rpstat;
  800. u32 rpupei, rpcurup, rpprevup;
  801. u32 rpdownei, rpcurdown, rpprevdown;
  802. int max_freq;
  803. /* RPSTAT1 is in the GT power well */
  804. ret = mutex_lock_interruptible(&dev->struct_mutex);
  805. if (ret)
  806. return ret;
  807. gen6_gt_force_wake_get(dev_priv);
  808. rpstat = I915_READ(GEN6_RPSTAT1);
  809. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  810. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  811. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  812. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  813. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  814. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  815. gen6_gt_force_wake_put(dev_priv);
  816. mutex_unlock(&dev->struct_mutex);
  817. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  818. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  819. seq_printf(m, "Render p-state ratio: %d\n",
  820. (gt_perf_status & 0xff00) >> 8);
  821. seq_printf(m, "Render p-state VID: %d\n",
  822. gt_perf_status & 0xff);
  823. seq_printf(m, "Render p-state limit: %d\n",
  824. rp_state_limits & 0xff);
  825. seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
  826. GEN6_CAGF_SHIFT) * 50);
  827. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  828. GEN6_CURICONT_MASK);
  829. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  830. GEN6_CURBSYTAVG_MASK);
  831. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  832. GEN6_CURBSYTAVG_MASK);
  833. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  834. GEN6_CURIAVG_MASK);
  835. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  836. GEN6_CURBSYTAVG_MASK);
  837. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  838. GEN6_CURBSYTAVG_MASK);
  839. max_freq = (rp_state_cap & 0xff0000) >> 16;
  840. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  841. max_freq * 50);
  842. max_freq = (rp_state_cap & 0xff00) >> 8;
  843. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  844. max_freq * 50);
  845. max_freq = rp_state_cap & 0xff;
  846. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  847. max_freq * 50);
  848. } else {
  849. seq_printf(m, "no P-state info available\n");
  850. }
  851. return 0;
  852. }
  853. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  854. {
  855. struct drm_info_node *node = (struct drm_info_node *) m->private;
  856. struct drm_device *dev = node->minor->dev;
  857. drm_i915_private_t *dev_priv = dev->dev_private;
  858. u32 delayfreq;
  859. int ret, i;
  860. ret = mutex_lock_interruptible(&dev->struct_mutex);
  861. if (ret)
  862. return ret;
  863. for (i = 0; i < 16; i++) {
  864. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  865. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  866. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  867. }
  868. mutex_unlock(&dev->struct_mutex);
  869. return 0;
  870. }
  871. static inline int MAP_TO_MV(int map)
  872. {
  873. return 1250 - (map * 25);
  874. }
  875. static int i915_inttoext_table(struct seq_file *m, void *unused)
  876. {
  877. struct drm_info_node *node = (struct drm_info_node *) m->private;
  878. struct drm_device *dev = node->minor->dev;
  879. drm_i915_private_t *dev_priv = dev->dev_private;
  880. u32 inttoext;
  881. int ret, i;
  882. ret = mutex_lock_interruptible(&dev->struct_mutex);
  883. if (ret)
  884. return ret;
  885. for (i = 1; i <= 32; i++) {
  886. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  887. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  888. }
  889. mutex_unlock(&dev->struct_mutex);
  890. return 0;
  891. }
  892. static int ironlake_drpc_info(struct seq_file *m)
  893. {
  894. struct drm_info_node *node = (struct drm_info_node *) m->private;
  895. struct drm_device *dev = node->minor->dev;
  896. drm_i915_private_t *dev_priv = dev->dev_private;
  897. u32 rgvmodectl, rstdbyctl;
  898. u16 crstandvid;
  899. int ret;
  900. ret = mutex_lock_interruptible(&dev->struct_mutex);
  901. if (ret)
  902. return ret;
  903. rgvmodectl = I915_READ(MEMMODECTL);
  904. rstdbyctl = I915_READ(RSTDBYCTL);
  905. crstandvid = I915_READ16(CRSTANDVID);
  906. mutex_unlock(&dev->struct_mutex);
  907. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  908. "yes" : "no");
  909. seq_printf(m, "Boost freq: %d\n",
  910. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  911. MEMMODE_BOOST_FREQ_SHIFT);
  912. seq_printf(m, "HW control enabled: %s\n",
  913. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  914. seq_printf(m, "SW control enabled: %s\n",
  915. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  916. seq_printf(m, "Gated voltage change: %s\n",
  917. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  918. seq_printf(m, "Starting frequency: P%d\n",
  919. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  920. seq_printf(m, "Max P-state: P%d\n",
  921. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  922. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  923. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  924. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  925. seq_printf(m, "Render standby enabled: %s\n",
  926. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  927. seq_printf(m, "Current RS state: ");
  928. switch (rstdbyctl & RSX_STATUS_MASK) {
  929. case RSX_STATUS_ON:
  930. seq_printf(m, "on\n");
  931. break;
  932. case RSX_STATUS_RC1:
  933. seq_printf(m, "RC1\n");
  934. break;
  935. case RSX_STATUS_RC1E:
  936. seq_printf(m, "RC1E\n");
  937. break;
  938. case RSX_STATUS_RS1:
  939. seq_printf(m, "RS1\n");
  940. break;
  941. case RSX_STATUS_RS2:
  942. seq_printf(m, "RS2 (RC6)\n");
  943. break;
  944. case RSX_STATUS_RS3:
  945. seq_printf(m, "RC3 (RC6+)\n");
  946. break;
  947. default:
  948. seq_printf(m, "unknown\n");
  949. break;
  950. }
  951. return 0;
  952. }
  953. static int gen6_drpc_info(struct seq_file *m)
  954. {
  955. struct drm_info_node *node = (struct drm_info_node *) m->private;
  956. struct drm_device *dev = node->minor->dev;
  957. struct drm_i915_private *dev_priv = dev->dev_private;
  958. u32 rpmodectl1, gt_core_status, rcctl1;
  959. unsigned forcewake_count;
  960. int count=0, ret;
  961. ret = mutex_lock_interruptible(&dev->struct_mutex);
  962. if (ret)
  963. return ret;
  964. spin_lock_irq(&dev_priv->gt_lock);
  965. forcewake_count = dev_priv->forcewake_count;
  966. spin_unlock_irq(&dev_priv->gt_lock);
  967. if (forcewake_count) {
  968. seq_printf(m, "RC information inaccurate because somebody "
  969. "holds a forcewake reference \n");
  970. } else {
  971. /* NB: we cannot use forcewake, else we read the wrong values */
  972. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  973. udelay(10);
  974. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  975. }
  976. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  977. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  978. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  979. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  980. mutex_unlock(&dev->struct_mutex);
  981. seq_printf(m, "Video Turbo Mode: %s\n",
  982. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  983. seq_printf(m, "HW control enabled: %s\n",
  984. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  985. seq_printf(m, "SW control enabled: %s\n",
  986. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  987. GEN6_RP_MEDIA_SW_MODE));
  988. seq_printf(m, "RC1e Enabled: %s\n",
  989. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  990. seq_printf(m, "RC6 Enabled: %s\n",
  991. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  992. seq_printf(m, "Deep RC6 Enabled: %s\n",
  993. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  994. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  995. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  996. seq_printf(m, "Current RC state: ");
  997. switch (gt_core_status & GEN6_RCn_MASK) {
  998. case GEN6_RC0:
  999. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  1000. seq_printf(m, "Core Power Down\n");
  1001. else
  1002. seq_printf(m, "on\n");
  1003. break;
  1004. case GEN6_RC3:
  1005. seq_printf(m, "RC3\n");
  1006. break;
  1007. case GEN6_RC6:
  1008. seq_printf(m, "RC6\n");
  1009. break;
  1010. case GEN6_RC7:
  1011. seq_printf(m, "RC7\n");
  1012. break;
  1013. default:
  1014. seq_printf(m, "Unknown\n");
  1015. break;
  1016. }
  1017. seq_printf(m, "Core Power Down: %s\n",
  1018. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  1019. return 0;
  1020. }
  1021. static int i915_drpc_info(struct seq_file *m, void *unused)
  1022. {
  1023. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1024. struct drm_device *dev = node->minor->dev;
  1025. if (IS_GEN6(dev) || IS_GEN7(dev))
  1026. return gen6_drpc_info(m);
  1027. else
  1028. return ironlake_drpc_info(m);
  1029. }
  1030. static int i915_fbc_status(struct seq_file *m, void *unused)
  1031. {
  1032. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1033. struct drm_device *dev = node->minor->dev;
  1034. drm_i915_private_t *dev_priv = dev->dev_private;
  1035. if (!I915_HAS_FBC(dev)) {
  1036. seq_printf(m, "FBC unsupported on this chipset\n");
  1037. return 0;
  1038. }
  1039. if (intel_fbc_enabled(dev)) {
  1040. seq_printf(m, "FBC enabled\n");
  1041. } else {
  1042. seq_printf(m, "FBC disabled: ");
  1043. switch (dev_priv->no_fbc_reason) {
  1044. case FBC_NO_OUTPUT:
  1045. seq_printf(m, "no outputs");
  1046. break;
  1047. case FBC_STOLEN_TOO_SMALL:
  1048. seq_printf(m, "not enough stolen memory");
  1049. break;
  1050. case FBC_UNSUPPORTED_MODE:
  1051. seq_printf(m, "mode not supported");
  1052. break;
  1053. case FBC_MODE_TOO_LARGE:
  1054. seq_printf(m, "mode too large");
  1055. break;
  1056. case FBC_BAD_PLANE:
  1057. seq_printf(m, "FBC unsupported on plane");
  1058. break;
  1059. case FBC_NOT_TILED:
  1060. seq_printf(m, "scanout buffer not tiled");
  1061. break;
  1062. case FBC_MULTIPLE_PIPES:
  1063. seq_printf(m, "multiple pipes are enabled");
  1064. break;
  1065. case FBC_MODULE_PARAM:
  1066. seq_printf(m, "disabled per module param (default off)");
  1067. break;
  1068. default:
  1069. seq_printf(m, "unknown reason");
  1070. }
  1071. seq_printf(m, "\n");
  1072. }
  1073. return 0;
  1074. }
  1075. static int i915_sr_status(struct seq_file *m, void *unused)
  1076. {
  1077. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1078. struct drm_device *dev = node->minor->dev;
  1079. drm_i915_private_t *dev_priv = dev->dev_private;
  1080. bool sr_enabled = false;
  1081. if (HAS_PCH_SPLIT(dev))
  1082. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1083. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1084. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1085. else if (IS_I915GM(dev))
  1086. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1087. else if (IS_PINEVIEW(dev))
  1088. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1089. seq_printf(m, "self-refresh: %s\n",
  1090. sr_enabled ? "enabled" : "disabled");
  1091. return 0;
  1092. }
  1093. static int i915_emon_status(struct seq_file *m, void *unused)
  1094. {
  1095. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1096. struct drm_device *dev = node->minor->dev;
  1097. drm_i915_private_t *dev_priv = dev->dev_private;
  1098. unsigned long temp, chipset, gfx;
  1099. int ret;
  1100. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1101. if (ret)
  1102. return ret;
  1103. temp = i915_mch_val(dev_priv);
  1104. chipset = i915_chipset_val(dev_priv);
  1105. gfx = i915_gfx_val(dev_priv);
  1106. mutex_unlock(&dev->struct_mutex);
  1107. seq_printf(m, "GMCH temp: %ld\n", temp);
  1108. seq_printf(m, "Chipset power: %ld\n", chipset);
  1109. seq_printf(m, "GFX power: %ld\n", gfx);
  1110. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1111. return 0;
  1112. }
  1113. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1114. {
  1115. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1116. struct drm_device *dev = node->minor->dev;
  1117. drm_i915_private_t *dev_priv = dev->dev_private;
  1118. int ret;
  1119. int gpu_freq, ia_freq;
  1120. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1121. seq_printf(m, "unsupported on this chipset\n");
  1122. return 0;
  1123. }
  1124. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1125. if (ret)
  1126. return ret;
  1127. seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
  1128. for (gpu_freq = dev_priv->min_delay; gpu_freq <= dev_priv->max_delay;
  1129. gpu_freq++) {
  1130. I915_WRITE(GEN6_PCODE_DATA, gpu_freq);
  1131. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
  1132. GEN6_PCODE_READ_MIN_FREQ_TABLE);
  1133. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
  1134. GEN6_PCODE_READY) == 0, 10)) {
  1135. DRM_ERROR("pcode read of freq table timed out\n");
  1136. continue;
  1137. }
  1138. ia_freq = I915_READ(GEN6_PCODE_DATA);
  1139. seq_printf(m, "%d\t\t%d\n", gpu_freq * 50, ia_freq * 100);
  1140. }
  1141. mutex_unlock(&dev->struct_mutex);
  1142. return 0;
  1143. }
  1144. static int i915_gfxec(struct seq_file *m, void *unused)
  1145. {
  1146. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1147. struct drm_device *dev = node->minor->dev;
  1148. drm_i915_private_t *dev_priv = dev->dev_private;
  1149. int ret;
  1150. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1151. if (ret)
  1152. return ret;
  1153. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1154. mutex_unlock(&dev->struct_mutex);
  1155. return 0;
  1156. }
  1157. static int i915_opregion(struct seq_file *m, void *unused)
  1158. {
  1159. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1160. struct drm_device *dev = node->minor->dev;
  1161. drm_i915_private_t *dev_priv = dev->dev_private;
  1162. struct intel_opregion *opregion = &dev_priv->opregion;
  1163. int ret;
  1164. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1165. if (ret)
  1166. return ret;
  1167. if (opregion->header)
  1168. seq_write(m, opregion->header, OPREGION_SIZE);
  1169. mutex_unlock(&dev->struct_mutex);
  1170. return 0;
  1171. }
  1172. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1173. {
  1174. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1175. struct drm_device *dev = node->minor->dev;
  1176. drm_i915_private_t *dev_priv = dev->dev_private;
  1177. struct intel_fbdev *ifbdev;
  1178. struct intel_framebuffer *fb;
  1179. int ret;
  1180. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1181. if (ret)
  1182. return ret;
  1183. ifbdev = dev_priv->fbdev;
  1184. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1185. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
  1186. fb->base.width,
  1187. fb->base.height,
  1188. fb->base.depth,
  1189. fb->base.bits_per_pixel);
  1190. describe_obj(m, fb->obj);
  1191. seq_printf(m, "\n");
  1192. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1193. if (&fb->base == ifbdev->helper.fb)
  1194. continue;
  1195. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
  1196. fb->base.width,
  1197. fb->base.height,
  1198. fb->base.depth,
  1199. fb->base.bits_per_pixel);
  1200. describe_obj(m, fb->obj);
  1201. seq_printf(m, "\n");
  1202. }
  1203. mutex_unlock(&dev->mode_config.mutex);
  1204. return 0;
  1205. }
  1206. static int i915_context_status(struct seq_file *m, void *unused)
  1207. {
  1208. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1209. struct drm_device *dev = node->minor->dev;
  1210. drm_i915_private_t *dev_priv = dev->dev_private;
  1211. int ret;
  1212. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1213. if (ret)
  1214. return ret;
  1215. if (dev_priv->pwrctx) {
  1216. seq_printf(m, "power context ");
  1217. describe_obj(m, dev_priv->pwrctx);
  1218. seq_printf(m, "\n");
  1219. }
  1220. if (dev_priv->renderctx) {
  1221. seq_printf(m, "render context ");
  1222. describe_obj(m, dev_priv->renderctx);
  1223. seq_printf(m, "\n");
  1224. }
  1225. mutex_unlock(&dev->mode_config.mutex);
  1226. return 0;
  1227. }
  1228. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1229. {
  1230. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1231. struct drm_device *dev = node->minor->dev;
  1232. struct drm_i915_private *dev_priv = dev->dev_private;
  1233. unsigned forcewake_count;
  1234. spin_lock_irq(&dev_priv->gt_lock);
  1235. forcewake_count = dev_priv->forcewake_count;
  1236. spin_unlock_irq(&dev_priv->gt_lock);
  1237. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1238. return 0;
  1239. }
  1240. static const char *swizzle_string(unsigned swizzle)
  1241. {
  1242. switch(swizzle) {
  1243. case I915_BIT_6_SWIZZLE_NONE:
  1244. return "none";
  1245. case I915_BIT_6_SWIZZLE_9:
  1246. return "bit9";
  1247. case I915_BIT_6_SWIZZLE_9_10:
  1248. return "bit9/bit10";
  1249. case I915_BIT_6_SWIZZLE_9_11:
  1250. return "bit9/bit11";
  1251. case I915_BIT_6_SWIZZLE_9_10_11:
  1252. return "bit9/bit10/bit11";
  1253. case I915_BIT_6_SWIZZLE_9_17:
  1254. return "bit9/bit17";
  1255. case I915_BIT_6_SWIZZLE_9_10_17:
  1256. return "bit9/bit10/bit17";
  1257. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1258. return "unkown";
  1259. }
  1260. return "bug";
  1261. }
  1262. static int i915_swizzle_info(struct seq_file *m, void *data)
  1263. {
  1264. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1265. struct drm_device *dev = node->minor->dev;
  1266. struct drm_i915_private *dev_priv = dev->dev_private;
  1267. mutex_lock(&dev->struct_mutex);
  1268. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1269. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1270. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1271. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1272. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1273. seq_printf(m, "DDC = 0x%08x\n",
  1274. I915_READ(DCC));
  1275. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1276. I915_READ16(C0DRB3));
  1277. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1278. I915_READ16(C1DRB3));
  1279. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1280. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1281. I915_READ(MAD_DIMM_C0));
  1282. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1283. I915_READ(MAD_DIMM_C1));
  1284. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1285. I915_READ(MAD_DIMM_C2));
  1286. seq_printf(m, "TILECTL = 0x%08x\n",
  1287. I915_READ(TILECTL));
  1288. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1289. I915_READ(ARB_MODE));
  1290. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1291. I915_READ(DISP_ARB_CTL));
  1292. }
  1293. mutex_unlock(&dev->struct_mutex);
  1294. return 0;
  1295. }
  1296. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1297. {
  1298. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1299. struct drm_device *dev = node->minor->dev;
  1300. struct drm_i915_private *dev_priv = dev->dev_private;
  1301. struct intel_ring_buffer *ring;
  1302. int i, ret;
  1303. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1304. if (ret)
  1305. return ret;
  1306. if (INTEL_INFO(dev)->gen == 6)
  1307. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1308. for (i = 0; i < I915_NUM_RINGS; i++) {
  1309. ring = &dev_priv->ring[i];
  1310. seq_printf(m, "%s\n", ring->name);
  1311. if (INTEL_INFO(dev)->gen == 7)
  1312. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1313. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1314. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1315. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1316. }
  1317. if (dev_priv->mm.aliasing_ppgtt) {
  1318. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1319. seq_printf(m, "aliasing PPGTT:\n");
  1320. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1321. }
  1322. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1323. mutex_unlock(&dev->struct_mutex);
  1324. return 0;
  1325. }
  1326. static int i915_dpio_info(struct seq_file *m, void *data)
  1327. {
  1328. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1329. struct drm_device *dev = node->minor->dev;
  1330. struct drm_i915_private *dev_priv = dev->dev_private;
  1331. int ret;
  1332. if (!IS_VALLEYVIEW(dev)) {
  1333. seq_printf(m, "unsupported\n");
  1334. return 0;
  1335. }
  1336. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1337. if (ret)
  1338. return ret;
  1339. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1340. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1341. intel_dpio_read(dev_priv, _DPIO_DIV_A));
  1342. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1343. intel_dpio_read(dev_priv, _DPIO_DIV_B));
  1344. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1345. intel_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1346. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1347. intel_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1348. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1349. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1350. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1351. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1352. seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
  1353. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
  1354. seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
  1355. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
  1356. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1357. intel_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1358. mutex_unlock(&dev->mode_config.mutex);
  1359. return 0;
  1360. }
  1361. static ssize_t
  1362. i915_wedged_read(struct file *filp,
  1363. char __user *ubuf,
  1364. size_t max,
  1365. loff_t *ppos)
  1366. {
  1367. struct drm_device *dev = filp->private_data;
  1368. drm_i915_private_t *dev_priv = dev->dev_private;
  1369. char buf[80];
  1370. int len;
  1371. len = snprintf(buf, sizeof(buf),
  1372. "wedged : %d\n",
  1373. atomic_read(&dev_priv->mm.wedged));
  1374. if (len > sizeof(buf))
  1375. len = sizeof(buf);
  1376. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1377. }
  1378. static ssize_t
  1379. i915_wedged_write(struct file *filp,
  1380. const char __user *ubuf,
  1381. size_t cnt,
  1382. loff_t *ppos)
  1383. {
  1384. struct drm_device *dev = filp->private_data;
  1385. char buf[20];
  1386. int val = 1;
  1387. if (cnt > 0) {
  1388. if (cnt > sizeof(buf) - 1)
  1389. return -EINVAL;
  1390. if (copy_from_user(buf, ubuf, cnt))
  1391. return -EFAULT;
  1392. buf[cnt] = 0;
  1393. val = simple_strtoul(buf, NULL, 0);
  1394. }
  1395. DRM_INFO("Manually setting wedged to %d\n", val);
  1396. i915_handle_error(dev, val);
  1397. return cnt;
  1398. }
  1399. static const struct file_operations i915_wedged_fops = {
  1400. .owner = THIS_MODULE,
  1401. .open = simple_open,
  1402. .read = i915_wedged_read,
  1403. .write = i915_wedged_write,
  1404. .llseek = default_llseek,
  1405. };
  1406. static ssize_t
  1407. i915_max_freq_read(struct file *filp,
  1408. char __user *ubuf,
  1409. size_t max,
  1410. loff_t *ppos)
  1411. {
  1412. struct drm_device *dev = filp->private_data;
  1413. drm_i915_private_t *dev_priv = dev->dev_private;
  1414. char buf[80];
  1415. int len;
  1416. len = snprintf(buf, sizeof(buf),
  1417. "max freq: %d\n", dev_priv->max_delay * 50);
  1418. if (len > sizeof(buf))
  1419. len = sizeof(buf);
  1420. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1421. }
  1422. static ssize_t
  1423. i915_max_freq_write(struct file *filp,
  1424. const char __user *ubuf,
  1425. size_t cnt,
  1426. loff_t *ppos)
  1427. {
  1428. struct drm_device *dev = filp->private_data;
  1429. struct drm_i915_private *dev_priv = dev->dev_private;
  1430. char buf[20];
  1431. int val = 1;
  1432. if (cnt > 0) {
  1433. if (cnt > sizeof(buf) - 1)
  1434. return -EINVAL;
  1435. if (copy_from_user(buf, ubuf, cnt))
  1436. return -EFAULT;
  1437. buf[cnt] = 0;
  1438. val = simple_strtoul(buf, NULL, 0);
  1439. }
  1440. DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
  1441. /*
  1442. * Turbo will still be enabled, but won't go above the set value.
  1443. */
  1444. dev_priv->max_delay = val / 50;
  1445. gen6_set_rps(dev, val / 50);
  1446. return cnt;
  1447. }
  1448. static const struct file_operations i915_max_freq_fops = {
  1449. .owner = THIS_MODULE,
  1450. .open = simple_open,
  1451. .read = i915_max_freq_read,
  1452. .write = i915_max_freq_write,
  1453. .llseek = default_llseek,
  1454. };
  1455. static ssize_t
  1456. i915_cache_sharing_read(struct file *filp,
  1457. char __user *ubuf,
  1458. size_t max,
  1459. loff_t *ppos)
  1460. {
  1461. struct drm_device *dev = filp->private_data;
  1462. drm_i915_private_t *dev_priv = dev->dev_private;
  1463. char buf[80];
  1464. u32 snpcr;
  1465. int len;
  1466. mutex_lock(&dev_priv->dev->struct_mutex);
  1467. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1468. mutex_unlock(&dev_priv->dev->struct_mutex);
  1469. len = snprintf(buf, sizeof(buf),
  1470. "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
  1471. GEN6_MBC_SNPCR_SHIFT);
  1472. if (len > sizeof(buf))
  1473. len = sizeof(buf);
  1474. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1475. }
  1476. static ssize_t
  1477. i915_cache_sharing_write(struct file *filp,
  1478. const char __user *ubuf,
  1479. size_t cnt,
  1480. loff_t *ppos)
  1481. {
  1482. struct drm_device *dev = filp->private_data;
  1483. struct drm_i915_private *dev_priv = dev->dev_private;
  1484. char buf[20];
  1485. u32 snpcr;
  1486. int val = 1;
  1487. if (cnt > 0) {
  1488. if (cnt > sizeof(buf) - 1)
  1489. return -EINVAL;
  1490. if (copy_from_user(buf, ubuf, cnt))
  1491. return -EFAULT;
  1492. buf[cnt] = 0;
  1493. val = simple_strtoul(buf, NULL, 0);
  1494. }
  1495. if (val < 0 || val > 3)
  1496. return -EINVAL;
  1497. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
  1498. /* Update the cache sharing policy here as well */
  1499. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1500. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1501. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1502. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1503. return cnt;
  1504. }
  1505. static const struct file_operations i915_cache_sharing_fops = {
  1506. .owner = THIS_MODULE,
  1507. .open = simple_open,
  1508. .read = i915_cache_sharing_read,
  1509. .write = i915_cache_sharing_write,
  1510. .llseek = default_llseek,
  1511. };
  1512. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1513. * allocated we need to hook into the minor for release. */
  1514. static int
  1515. drm_add_fake_info_node(struct drm_minor *minor,
  1516. struct dentry *ent,
  1517. const void *key)
  1518. {
  1519. struct drm_info_node *node;
  1520. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1521. if (node == NULL) {
  1522. debugfs_remove(ent);
  1523. return -ENOMEM;
  1524. }
  1525. node->minor = minor;
  1526. node->dent = ent;
  1527. node->info_ent = (void *) key;
  1528. mutex_lock(&minor->debugfs_lock);
  1529. list_add(&node->list, &minor->debugfs_list);
  1530. mutex_unlock(&minor->debugfs_lock);
  1531. return 0;
  1532. }
  1533. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1534. {
  1535. struct drm_device *dev = inode->i_private;
  1536. struct drm_i915_private *dev_priv = dev->dev_private;
  1537. int ret;
  1538. if (INTEL_INFO(dev)->gen < 6)
  1539. return 0;
  1540. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1541. if (ret)
  1542. return ret;
  1543. gen6_gt_force_wake_get(dev_priv);
  1544. mutex_unlock(&dev->struct_mutex);
  1545. return 0;
  1546. }
  1547. int i915_forcewake_release(struct inode *inode, struct file *file)
  1548. {
  1549. struct drm_device *dev = inode->i_private;
  1550. struct drm_i915_private *dev_priv = dev->dev_private;
  1551. if (INTEL_INFO(dev)->gen < 6)
  1552. return 0;
  1553. /*
  1554. * It's bad that we can potentially hang userspace if struct_mutex gets
  1555. * forever stuck. However, if we cannot acquire this lock it means that
  1556. * almost certainly the driver has hung, is not unload-able. Therefore
  1557. * hanging here is probably a minor inconvenience not to be seen my
  1558. * almost every user.
  1559. */
  1560. mutex_lock(&dev->struct_mutex);
  1561. gen6_gt_force_wake_put(dev_priv);
  1562. mutex_unlock(&dev->struct_mutex);
  1563. return 0;
  1564. }
  1565. static const struct file_operations i915_forcewake_fops = {
  1566. .owner = THIS_MODULE,
  1567. .open = i915_forcewake_open,
  1568. .release = i915_forcewake_release,
  1569. };
  1570. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1571. {
  1572. struct drm_device *dev = minor->dev;
  1573. struct dentry *ent;
  1574. ent = debugfs_create_file("i915_forcewake_user",
  1575. S_IRUSR,
  1576. root, dev,
  1577. &i915_forcewake_fops);
  1578. if (IS_ERR(ent))
  1579. return PTR_ERR(ent);
  1580. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1581. }
  1582. static int i915_debugfs_create(struct dentry *root,
  1583. struct drm_minor *minor,
  1584. const char *name,
  1585. const struct file_operations *fops)
  1586. {
  1587. struct drm_device *dev = minor->dev;
  1588. struct dentry *ent;
  1589. ent = debugfs_create_file(name,
  1590. S_IRUGO | S_IWUSR,
  1591. root, dev,
  1592. fops);
  1593. if (IS_ERR(ent))
  1594. return PTR_ERR(ent);
  1595. return drm_add_fake_info_node(minor, ent, fops);
  1596. }
  1597. static struct drm_info_list i915_debugfs_list[] = {
  1598. {"i915_capabilities", i915_capabilities, 0},
  1599. {"i915_gem_objects", i915_gem_object_info, 0},
  1600. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1601. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1602. {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
  1603. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1604. {"i915_gem_pinned", i915_gem_object_list_info, 0, (void *) PINNED_LIST},
  1605. {"i915_gem_deferred_free", i915_gem_object_list_info, 0, (void *) DEFERRED_FREE_LIST},
  1606. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1607. {"i915_gem_request", i915_gem_request_info, 0},
  1608. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1609. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1610. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1611. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1612. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1613. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1614. {"i915_ringbuffer_data", i915_ringbuffer_data, 0, (void *)RCS},
  1615. {"i915_ringbuffer_info", i915_ringbuffer_info, 0, (void *)RCS},
  1616. {"i915_bsd_ringbuffer_data", i915_ringbuffer_data, 0, (void *)VCS},
  1617. {"i915_bsd_ringbuffer_info", i915_ringbuffer_info, 0, (void *)VCS},
  1618. {"i915_blt_ringbuffer_data", i915_ringbuffer_data, 0, (void *)BCS},
  1619. {"i915_blt_ringbuffer_info", i915_ringbuffer_info, 0, (void *)BCS},
  1620. {"i915_error_state", i915_error_state, 0},
  1621. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1622. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1623. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1624. {"i915_inttoext_table", i915_inttoext_table, 0},
  1625. {"i915_drpc_info", i915_drpc_info, 0},
  1626. {"i915_emon_status", i915_emon_status, 0},
  1627. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1628. {"i915_gfxec", i915_gfxec, 0},
  1629. {"i915_fbc_status", i915_fbc_status, 0},
  1630. {"i915_sr_status", i915_sr_status, 0},
  1631. {"i915_opregion", i915_opregion, 0},
  1632. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1633. {"i915_context_status", i915_context_status, 0},
  1634. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1635. {"i915_swizzle_info", i915_swizzle_info, 0},
  1636. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1637. {"i915_dpio", i915_dpio_info, 0},
  1638. };
  1639. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1640. int i915_debugfs_init(struct drm_minor *minor)
  1641. {
  1642. int ret;
  1643. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1644. "i915_wedged",
  1645. &i915_wedged_fops);
  1646. if (ret)
  1647. return ret;
  1648. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1649. if (ret)
  1650. return ret;
  1651. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1652. "i915_max_freq",
  1653. &i915_max_freq_fops);
  1654. if (ret)
  1655. return ret;
  1656. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1657. "i915_cache_sharing",
  1658. &i915_cache_sharing_fops);
  1659. if (ret)
  1660. return ret;
  1661. return drm_debugfs_create_files(i915_debugfs_list,
  1662. I915_DEBUGFS_ENTRIES,
  1663. minor->debugfs_root, minor);
  1664. }
  1665. void i915_debugfs_cleanup(struct drm_minor *minor)
  1666. {
  1667. drm_debugfs_remove_files(i915_debugfs_list,
  1668. I915_DEBUGFS_ENTRIES, minor);
  1669. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1670. 1, minor);
  1671. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  1672. 1, minor);
  1673. drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
  1674. 1, minor);
  1675. drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
  1676. 1, minor);
  1677. }
  1678. #endif /* CONFIG_DEBUG_FS */