common.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606
  1. /*
  2. * arch/arm/mach-kirkwood/common.c
  3. *
  4. * Core functions for Marvell Kirkwood SoCs
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/ata_platform.h>
  15. #include <linux/mtd/nand.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/clk-provider.h>
  18. #include <linux/spinlock.h>
  19. #include <net/dsa.h>
  20. #include <asm/page.h>
  21. #include <asm/timex.h>
  22. #include <asm/kexec.h>
  23. #include <asm/mach/map.h>
  24. #include <asm/mach/time.h>
  25. #include <mach/kirkwood.h>
  26. #include <mach/bridge-regs.h>
  27. #include <plat/audio.h>
  28. #include <plat/cache-feroceon-l2.h>
  29. #include <plat/mvsdio.h>
  30. #include <plat/orion_nand.h>
  31. #include <plat/ehci-orion.h>
  32. #include <plat/common.h>
  33. #include <plat/time.h>
  34. #include <plat/addr-map.h>
  35. #include <plat/mv_xor.h>
  36. #include "common.h"
  37. /*****************************************************************************
  38. * I/O Address Mapping
  39. ****************************************************************************/
  40. static struct map_desc kirkwood_io_desc[] __initdata = {
  41. {
  42. .virtual = KIRKWOOD_PCIE_IO_VIRT_BASE,
  43. .pfn = __phys_to_pfn(KIRKWOOD_PCIE_IO_PHYS_BASE),
  44. .length = KIRKWOOD_PCIE_IO_SIZE,
  45. .type = MT_DEVICE,
  46. }, {
  47. .virtual = KIRKWOOD_PCIE1_IO_VIRT_BASE,
  48. .pfn = __phys_to_pfn(KIRKWOOD_PCIE1_IO_PHYS_BASE),
  49. .length = KIRKWOOD_PCIE1_IO_SIZE,
  50. .type = MT_DEVICE,
  51. }, {
  52. .virtual = KIRKWOOD_REGS_VIRT_BASE,
  53. .pfn = __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE),
  54. .length = KIRKWOOD_REGS_SIZE,
  55. .type = MT_DEVICE,
  56. },
  57. };
  58. void __init kirkwood_map_io(void)
  59. {
  60. iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc));
  61. }
  62. /*
  63. * Default clock control bits. Any bit _not_ set in this variable
  64. * will be cleared from the hardware after platform devices have been
  65. * registered. Some reserved bits must be set to 1.
  66. */
  67. unsigned int kirkwood_clk_ctrl = CGC_DUNIT | CGC_RESERVED;
  68. /*****************************************************************************
  69. * CLK tree
  70. ****************************************************************************/
  71. static DEFINE_SPINLOCK(gating_lock);
  72. static struct clk *tclk;
  73. static struct clk __init *kirkwood_register_gate(const char *name, u8 bit_idx)
  74. {
  75. return clk_register_gate(NULL, name, "tclk", CLK_IGNORE_UNUSED,
  76. (void __iomem *)CLOCK_GATING_CTRL,
  77. bit_idx, 0, &gating_lock);
  78. }
  79. void __init kirkwood_clk_init(void)
  80. {
  81. struct clk *runit, *ge0, *ge1, *sata0, *sata1, *usb0, *sdio;
  82. struct clk *crypto, *xor0, *xor1;
  83. tclk = clk_register_fixed_rate(NULL, "tclk", NULL,
  84. CLK_IS_ROOT, kirkwood_tclk);
  85. runit = kirkwood_register_gate("runit", CGC_BIT_RUNIT);
  86. ge0 = kirkwood_register_gate("ge0", CGC_BIT_GE0);
  87. ge1 = kirkwood_register_gate("ge1", CGC_BIT_GE1);
  88. sata0 = kirkwood_register_gate("sata0", CGC_BIT_SATA0);
  89. sata1 = kirkwood_register_gate("sata1", CGC_BIT_SATA1);
  90. usb0 = kirkwood_register_gate("usb0", CGC_BIT_USB0);
  91. sdio = kirkwood_register_gate("sdio", CGC_BIT_SDIO);
  92. crypto = kirkwood_register_gate("crypto", CGC_BIT_CRYPTO);
  93. xor0 = kirkwood_register_gate("xor0", CGC_BIT_XOR0);
  94. xor1 = kirkwood_register_gate("xor1", CGC_BIT_XOR1);
  95. kirkwood_register_gate("pex0", CGC_BIT_PEX0);
  96. kirkwood_register_gate("pex1", CGC_BIT_PEX1);
  97. kirkwood_register_gate("audio", CGC_BIT_AUDIO);
  98. kirkwood_register_gate("tdm", CGC_BIT_TDM);
  99. kirkwood_register_gate("tsu", CGC_BIT_TSU);
  100. /* clkdev entries, mapping clks to devices */
  101. orion_clkdev_add(NULL, "orion_spi.0", runit);
  102. orion_clkdev_add(NULL, "orion_spi.1", runit);
  103. orion_clkdev_add(NULL, MV643XX_ETH_NAME ".0", ge0);
  104. orion_clkdev_add(NULL, MV643XX_ETH_NAME ".1", ge1);
  105. orion_clkdev_add(NULL, "orion_wdt", tclk);
  106. orion_clkdev_add("0", "sata_mv.0", sata0);
  107. orion_clkdev_add("1", "sata_mv.0", sata1);
  108. orion_clkdev_add(NULL, "orion-ehci.0", usb0);
  109. orion_clkdev_add(NULL, "orion_nand", runit);
  110. orion_clkdev_add(NULL, "mvsdio", sdio);
  111. orion_clkdev_add(NULL, "mv_crypto", crypto);
  112. orion_clkdev_add(NULL, MV_XOR_SHARED_NAME ".0", xor0);
  113. orion_clkdev_add(NULL, MV_XOR_SHARED_NAME ".1", xor1);
  114. }
  115. /*****************************************************************************
  116. * EHCI0
  117. ****************************************************************************/
  118. void __init kirkwood_ehci_init(void)
  119. {
  120. kirkwood_clk_ctrl |= CGC_USB0;
  121. orion_ehci_init(USB_PHYS_BASE, IRQ_KIRKWOOD_USB, EHCI_PHY_NA);
  122. }
  123. /*****************************************************************************
  124. * GE00
  125. ****************************************************************************/
  126. void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data)
  127. {
  128. kirkwood_clk_ctrl |= CGC_GE0;
  129. orion_ge00_init(eth_data,
  130. GE00_PHYS_BASE, IRQ_KIRKWOOD_GE00_SUM,
  131. IRQ_KIRKWOOD_GE00_ERR);
  132. }
  133. /*****************************************************************************
  134. * GE01
  135. ****************************************************************************/
  136. void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data)
  137. {
  138. kirkwood_clk_ctrl |= CGC_GE1;
  139. orion_ge01_init(eth_data,
  140. GE01_PHYS_BASE, IRQ_KIRKWOOD_GE01_SUM,
  141. IRQ_KIRKWOOD_GE01_ERR);
  142. }
  143. /*****************************************************************************
  144. * Ethernet switch
  145. ****************************************************************************/
  146. void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq)
  147. {
  148. orion_ge00_switch_init(d, irq);
  149. }
  150. /*****************************************************************************
  151. * NAND flash
  152. ****************************************************************************/
  153. static struct resource kirkwood_nand_resource = {
  154. .flags = IORESOURCE_MEM,
  155. .start = KIRKWOOD_NAND_MEM_PHYS_BASE,
  156. .end = KIRKWOOD_NAND_MEM_PHYS_BASE +
  157. KIRKWOOD_NAND_MEM_SIZE - 1,
  158. };
  159. static struct orion_nand_data kirkwood_nand_data = {
  160. .cle = 0,
  161. .ale = 1,
  162. .width = 8,
  163. };
  164. static struct platform_device kirkwood_nand_flash = {
  165. .name = "orion_nand",
  166. .id = -1,
  167. .dev = {
  168. .platform_data = &kirkwood_nand_data,
  169. },
  170. .resource = &kirkwood_nand_resource,
  171. .num_resources = 1,
  172. };
  173. void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts,
  174. int chip_delay)
  175. {
  176. kirkwood_clk_ctrl |= CGC_RUNIT;
  177. kirkwood_nand_data.parts = parts;
  178. kirkwood_nand_data.nr_parts = nr_parts;
  179. kirkwood_nand_data.chip_delay = chip_delay;
  180. platform_device_register(&kirkwood_nand_flash);
  181. }
  182. void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts,
  183. int (*dev_ready)(struct mtd_info *))
  184. {
  185. kirkwood_clk_ctrl |= CGC_RUNIT;
  186. kirkwood_nand_data.parts = parts;
  187. kirkwood_nand_data.nr_parts = nr_parts;
  188. kirkwood_nand_data.dev_ready = dev_ready;
  189. platform_device_register(&kirkwood_nand_flash);
  190. }
  191. /*****************************************************************************
  192. * SoC RTC
  193. ****************************************************************************/
  194. static void __init kirkwood_rtc_init(void)
  195. {
  196. orion_rtc_init(RTC_PHYS_BASE, IRQ_KIRKWOOD_RTC);
  197. }
  198. /*****************************************************************************
  199. * SATA
  200. ****************************************************************************/
  201. void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data)
  202. {
  203. kirkwood_clk_ctrl |= CGC_SATA0;
  204. if (sata_data->n_ports > 1)
  205. kirkwood_clk_ctrl |= CGC_SATA1;
  206. orion_sata_init(sata_data, SATA_PHYS_BASE, IRQ_KIRKWOOD_SATA);
  207. }
  208. /*****************************************************************************
  209. * SD/SDIO/MMC
  210. ****************************************************************************/
  211. static struct resource mvsdio_resources[] = {
  212. [0] = {
  213. .start = SDIO_PHYS_BASE,
  214. .end = SDIO_PHYS_BASE + SZ_1K - 1,
  215. .flags = IORESOURCE_MEM,
  216. },
  217. [1] = {
  218. .start = IRQ_KIRKWOOD_SDIO,
  219. .end = IRQ_KIRKWOOD_SDIO,
  220. .flags = IORESOURCE_IRQ,
  221. },
  222. };
  223. static u64 mvsdio_dmamask = DMA_BIT_MASK(32);
  224. static struct platform_device kirkwood_sdio = {
  225. .name = "mvsdio",
  226. .id = -1,
  227. .dev = {
  228. .dma_mask = &mvsdio_dmamask,
  229. .coherent_dma_mask = DMA_BIT_MASK(32),
  230. },
  231. .num_resources = ARRAY_SIZE(mvsdio_resources),
  232. .resource = mvsdio_resources,
  233. };
  234. void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data)
  235. {
  236. u32 dev, rev;
  237. kirkwood_pcie_id(&dev, &rev);
  238. if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */
  239. mvsdio_data->clock = 100000000;
  240. else
  241. mvsdio_data->clock = 200000000;
  242. kirkwood_clk_ctrl |= CGC_SDIO;
  243. kirkwood_sdio.dev.platform_data = mvsdio_data;
  244. platform_device_register(&kirkwood_sdio);
  245. }
  246. /*****************************************************************************
  247. * SPI
  248. ****************************************************************************/
  249. void __init kirkwood_spi_init()
  250. {
  251. kirkwood_clk_ctrl |= CGC_RUNIT;
  252. orion_spi_init(SPI_PHYS_BASE);
  253. }
  254. /*****************************************************************************
  255. * I2C
  256. ****************************************************************************/
  257. void __init kirkwood_i2c_init(void)
  258. {
  259. orion_i2c_init(I2C_PHYS_BASE, IRQ_KIRKWOOD_TWSI, 8);
  260. }
  261. /*****************************************************************************
  262. * UART0
  263. ****************************************************************************/
  264. void __init kirkwood_uart0_init(void)
  265. {
  266. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  267. IRQ_KIRKWOOD_UART_0, tclk);
  268. }
  269. /*****************************************************************************
  270. * UART1
  271. ****************************************************************************/
  272. void __init kirkwood_uart1_init(void)
  273. {
  274. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  275. IRQ_KIRKWOOD_UART_1, tclk);
  276. }
  277. /*****************************************************************************
  278. * Cryptographic Engines and Security Accelerator (CESA)
  279. ****************************************************************************/
  280. void __init kirkwood_crypto_init(void)
  281. {
  282. kirkwood_clk_ctrl |= CGC_CRYPTO;
  283. orion_crypto_init(CRYPTO_PHYS_BASE, KIRKWOOD_SRAM_PHYS_BASE,
  284. KIRKWOOD_SRAM_SIZE, IRQ_KIRKWOOD_CRYPTO);
  285. }
  286. /*****************************************************************************
  287. * XOR0
  288. ****************************************************************************/
  289. void __init kirkwood_xor0_init(void)
  290. {
  291. kirkwood_clk_ctrl |= CGC_XOR0;
  292. orion_xor0_init(XOR0_PHYS_BASE, XOR0_HIGH_PHYS_BASE,
  293. IRQ_KIRKWOOD_XOR_00, IRQ_KIRKWOOD_XOR_01);
  294. }
  295. /*****************************************************************************
  296. * XOR1
  297. ****************************************************************************/
  298. void __init kirkwood_xor1_init(void)
  299. {
  300. kirkwood_clk_ctrl |= CGC_XOR1;
  301. orion_xor1_init(XOR1_PHYS_BASE, XOR1_HIGH_PHYS_BASE,
  302. IRQ_KIRKWOOD_XOR_10, IRQ_KIRKWOOD_XOR_11);
  303. }
  304. /*****************************************************************************
  305. * Watchdog
  306. ****************************************************************************/
  307. void __init kirkwood_wdt_init(void)
  308. {
  309. orion_wdt_init();
  310. }
  311. /*****************************************************************************
  312. * Time handling
  313. ****************************************************************************/
  314. void __init kirkwood_init_early(void)
  315. {
  316. orion_time_set_base(TIMER_VIRT_BASE);
  317. }
  318. int kirkwood_tclk;
  319. static int __init kirkwood_find_tclk(void)
  320. {
  321. u32 dev, rev;
  322. kirkwood_pcie_id(&dev, &rev);
  323. if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID)
  324. if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0)
  325. return 200000000;
  326. return 166666667;
  327. }
  328. static void __init kirkwood_timer_init(void)
  329. {
  330. kirkwood_tclk = kirkwood_find_tclk();
  331. orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  332. IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk);
  333. }
  334. struct sys_timer kirkwood_timer = {
  335. .init = kirkwood_timer_init,
  336. };
  337. /*****************************************************************************
  338. * Audio
  339. ****************************************************************************/
  340. static struct resource kirkwood_i2s_resources[] = {
  341. [0] = {
  342. .start = AUDIO_PHYS_BASE,
  343. .end = AUDIO_PHYS_BASE + SZ_16K - 1,
  344. .flags = IORESOURCE_MEM,
  345. },
  346. [1] = {
  347. .start = IRQ_KIRKWOOD_I2S,
  348. .end = IRQ_KIRKWOOD_I2S,
  349. .flags = IORESOURCE_IRQ,
  350. },
  351. };
  352. static struct kirkwood_asoc_platform_data kirkwood_i2s_data = {
  353. .burst = 128,
  354. };
  355. static struct platform_device kirkwood_i2s_device = {
  356. .name = "kirkwood-i2s",
  357. .id = -1,
  358. .num_resources = ARRAY_SIZE(kirkwood_i2s_resources),
  359. .resource = kirkwood_i2s_resources,
  360. .dev = {
  361. .platform_data = &kirkwood_i2s_data,
  362. },
  363. };
  364. static struct platform_device kirkwood_pcm_device = {
  365. .name = "kirkwood-pcm-audio",
  366. .id = -1,
  367. };
  368. void __init kirkwood_audio_init(void)
  369. {
  370. kirkwood_clk_ctrl |= CGC_AUDIO;
  371. platform_device_register(&kirkwood_i2s_device);
  372. platform_device_register(&kirkwood_pcm_device);
  373. }
  374. /*****************************************************************************
  375. * General
  376. ****************************************************************************/
  377. /*
  378. * Identify device ID and revision.
  379. */
  380. char * __init kirkwood_id(void)
  381. {
  382. u32 dev, rev;
  383. kirkwood_pcie_id(&dev, &rev);
  384. if (dev == MV88F6281_DEV_ID) {
  385. if (rev == MV88F6281_REV_Z0)
  386. return "MV88F6281-Z0";
  387. else if (rev == MV88F6281_REV_A0)
  388. return "MV88F6281-A0";
  389. else if (rev == MV88F6281_REV_A1)
  390. return "MV88F6281-A1";
  391. else
  392. return "MV88F6281-Rev-Unsupported";
  393. } else if (dev == MV88F6192_DEV_ID) {
  394. if (rev == MV88F6192_REV_Z0)
  395. return "MV88F6192-Z0";
  396. else if (rev == MV88F6192_REV_A0)
  397. return "MV88F6192-A0";
  398. else if (rev == MV88F6192_REV_A1)
  399. return "MV88F6192-A1";
  400. else
  401. return "MV88F6192-Rev-Unsupported";
  402. } else if (dev == MV88F6180_DEV_ID) {
  403. if (rev == MV88F6180_REV_A0)
  404. return "MV88F6180-Rev-A0";
  405. else if (rev == MV88F6180_REV_A1)
  406. return "MV88F6180-Rev-A1";
  407. else
  408. return "MV88F6180-Rev-Unsupported";
  409. } else if (dev == MV88F6282_DEV_ID) {
  410. if (rev == MV88F6282_REV_A0)
  411. return "MV88F6282-Rev-A0";
  412. else if (rev == MV88F6282_REV_A1)
  413. return "MV88F6282-Rev-A1";
  414. else
  415. return "MV88F6282-Rev-Unsupported";
  416. } else {
  417. return "Device-Unknown";
  418. }
  419. }
  420. void __init kirkwood_l2_init(void)
  421. {
  422. #ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH
  423. writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG);
  424. feroceon_l2_init(1);
  425. #else
  426. writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG);
  427. feroceon_l2_init(0);
  428. #endif
  429. }
  430. void __init kirkwood_init(void)
  431. {
  432. printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n",
  433. kirkwood_id(), kirkwood_tclk);
  434. /*
  435. * Disable propagation of mbus errors to the CPU local bus,
  436. * as this causes mbus errors (which can occur for example
  437. * for PCI aborts) to throw CPU aborts, which we're not set
  438. * up to deal with.
  439. */
  440. writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG);
  441. kirkwood_setup_cpu_mbus();
  442. #ifdef CONFIG_CACHE_FEROCEON_L2
  443. kirkwood_l2_init();
  444. #endif
  445. /* Setup root of clk tree */
  446. kirkwood_clk_init();
  447. /* internal devices that every board has */
  448. kirkwood_rtc_init();
  449. kirkwood_wdt_init();
  450. kirkwood_xor0_init();
  451. kirkwood_xor1_init();
  452. kirkwood_crypto_init();
  453. #ifdef CONFIG_KEXEC
  454. kexec_reinit = kirkwood_enable_pcie;
  455. #endif
  456. }
  457. static int __init kirkwood_clock_gate(void)
  458. {
  459. unsigned int curr = readl(CLOCK_GATING_CTRL);
  460. u32 dev, rev;
  461. kirkwood_pcie_id(&dev, &rev);
  462. printk(KERN_DEBUG "Gating clock of unused units\n");
  463. printk(KERN_DEBUG "before: 0x%08x\n", curr);
  464. /* Make sure those units are accessible */
  465. writel(curr | CGC_SATA0 | CGC_SATA1 | CGC_PEX0 | CGC_PEX1, CLOCK_GATING_CTRL);
  466. /* For SATA: first shutdown the phy */
  467. if (!(kirkwood_clk_ctrl & CGC_SATA0)) {
  468. /* Disable PLL and IVREF */
  469. writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2);
  470. /* Disable PHY */
  471. writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL);
  472. }
  473. if (!(kirkwood_clk_ctrl & CGC_SATA1)) {
  474. /* Disable PLL and IVREF */
  475. writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2);
  476. /* Disable PHY */
  477. writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL);
  478. }
  479. /* For PCIe: first shutdown the phy */
  480. if (!(kirkwood_clk_ctrl & CGC_PEX0)) {
  481. writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL);
  482. while (1)
  483. if (readl(PCIE_STATUS) & 0x1)
  484. break;
  485. writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL);
  486. }
  487. /* For PCIe 1: first shutdown the phy */
  488. if (dev == MV88F6282_DEV_ID) {
  489. if (!(kirkwood_clk_ctrl & CGC_PEX1)) {
  490. writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL);
  491. while (1)
  492. if (readl(PCIE1_STATUS) & 0x1)
  493. break;
  494. writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL);
  495. }
  496. } else /* keep this bit set for devices that don't have PCIe1 */
  497. kirkwood_clk_ctrl |= CGC_PEX1;
  498. /* Now gate clock the required units */
  499. writel(kirkwood_clk_ctrl, CLOCK_GATING_CTRL);
  500. printk(KERN_DEBUG " after: 0x%08x\n", readl(CLOCK_GATING_CTRL));
  501. return 0;
  502. }
  503. late_initcall(kirkwood_clock_gate);
  504. void kirkwood_restart(char mode, const char *cmd)
  505. {
  506. /*
  507. * Enable soft reset to assert RSTOUTn.
  508. */
  509. writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
  510. /*
  511. * Assert soft reset.
  512. */
  513. writel(SOFT_RESET, SYSTEM_SOFT_RESET);
  514. while (1)
  515. ;
  516. }