gpio-ep93xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. /*
  2. * Generic EP93xx GPIO handling
  3. *
  4. * Copyright (c) 2008 Ryan Mallon
  5. * Copyright (c) 2011 H Hartley Sweeten <hsweeten@visionengravers.com>
  6. *
  7. * Based on code originally from:
  8. * linux/arch/arm/mach-ep93xx/core.c
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  15. #include <linux/init.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/io.h>
  18. #include <linux/gpio.h>
  19. #include <linux/irq.h>
  20. #include <linux/slab.h>
  21. #include <linux/basic_mmio_gpio.h>
  22. #include <mach/hardware.h>
  23. #include <mach/gpio-ep93xx.h>
  24. #define irq_to_gpio(irq) ((irq) - gpio_to_irq(0))
  25. struct ep93xx_gpio {
  26. void __iomem *mmio_base;
  27. struct bgpio_chip bgc[8];
  28. };
  29. /*************************************************************************
  30. * Interrupt handling for EP93xx on-chip GPIOs
  31. *************************************************************************/
  32. static unsigned char gpio_int_unmasked[3];
  33. static unsigned char gpio_int_enabled[3];
  34. static unsigned char gpio_int_type1[3];
  35. static unsigned char gpio_int_type2[3];
  36. static unsigned char gpio_int_debounce[3];
  37. /* Port ordering is: A B F */
  38. static const u8 int_type1_register_offset[3] = { 0x90, 0xac, 0x4c };
  39. static const u8 int_type2_register_offset[3] = { 0x94, 0xb0, 0x50 };
  40. static const u8 eoi_register_offset[3] = { 0x98, 0xb4, 0x54 };
  41. static const u8 int_en_register_offset[3] = { 0x9c, 0xb8, 0x58 };
  42. static const u8 int_debounce_register_offset[3] = { 0xa8, 0xc4, 0x64 };
  43. static void ep93xx_gpio_update_int_params(unsigned port)
  44. {
  45. BUG_ON(port > 2);
  46. __raw_writeb(0, EP93XX_GPIO_REG(int_en_register_offset[port]));
  47. __raw_writeb(gpio_int_type2[port],
  48. EP93XX_GPIO_REG(int_type2_register_offset[port]));
  49. __raw_writeb(gpio_int_type1[port],
  50. EP93XX_GPIO_REG(int_type1_register_offset[port]));
  51. __raw_writeb(gpio_int_unmasked[port] & gpio_int_enabled[port],
  52. EP93XX_GPIO_REG(int_en_register_offset[port]));
  53. }
  54. static inline void ep93xx_gpio_int_mask(unsigned line)
  55. {
  56. gpio_int_unmasked[line >> 3] &= ~(1 << (line & 7));
  57. }
  58. static void ep93xx_gpio_int_debounce(unsigned int irq, bool enable)
  59. {
  60. int line = irq_to_gpio(irq);
  61. int port = line >> 3;
  62. int port_mask = 1 << (line & 7);
  63. if (enable)
  64. gpio_int_debounce[port] |= port_mask;
  65. else
  66. gpio_int_debounce[port] &= ~port_mask;
  67. __raw_writeb(gpio_int_debounce[port],
  68. EP93XX_GPIO_REG(int_debounce_register_offset[port]));
  69. }
  70. static void ep93xx_gpio_ab_irq_handler(unsigned int irq, struct irq_desc *desc)
  71. {
  72. unsigned char status;
  73. int i;
  74. status = __raw_readb(EP93XX_GPIO_A_INT_STATUS);
  75. for (i = 0; i < 8; i++) {
  76. if (status & (1 << i)) {
  77. int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_A(0)) + i;
  78. generic_handle_irq(gpio_irq);
  79. }
  80. }
  81. status = __raw_readb(EP93XX_GPIO_B_INT_STATUS);
  82. for (i = 0; i < 8; i++) {
  83. if (status & (1 << i)) {
  84. int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_B(0)) + i;
  85. generic_handle_irq(gpio_irq);
  86. }
  87. }
  88. }
  89. static void ep93xx_gpio_f_irq_handler(unsigned int irq, struct irq_desc *desc)
  90. {
  91. /*
  92. * map discontiguous hw irq range to continuous sw irq range:
  93. *
  94. * IRQ_EP93XX_GPIO{0..7}MUX -> gpio_to_irq(EP93XX_GPIO_LINE_F({0..7})
  95. */
  96. int port_f_idx = ((irq + 1) & 7) ^ 4; /* {19..22,47..50} -> {0..7} */
  97. int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_F(0)) + port_f_idx;
  98. generic_handle_irq(gpio_irq);
  99. }
  100. static void ep93xx_gpio_irq_ack(struct irq_data *d)
  101. {
  102. int line = irq_to_gpio(d->irq);
  103. int port = line >> 3;
  104. int port_mask = 1 << (line & 7);
  105. if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
  106. gpio_int_type2[port] ^= port_mask; /* switch edge direction */
  107. ep93xx_gpio_update_int_params(port);
  108. }
  109. __raw_writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
  110. }
  111. static void ep93xx_gpio_irq_mask_ack(struct irq_data *d)
  112. {
  113. int line = irq_to_gpio(d->irq);
  114. int port = line >> 3;
  115. int port_mask = 1 << (line & 7);
  116. if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH)
  117. gpio_int_type2[port] ^= port_mask; /* switch edge direction */
  118. gpio_int_unmasked[port] &= ~port_mask;
  119. ep93xx_gpio_update_int_params(port);
  120. __raw_writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
  121. }
  122. static void ep93xx_gpio_irq_mask(struct irq_data *d)
  123. {
  124. int line = irq_to_gpio(d->irq);
  125. int port = line >> 3;
  126. gpio_int_unmasked[port] &= ~(1 << (line & 7));
  127. ep93xx_gpio_update_int_params(port);
  128. }
  129. static void ep93xx_gpio_irq_unmask(struct irq_data *d)
  130. {
  131. int line = irq_to_gpio(d->irq);
  132. int port = line >> 3;
  133. gpio_int_unmasked[port] |= 1 << (line & 7);
  134. ep93xx_gpio_update_int_params(port);
  135. }
  136. /*
  137. * gpio_int_type1 controls whether the interrupt is level (0) or
  138. * edge (1) triggered, while gpio_int_type2 controls whether it
  139. * triggers on low/falling (0) or high/rising (1).
  140. */
  141. static int ep93xx_gpio_irq_type(struct irq_data *d, unsigned int type)
  142. {
  143. const int gpio = irq_to_gpio(d->irq);
  144. const int port = gpio >> 3;
  145. const int port_mask = 1 << (gpio & 7);
  146. irq_flow_handler_t handler;
  147. gpio_direction_input(gpio);
  148. switch (type) {
  149. case IRQ_TYPE_EDGE_RISING:
  150. gpio_int_type1[port] |= port_mask;
  151. gpio_int_type2[port] |= port_mask;
  152. handler = handle_edge_irq;
  153. break;
  154. case IRQ_TYPE_EDGE_FALLING:
  155. gpio_int_type1[port] |= port_mask;
  156. gpio_int_type2[port] &= ~port_mask;
  157. handler = handle_edge_irq;
  158. break;
  159. case IRQ_TYPE_LEVEL_HIGH:
  160. gpio_int_type1[port] &= ~port_mask;
  161. gpio_int_type2[port] |= port_mask;
  162. handler = handle_level_irq;
  163. break;
  164. case IRQ_TYPE_LEVEL_LOW:
  165. gpio_int_type1[port] &= ~port_mask;
  166. gpio_int_type2[port] &= ~port_mask;
  167. handler = handle_level_irq;
  168. break;
  169. case IRQ_TYPE_EDGE_BOTH:
  170. gpio_int_type1[port] |= port_mask;
  171. /* set initial polarity based on current input level */
  172. if (gpio_get_value(gpio))
  173. gpio_int_type2[port] &= ~port_mask; /* falling */
  174. else
  175. gpio_int_type2[port] |= port_mask; /* rising */
  176. handler = handle_edge_irq;
  177. break;
  178. default:
  179. pr_err("failed to set irq type %d for gpio %d\n", type, gpio);
  180. return -EINVAL;
  181. }
  182. __irq_set_handler_locked(d->irq, handler);
  183. gpio_int_enabled[port] |= port_mask;
  184. ep93xx_gpio_update_int_params(port);
  185. return 0;
  186. }
  187. static struct irq_chip ep93xx_gpio_irq_chip = {
  188. .name = "GPIO",
  189. .irq_ack = ep93xx_gpio_irq_ack,
  190. .irq_mask_ack = ep93xx_gpio_irq_mask_ack,
  191. .irq_mask = ep93xx_gpio_irq_mask,
  192. .irq_unmask = ep93xx_gpio_irq_unmask,
  193. .irq_set_type = ep93xx_gpio_irq_type,
  194. };
  195. static void ep93xx_gpio_init_irq(void)
  196. {
  197. int gpio_irq;
  198. for (gpio_irq = gpio_to_irq(0);
  199. gpio_irq <= gpio_to_irq(EP93XX_GPIO_LINE_MAX_IRQ); ++gpio_irq) {
  200. irq_set_chip_and_handler(gpio_irq, &ep93xx_gpio_irq_chip,
  201. handle_level_irq);
  202. set_irq_flags(gpio_irq, IRQF_VALID);
  203. }
  204. irq_set_chained_handler(IRQ_EP93XX_GPIO_AB,
  205. ep93xx_gpio_ab_irq_handler);
  206. irq_set_chained_handler(IRQ_EP93XX_GPIO0MUX,
  207. ep93xx_gpio_f_irq_handler);
  208. irq_set_chained_handler(IRQ_EP93XX_GPIO1MUX,
  209. ep93xx_gpio_f_irq_handler);
  210. irq_set_chained_handler(IRQ_EP93XX_GPIO2MUX,
  211. ep93xx_gpio_f_irq_handler);
  212. irq_set_chained_handler(IRQ_EP93XX_GPIO3MUX,
  213. ep93xx_gpio_f_irq_handler);
  214. irq_set_chained_handler(IRQ_EP93XX_GPIO4MUX,
  215. ep93xx_gpio_f_irq_handler);
  216. irq_set_chained_handler(IRQ_EP93XX_GPIO5MUX,
  217. ep93xx_gpio_f_irq_handler);
  218. irq_set_chained_handler(IRQ_EP93XX_GPIO6MUX,
  219. ep93xx_gpio_f_irq_handler);
  220. irq_set_chained_handler(IRQ_EP93XX_GPIO7MUX,
  221. ep93xx_gpio_f_irq_handler);
  222. }
  223. /*************************************************************************
  224. * gpiolib interface for EP93xx on-chip GPIOs
  225. *************************************************************************/
  226. struct ep93xx_gpio_bank {
  227. const char *label;
  228. int data;
  229. int dir;
  230. int base;
  231. bool has_debounce;
  232. };
  233. #define EP93XX_GPIO_BANK(_label, _data, _dir, _base, _debounce) \
  234. { \
  235. .label = _label, \
  236. .data = _data, \
  237. .dir = _dir, \
  238. .base = _base, \
  239. .has_debounce = _debounce, \
  240. }
  241. static struct ep93xx_gpio_bank ep93xx_gpio_banks[] = {
  242. EP93XX_GPIO_BANK("A", 0x00, 0x10, 0, true),
  243. EP93XX_GPIO_BANK("B", 0x04, 0x14, 8, true),
  244. EP93XX_GPIO_BANK("C", 0x08, 0x18, 40, false),
  245. EP93XX_GPIO_BANK("D", 0x0c, 0x1c, 24, false),
  246. EP93XX_GPIO_BANK("E", 0x20, 0x24, 32, false),
  247. EP93XX_GPIO_BANK("F", 0x30, 0x34, 16, true),
  248. EP93XX_GPIO_BANK("G", 0x38, 0x3c, 48, false),
  249. EP93XX_GPIO_BANK("H", 0x40, 0x44, 56, false),
  250. };
  251. static int ep93xx_gpio_set_debounce(struct gpio_chip *chip,
  252. unsigned offset, unsigned debounce)
  253. {
  254. int gpio = chip->base + offset;
  255. int irq = gpio_to_irq(gpio);
  256. if (irq < 0)
  257. return -EINVAL;
  258. ep93xx_gpio_int_debounce(irq, debounce ? true : false);
  259. return 0;
  260. }
  261. /*
  262. * Map GPIO A0..A7 (0..7) to irq 64..71,
  263. * B0..B7 (7..15) to irq 72..79, and
  264. * F0..F7 (16..24) to irq 80..87.
  265. */
  266. static int ep93xx_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  267. {
  268. int gpio = chip->base + offset;
  269. if (gpio > EP93XX_GPIO_LINE_MAX_IRQ)
  270. return -EINVAL;
  271. return 64 + gpio;
  272. }
  273. static int ep93xx_gpio_add_bank(struct bgpio_chip *bgc, struct device *dev,
  274. void __iomem *mmio_base, struct ep93xx_gpio_bank *bank)
  275. {
  276. void __iomem *data = mmio_base + bank->data;
  277. void __iomem *dir = mmio_base + bank->dir;
  278. int err;
  279. err = bgpio_init(bgc, dev, 1, data, NULL, NULL, dir, NULL, false);
  280. if (err)
  281. return err;
  282. bgc->gc.label = bank->label;
  283. bgc->gc.base = bank->base;
  284. if (bank->has_debounce) {
  285. bgc->gc.set_debounce = ep93xx_gpio_set_debounce;
  286. bgc->gc.to_irq = ep93xx_gpio_to_irq;
  287. }
  288. return gpiochip_add(&bgc->gc);
  289. }
  290. static int __devinit ep93xx_gpio_probe(struct platform_device *pdev)
  291. {
  292. struct ep93xx_gpio *ep93xx_gpio;
  293. struct resource *res;
  294. void __iomem *mmio;
  295. int i;
  296. int ret;
  297. ep93xx_gpio = kzalloc(sizeof(*ep93xx_gpio), GFP_KERNEL);
  298. if (!ep93xx_gpio)
  299. return -ENOMEM;
  300. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  301. if (!res) {
  302. ret = -ENXIO;
  303. goto exit_free;
  304. }
  305. if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
  306. ret = -EBUSY;
  307. goto exit_free;
  308. }
  309. mmio = ioremap(res->start, resource_size(res));
  310. if (!mmio) {
  311. ret = -ENXIO;
  312. goto exit_release;
  313. }
  314. ep93xx_gpio->mmio_base = mmio;
  315. /* Default all ports to GPIO */
  316. ep93xx_devcfg_set_bits(EP93XX_SYSCON_DEVCFG_KEYS |
  317. EP93XX_SYSCON_DEVCFG_GONK |
  318. EP93XX_SYSCON_DEVCFG_EONIDE |
  319. EP93XX_SYSCON_DEVCFG_GONIDE |
  320. EP93XX_SYSCON_DEVCFG_HONIDE);
  321. for (i = 0; i < ARRAY_SIZE(ep93xx_gpio_banks); i++) {
  322. struct bgpio_chip *bgc = &ep93xx_gpio->bgc[i];
  323. struct ep93xx_gpio_bank *bank = &ep93xx_gpio_banks[i];
  324. if (ep93xx_gpio_add_bank(bgc, &pdev->dev, mmio, bank))
  325. dev_warn(&pdev->dev, "Unable to add gpio bank %s\n",
  326. bank->label);
  327. }
  328. ep93xx_gpio_init_irq();
  329. return 0;
  330. exit_release:
  331. release_mem_region(res->start, resource_size(res));
  332. exit_free:
  333. kfree(ep93xx_gpio);
  334. dev_info(&pdev->dev, "%s failed with errno %d\n", __func__, ret);
  335. return ret;
  336. }
  337. static struct platform_driver ep93xx_gpio_driver = {
  338. .driver = {
  339. .name = "gpio-ep93xx",
  340. .owner = THIS_MODULE,
  341. },
  342. .probe = ep93xx_gpio_probe,
  343. };
  344. static int __init ep93xx_gpio_init(void)
  345. {
  346. return platform_driver_register(&ep93xx_gpio_driver);
  347. }
  348. postcore_initcall(ep93xx_gpio_init);
  349. MODULE_AUTHOR("Ryan Mallon <ryan@bluewatersys.com> "
  350. "H Hartley Sweeten <hsweeten@visionengravers.com>");
  351. MODULE_DESCRIPTION("EP93XX GPIO driver");
  352. MODULE_LICENSE("GPL");