intel_ringbuffer.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static void
  46. render_ring_flush(struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. struct drm_device *dev = ring->dev;
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. #if WATCH_EXEC
  54. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  55. invalidate_domains, flush_domains);
  56. #endif
  57. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  58. invalidate_domains, flush_domains);
  59. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  102. (IS_G4X(dev) || IS_GEN5(dev)))
  103. cmd |= MI_INVALIDATE_ISP;
  104. #if WATCH_EXEC
  105. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  106. #endif
  107. if (intel_ring_begin(ring, 2) == 0) {
  108. intel_ring_emit(ring, cmd);
  109. intel_ring_emit(ring, MI_NOOP);
  110. intel_ring_advance(ring);
  111. }
  112. }
  113. }
  114. static void ring_write_tail(struct intel_ring_buffer *ring,
  115. u32 value)
  116. {
  117. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  118. I915_WRITE_TAIL(ring, value);
  119. }
  120. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  121. {
  122. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  123. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  124. RING_ACTHD(ring->mmio_base) : ACTHD;
  125. return I915_READ(acthd_reg);
  126. }
  127. static int init_ring_common(struct intel_ring_buffer *ring)
  128. {
  129. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  130. struct drm_i915_gem_object *obj = ring->obj;
  131. u32 head;
  132. /* Stop the ring if it's running. */
  133. I915_WRITE_CTL(ring, 0);
  134. I915_WRITE_HEAD(ring, 0);
  135. ring->write_tail(ring, 0);
  136. /* Initialize the ring. */
  137. I915_WRITE_START(ring, obj->gtt_offset);
  138. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  139. /* G45 ring initialization fails to reset head to zero */
  140. if (head != 0) {
  141. DRM_ERROR("%s head not reset to zero "
  142. "ctl %08x head %08x tail %08x start %08x\n",
  143. ring->name,
  144. I915_READ_CTL(ring),
  145. I915_READ_HEAD(ring),
  146. I915_READ_TAIL(ring),
  147. I915_READ_START(ring));
  148. I915_WRITE_HEAD(ring, 0);
  149. DRM_ERROR("%s head forced to zero "
  150. "ctl %08x head %08x tail %08x start %08x\n",
  151. ring->name,
  152. I915_READ_CTL(ring),
  153. I915_READ_HEAD(ring),
  154. I915_READ_TAIL(ring),
  155. I915_READ_START(ring));
  156. }
  157. I915_WRITE_CTL(ring,
  158. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  159. | RING_REPORT_64K | RING_VALID);
  160. /* If the head is still not zero, the ring is dead */
  161. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  162. I915_READ_START(ring) != obj->gtt_offset ||
  163. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  164. DRM_ERROR("%s initialization failed "
  165. "ctl %08x head %08x tail %08x start %08x\n",
  166. ring->name,
  167. I915_READ_CTL(ring),
  168. I915_READ_HEAD(ring),
  169. I915_READ_TAIL(ring),
  170. I915_READ_START(ring));
  171. return -EIO;
  172. }
  173. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  174. i915_kernel_lost_context(ring->dev);
  175. else {
  176. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  177. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  178. ring->space = ring->head - (ring->tail + 8);
  179. if (ring->space < 0)
  180. ring->space += ring->size;
  181. }
  182. return 0;
  183. }
  184. /*
  185. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  186. * over cache flushing.
  187. */
  188. struct pipe_control {
  189. struct drm_i915_gem_object *obj;
  190. volatile u32 *cpu_page;
  191. u32 gtt_offset;
  192. };
  193. static int
  194. init_pipe_control(struct intel_ring_buffer *ring)
  195. {
  196. struct pipe_control *pc;
  197. struct drm_i915_gem_object *obj;
  198. int ret;
  199. if (ring->private)
  200. return 0;
  201. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  202. if (!pc)
  203. return -ENOMEM;
  204. obj = i915_gem_alloc_object(ring->dev, 4096);
  205. if (obj == NULL) {
  206. DRM_ERROR("Failed to allocate seqno page\n");
  207. ret = -ENOMEM;
  208. goto err;
  209. }
  210. obj->agp_type = AGP_USER_CACHED_MEMORY;
  211. ret = i915_gem_object_pin(obj, 4096, true);
  212. if (ret)
  213. goto err_unref;
  214. pc->gtt_offset = obj->gtt_offset;
  215. pc->cpu_page = kmap(obj->pages[0]);
  216. if (pc->cpu_page == NULL)
  217. goto err_unpin;
  218. pc->obj = obj;
  219. ring->private = pc;
  220. return 0;
  221. err_unpin:
  222. i915_gem_object_unpin(obj);
  223. err_unref:
  224. drm_gem_object_unreference(&obj->base);
  225. err:
  226. kfree(pc);
  227. return ret;
  228. }
  229. static void
  230. cleanup_pipe_control(struct intel_ring_buffer *ring)
  231. {
  232. struct pipe_control *pc = ring->private;
  233. struct drm_i915_gem_object *obj;
  234. if (!ring->private)
  235. return;
  236. obj = pc->obj;
  237. kunmap(obj->pages[0]);
  238. i915_gem_object_unpin(obj);
  239. drm_gem_object_unreference(&obj->base);
  240. kfree(pc);
  241. ring->private = NULL;
  242. }
  243. static int init_render_ring(struct intel_ring_buffer *ring)
  244. {
  245. struct drm_device *dev = ring->dev;
  246. int ret = init_ring_common(ring);
  247. if (INTEL_INFO(dev)->gen > 3) {
  248. drm_i915_private_t *dev_priv = dev->dev_private;
  249. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  250. if (IS_GEN6(dev))
  251. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  252. I915_WRITE(MI_MODE, mode);
  253. }
  254. if (HAS_PIPE_CONTROL(dev)) {
  255. ret = init_pipe_control(ring);
  256. if (ret)
  257. return ret;
  258. }
  259. return ret;
  260. }
  261. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  262. {
  263. if (!ring->private)
  264. return;
  265. cleanup_pipe_control(ring);
  266. }
  267. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  268. do { \
  269. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  270. PIPE_CONTROL_DEPTH_STALL | 2); \
  271. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  272. intel_ring_emit(ring__, 0); \
  273. intel_ring_emit(ring__, 0); \
  274. } while (0)
  275. /**
  276. * Creates a new sequence number, emitting a write of it to the status page
  277. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  278. *
  279. * Must be called with struct_lock held.
  280. *
  281. * Returned sequence numbers are nonzero on success.
  282. */
  283. static int
  284. render_ring_add_request(struct intel_ring_buffer *ring,
  285. u32 *result)
  286. {
  287. struct drm_device *dev = ring->dev;
  288. u32 seqno = i915_gem_get_seqno(dev);
  289. struct pipe_control *pc = ring->private;
  290. int ret;
  291. if (IS_GEN6(dev)) {
  292. ret = intel_ring_begin(ring, 6);
  293. if (ret)
  294. return ret;
  295. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | 3);
  296. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE |
  297. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  298. PIPE_CONTROL_NOTIFY);
  299. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  300. intel_ring_emit(ring, seqno);
  301. intel_ring_emit(ring, 0);
  302. intel_ring_emit(ring, 0);
  303. } else if (HAS_PIPE_CONTROL(dev)) {
  304. u32 scratch_addr = pc->gtt_offset + 128;
  305. /*
  306. * Workaround qword write incoherence by flushing the
  307. * PIPE_NOTIFY buffers out to memory before requesting
  308. * an interrupt.
  309. */
  310. ret = intel_ring_begin(ring, 32);
  311. if (ret)
  312. return ret;
  313. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  314. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  315. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  316. intel_ring_emit(ring, seqno);
  317. intel_ring_emit(ring, 0);
  318. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  319. scratch_addr += 128; /* write to separate cachelines */
  320. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  321. scratch_addr += 128;
  322. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  323. scratch_addr += 128;
  324. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  325. scratch_addr += 128;
  326. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  327. scratch_addr += 128;
  328. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  329. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  330. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  331. PIPE_CONTROL_NOTIFY);
  332. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  333. intel_ring_emit(ring, seqno);
  334. intel_ring_emit(ring, 0);
  335. } else {
  336. ret = intel_ring_begin(ring, 4);
  337. if (ret)
  338. return ret;
  339. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  340. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  341. intel_ring_emit(ring, seqno);
  342. intel_ring_emit(ring, MI_USER_INTERRUPT);
  343. }
  344. intel_ring_advance(ring);
  345. *result = seqno;
  346. return 0;
  347. }
  348. static u32
  349. render_ring_get_seqno(struct intel_ring_buffer *ring)
  350. {
  351. struct drm_device *dev = ring->dev;
  352. if (HAS_PIPE_CONTROL(dev)) {
  353. struct pipe_control *pc = ring->private;
  354. return pc->cpu_page[0];
  355. } else
  356. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  357. }
  358. static void
  359. render_ring_get_user_irq(struct intel_ring_buffer *ring)
  360. {
  361. struct drm_device *dev = ring->dev;
  362. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  363. unsigned long irqflags;
  364. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  365. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  366. if (HAS_PCH_SPLIT(dev))
  367. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  368. else
  369. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  370. }
  371. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  372. }
  373. static void
  374. render_ring_put_user_irq(struct intel_ring_buffer *ring)
  375. {
  376. struct drm_device *dev = ring->dev;
  377. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  378. unsigned long irqflags;
  379. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  380. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  381. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  382. if (HAS_PCH_SPLIT(dev))
  383. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  384. else
  385. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  386. }
  387. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  388. }
  389. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  390. {
  391. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  392. u32 mmio = IS_GEN6(ring->dev) ?
  393. RING_HWS_PGA_GEN6(ring->mmio_base) :
  394. RING_HWS_PGA(ring->mmio_base);
  395. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  396. POSTING_READ(mmio);
  397. }
  398. static void
  399. bsd_ring_flush(struct intel_ring_buffer *ring,
  400. u32 invalidate_domains,
  401. u32 flush_domains)
  402. {
  403. if (intel_ring_begin(ring, 2) == 0) {
  404. intel_ring_emit(ring, MI_FLUSH);
  405. intel_ring_emit(ring, MI_NOOP);
  406. intel_ring_advance(ring);
  407. }
  408. }
  409. static int
  410. ring_add_request(struct intel_ring_buffer *ring,
  411. u32 *result)
  412. {
  413. u32 seqno;
  414. int ret;
  415. ret = intel_ring_begin(ring, 4);
  416. if (ret)
  417. return ret;
  418. seqno = i915_gem_get_seqno(ring->dev);
  419. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  420. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  421. intel_ring_emit(ring, seqno);
  422. intel_ring_emit(ring, MI_USER_INTERRUPT);
  423. intel_ring_advance(ring);
  424. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  425. *result = seqno;
  426. return 0;
  427. }
  428. static void
  429. bsd_ring_get_user_irq(struct intel_ring_buffer *ring)
  430. {
  431. /* do nothing */
  432. }
  433. static void
  434. bsd_ring_put_user_irq(struct intel_ring_buffer *ring)
  435. {
  436. /* do nothing */
  437. }
  438. static u32
  439. ring_status_page_get_seqno(struct intel_ring_buffer *ring)
  440. {
  441. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  442. }
  443. static int
  444. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  445. {
  446. int ret;
  447. ret = intel_ring_begin(ring, 2);
  448. if (ret)
  449. return ret;
  450. intel_ring_emit(ring,
  451. MI_BATCH_BUFFER_START | (2 << 6) |
  452. MI_BATCH_NON_SECURE_I965);
  453. intel_ring_emit(ring, offset);
  454. intel_ring_advance(ring);
  455. return 0;
  456. }
  457. static int
  458. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  459. u32 offset, u32 len)
  460. {
  461. struct drm_device *dev = ring->dev;
  462. drm_i915_private_t *dev_priv = dev->dev_private;
  463. int ret;
  464. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  465. if (IS_I830(dev) || IS_845G(dev)) {
  466. ret = intel_ring_begin(ring, 4);
  467. if (ret)
  468. return ret;
  469. intel_ring_emit(ring, MI_BATCH_BUFFER);
  470. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  471. intel_ring_emit(ring, offset + len - 8);
  472. intel_ring_emit(ring, 0);
  473. } else {
  474. ret = intel_ring_begin(ring, 2);
  475. if (ret)
  476. return ret;
  477. if (INTEL_INFO(dev)->gen >= 4) {
  478. intel_ring_emit(ring,
  479. MI_BATCH_BUFFER_START | (2 << 6) |
  480. MI_BATCH_NON_SECURE_I965);
  481. intel_ring_emit(ring, offset);
  482. } else {
  483. intel_ring_emit(ring,
  484. MI_BATCH_BUFFER_START | (2 << 6));
  485. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  486. }
  487. }
  488. intel_ring_advance(ring);
  489. return 0;
  490. }
  491. static void cleanup_status_page(struct intel_ring_buffer *ring)
  492. {
  493. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  494. struct drm_i915_gem_object *obj;
  495. obj = ring->status_page.obj;
  496. if (obj == NULL)
  497. return;
  498. kunmap(obj->pages[0]);
  499. i915_gem_object_unpin(obj);
  500. drm_gem_object_unreference(&obj->base);
  501. ring->status_page.obj = NULL;
  502. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  503. }
  504. static int init_status_page(struct intel_ring_buffer *ring)
  505. {
  506. struct drm_device *dev = ring->dev;
  507. drm_i915_private_t *dev_priv = dev->dev_private;
  508. struct drm_i915_gem_object *obj;
  509. int ret;
  510. obj = i915_gem_alloc_object(dev, 4096);
  511. if (obj == NULL) {
  512. DRM_ERROR("Failed to allocate status page\n");
  513. ret = -ENOMEM;
  514. goto err;
  515. }
  516. obj->agp_type = AGP_USER_CACHED_MEMORY;
  517. ret = i915_gem_object_pin(obj, 4096, true);
  518. if (ret != 0) {
  519. goto err_unref;
  520. }
  521. ring->status_page.gfx_addr = obj->gtt_offset;
  522. ring->status_page.page_addr = kmap(obj->pages[0]);
  523. if (ring->status_page.page_addr == NULL) {
  524. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  525. goto err_unpin;
  526. }
  527. ring->status_page.obj = obj;
  528. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  529. intel_ring_setup_status_page(ring);
  530. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  531. ring->name, ring->status_page.gfx_addr);
  532. return 0;
  533. err_unpin:
  534. i915_gem_object_unpin(obj);
  535. err_unref:
  536. drm_gem_object_unreference(&obj->base);
  537. err:
  538. return ret;
  539. }
  540. int intel_init_ring_buffer(struct drm_device *dev,
  541. struct intel_ring_buffer *ring)
  542. {
  543. struct drm_i915_gem_object *obj;
  544. int ret;
  545. ring->dev = dev;
  546. INIT_LIST_HEAD(&ring->active_list);
  547. INIT_LIST_HEAD(&ring->request_list);
  548. INIT_LIST_HEAD(&ring->gpu_write_list);
  549. if (I915_NEED_GFX_HWS(dev)) {
  550. ret = init_status_page(ring);
  551. if (ret)
  552. return ret;
  553. }
  554. obj = i915_gem_alloc_object(dev, ring->size);
  555. if (obj == NULL) {
  556. DRM_ERROR("Failed to allocate ringbuffer\n");
  557. ret = -ENOMEM;
  558. goto err_hws;
  559. }
  560. ring->obj = obj;
  561. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  562. if (ret)
  563. goto err_unref;
  564. ring->map.size = ring->size;
  565. ring->map.offset = dev->agp->base + obj->gtt_offset;
  566. ring->map.type = 0;
  567. ring->map.flags = 0;
  568. ring->map.mtrr = 0;
  569. drm_core_ioremap_wc(&ring->map, dev);
  570. if (ring->map.handle == NULL) {
  571. DRM_ERROR("Failed to map ringbuffer.\n");
  572. ret = -EINVAL;
  573. goto err_unpin;
  574. }
  575. ring->virtual_start = ring->map.handle;
  576. ret = ring->init(ring);
  577. if (ret)
  578. goto err_unmap;
  579. return 0;
  580. err_unmap:
  581. drm_core_ioremapfree(&ring->map, dev);
  582. err_unpin:
  583. i915_gem_object_unpin(obj);
  584. err_unref:
  585. drm_gem_object_unreference(&obj->base);
  586. ring->obj = NULL;
  587. err_hws:
  588. cleanup_status_page(ring);
  589. return ret;
  590. }
  591. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  592. {
  593. struct drm_i915_private *dev_priv;
  594. int ret;
  595. if (ring->obj == NULL)
  596. return;
  597. /* Disable the ring buffer. The ring must be idle at this point */
  598. dev_priv = ring->dev->dev_private;
  599. ret = intel_wait_ring_buffer(ring, ring->size - 8);
  600. I915_WRITE_CTL(ring, 0);
  601. drm_core_ioremapfree(&ring->map, ring->dev);
  602. i915_gem_object_unpin(ring->obj);
  603. drm_gem_object_unreference(&ring->obj->base);
  604. ring->obj = NULL;
  605. if (ring->cleanup)
  606. ring->cleanup(ring);
  607. cleanup_status_page(ring);
  608. }
  609. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  610. {
  611. unsigned int *virt;
  612. int rem;
  613. rem = ring->size - ring->tail;
  614. if (ring->space < rem) {
  615. int ret = intel_wait_ring_buffer(ring, rem);
  616. if (ret)
  617. return ret;
  618. }
  619. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  620. rem /= 8;
  621. while (rem--) {
  622. *virt++ = MI_NOOP;
  623. *virt++ = MI_NOOP;
  624. }
  625. ring->tail = 0;
  626. ring->space = ring->head - 8;
  627. return 0;
  628. }
  629. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  630. {
  631. struct drm_device *dev = ring->dev;
  632. struct drm_i915_private *dev_priv = dev->dev_private;
  633. unsigned long end;
  634. u32 head;
  635. head = intel_read_status_page(ring, 4);
  636. if (head) {
  637. ring->head = head & HEAD_ADDR;
  638. ring->space = ring->head - (ring->tail + 8);
  639. if (ring->space < 0)
  640. ring->space += ring->size;
  641. if (ring->space >= n)
  642. return 0;
  643. }
  644. trace_i915_ring_wait_begin (dev);
  645. end = jiffies + 3 * HZ;
  646. do {
  647. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  648. ring->space = ring->head - (ring->tail + 8);
  649. if (ring->space < 0)
  650. ring->space += ring->size;
  651. if (ring->space >= n) {
  652. trace_i915_ring_wait_end(dev);
  653. return 0;
  654. }
  655. if (dev->primary->master) {
  656. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  657. if (master_priv->sarea_priv)
  658. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  659. }
  660. msleep(1);
  661. if (atomic_read(&dev_priv->mm.wedged))
  662. return -EAGAIN;
  663. } while (!time_after(jiffies, end));
  664. trace_i915_ring_wait_end (dev);
  665. return -EBUSY;
  666. }
  667. int intel_ring_begin(struct intel_ring_buffer *ring,
  668. int num_dwords)
  669. {
  670. int n = 4*num_dwords;
  671. int ret;
  672. if (unlikely(ring->tail + n > ring->size)) {
  673. ret = intel_wrap_ring_buffer(ring);
  674. if (unlikely(ret))
  675. return ret;
  676. }
  677. if (unlikely(ring->space < n)) {
  678. ret = intel_wait_ring_buffer(ring, n);
  679. if (unlikely(ret))
  680. return ret;
  681. }
  682. ring->space -= n;
  683. return 0;
  684. }
  685. void intel_ring_advance(struct intel_ring_buffer *ring)
  686. {
  687. ring->tail &= ring->size - 1;
  688. ring->write_tail(ring, ring->tail);
  689. }
  690. static const struct intel_ring_buffer render_ring = {
  691. .name = "render ring",
  692. .id = RING_RENDER,
  693. .mmio_base = RENDER_RING_BASE,
  694. .size = 32 * PAGE_SIZE,
  695. .init = init_render_ring,
  696. .write_tail = ring_write_tail,
  697. .flush = render_ring_flush,
  698. .add_request = render_ring_add_request,
  699. .get_seqno = render_ring_get_seqno,
  700. .user_irq_get = render_ring_get_user_irq,
  701. .user_irq_put = render_ring_put_user_irq,
  702. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  703. .cleanup = render_ring_cleanup,
  704. };
  705. /* ring buffer for bit-stream decoder */
  706. static const struct intel_ring_buffer bsd_ring = {
  707. .name = "bsd ring",
  708. .id = RING_BSD,
  709. .mmio_base = BSD_RING_BASE,
  710. .size = 32 * PAGE_SIZE,
  711. .init = init_ring_common,
  712. .write_tail = ring_write_tail,
  713. .flush = bsd_ring_flush,
  714. .add_request = ring_add_request,
  715. .get_seqno = ring_status_page_get_seqno,
  716. .user_irq_get = bsd_ring_get_user_irq,
  717. .user_irq_put = bsd_ring_put_user_irq,
  718. .dispatch_execbuffer = ring_dispatch_execbuffer,
  719. };
  720. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  721. u32 value)
  722. {
  723. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  724. /* Every tail move must follow the sequence below */
  725. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  726. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  727. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  728. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  729. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  730. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  731. 50))
  732. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  733. I915_WRITE_TAIL(ring, value);
  734. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  735. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  736. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  737. }
  738. static void gen6_ring_flush(struct intel_ring_buffer *ring,
  739. u32 invalidate_domains,
  740. u32 flush_domains)
  741. {
  742. if (intel_ring_begin(ring, 4) == 0) {
  743. intel_ring_emit(ring, MI_FLUSH_DW);
  744. intel_ring_emit(ring, 0);
  745. intel_ring_emit(ring, 0);
  746. intel_ring_emit(ring, 0);
  747. intel_ring_advance(ring);
  748. }
  749. }
  750. static int
  751. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  752. u32 offset, u32 len)
  753. {
  754. int ret;
  755. ret = intel_ring_begin(ring, 2);
  756. if (ret)
  757. return ret;
  758. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  759. /* bit0-7 is the length on GEN6+ */
  760. intel_ring_emit(ring, offset);
  761. intel_ring_advance(ring);
  762. return 0;
  763. }
  764. /* ring buffer for Video Codec for Gen6+ */
  765. static const struct intel_ring_buffer gen6_bsd_ring = {
  766. .name = "gen6 bsd ring",
  767. .id = RING_BSD,
  768. .mmio_base = GEN6_BSD_RING_BASE,
  769. .size = 32 * PAGE_SIZE,
  770. .init = init_ring_common,
  771. .write_tail = gen6_bsd_ring_write_tail,
  772. .flush = gen6_ring_flush,
  773. .add_request = ring_add_request,
  774. .get_seqno = ring_status_page_get_seqno,
  775. .user_irq_get = bsd_ring_get_user_irq,
  776. .user_irq_put = bsd_ring_put_user_irq,
  777. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  778. };
  779. /* Blitter support (SandyBridge+) */
  780. static void
  781. blt_ring_get_user_irq(struct intel_ring_buffer *ring)
  782. {
  783. /* do nothing */
  784. }
  785. static void
  786. blt_ring_put_user_irq(struct intel_ring_buffer *ring)
  787. {
  788. /* do nothing */
  789. }
  790. /* Workaround for some stepping of SNB,
  791. * each time when BLT engine ring tail moved,
  792. * the first command in the ring to be parsed
  793. * should be MI_BATCH_BUFFER_START
  794. */
  795. #define NEED_BLT_WORKAROUND(dev) \
  796. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  797. static inline struct drm_i915_gem_object *
  798. to_blt_workaround(struct intel_ring_buffer *ring)
  799. {
  800. return ring->private;
  801. }
  802. static int blt_ring_init(struct intel_ring_buffer *ring)
  803. {
  804. if (NEED_BLT_WORKAROUND(ring->dev)) {
  805. struct drm_i915_gem_object *obj;
  806. u32 *ptr;
  807. int ret;
  808. obj = i915_gem_alloc_object(ring->dev, 4096);
  809. if (obj == NULL)
  810. return -ENOMEM;
  811. ret = i915_gem_object_pin(obj, 4096, true);
  812. if (ret) {
  813. drm_gem_object_unreference(&obj->base);
  814. return ret;
  815. }
  816. ptr = kmap(obj->pages[0]);
  817. *ptr++ = MI_BATCH_BUFFER_END;
  818. *ptr++ = MI_NOOP;
  819. kunmap(obj->pages[0]);
  820. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  821. if (ret) {
  822. i915_gem_object_unpin(obj);
  823. drm_gem_object_unreference(&obj->base);
  824. return ret;
  825. }
  826. ring->private = obj;
  827. }
  828. return init_ring_common(ring);
  829. }
  830. static int blt_ring_begin(struct intel_ring_buffer *ring,
  831. int num_dwords)
  832. {
  833. if (ring->private) {
  834. int ret = intel_ring_begin(ring, num_dwords+2);
  835. if (ret)
  836. return ret;
  837. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  838. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  839. return 0;
  840. } else
  841. return intel_ring_begin(ring, 4);
  842. }
  843. static void blt_ring_flush(struct intel_ring_buffer *ring,
  844. u32 invalidate_domains,
  845. u32 flush_domains)
  846. {
  847. if (blt_ring_begin(ring, 4) == 0) {
  848. intel_ring_emit(ring, MI_FLUSH_DW);
  849. intel_ring_emit(ring, 0);
  850. intel_ring_emit(ring, 0);
  851. intel_ring_emit(ring, 0);
  852. intel_ring_advance(ring);
  853. }
  854. }
  855. static int
  856. blt_ring_add_request(struct intel_ring_buffer *ring,
  857. u32 *result)
  858. {
  859. u32 seqno;
  860. int ret;
  861. ret = blt_ring_begin(ring, 4);
  862. if (ret)
  863. return ret;
  864. seqno = i915_gem_get_seqno(ring->dev);
  865. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  866. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  867. intel_ring_emit(ring, seqno);
  868. intel_ring_emit(ring, MI_USER_INTERRUPT);
  869. intel_ring_advance(ring);
  870. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  871. *result = seqno;
  872. return 0;
  873. }
  874. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  875. {
  876. if (!ring->private)
  877. return;
  878. i915_gem_object_unpin(ring->private);
  879. drm_gem_object_unreference(ring->private);
  880. ring->private = NULL;
  881. }
  882. static const struct intel_ring_buffer gen6_blt_ring = {
  883. .name = "blt ring",
  884. .id = RING_BLT,
  885. .mmio_base = BLT_RING_BASE,
  886. .size = 32 * PAGE_SIZE,
  887. .init = blt_ring_init,
  888. .write_tail = ring_write_tail,
  889. .flush = blt_ring_flush,
  890. .add_request = blt_ring_add_request,
  891. .get_seqno = ring_status_page_get_seqno,
  892. .user_irq_get = blt_ring_get_user_irq,
  893. .user_irq_put = blt_ring_put_user_irq,
  894. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  895. .cleanup = blt_ring_cleanup,
  896. };
  897. int intel_init_render_ring_buffer(struct drm_device *dev)
  898. {
  899. drm_i915_private_t *dev_priv = dev->dev_private;
  900. dev_priv->render_ring = render_ring;
  901. if (!I915_NEED_GFX_HWS(dev)) {
  902. dev_priv->render_ring.status_page.page_addr
  903. = dev_priv->status_page_dmah->vaddr;
  904. memset(dev_priv->render_ring.status_page.page_addr,
  905. 0, PAGE_SIZE);
  906. }
  907. return intel_init_ring_buffer(dev, &dev_priv->render_ring);
  908. }
  909. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  910. {
  911. drm_i915_private_t *dev_priv = dev->dev_private;
  912. if (IS_GEN6(dev))
  913. dev_priv->bsd_ring = gen6_bsd_ring;
  914. else
  915. dev_priv->bsd_ring = bsd_ring;
  916. return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
  917. }
  918. int intel_init_blt_ring_buffer(struct drm_device *dev)
  919. {
  920. drm_i915_private_t *dev_priv = dev->dev_private;
  921. dev_priv->blt_ring = gen6_blt_ring;
  922. return intel_init_ring_buffer(dev, &dev_priv->blt_ring);
  923. }