board-mop500-pins.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * License terms: GNU General Public License (GPL) version 2
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/bug.h>
  9. #include <linux/string.h>
  10. #include <linux/pinctrl/machine.h>
  11. #include <linux/pinctrl/pinconf-generic.h>
  12. #include <linux/platform_data/pinctrl-nomadik.h>
  13. #include <asm/mach-types.h>
  14. #include "pins-db8500.h"
  15. #include "board-mop500.h"
  16. enum custom_pin_cfg_t {
  17. PINS_FOR_DEFAULT,
  18. PINS_FOR_U9500,
  19. };
  20. static enum custom_pin_cfg_t pinsfor;
  21. /* These simply sets bias for pins */
  22. #define BIAS(a,b) static unsigned long a[] = { b }
  23. BIAS(pd, PIN_PULL_DOWN);
  24. BIAS(in_nopull, PIN_INPUT_NOPULL);
  25. BIAS(in_nopull_slpm_nowkup, PIN_INPUT_NOPULL|PIN_SLPM_WAKEUP_DISABLE);
  26. BIAS(in_pu, PIN_INPUT_PULLUP);
  27. BIAS(in_pd, PIN_INPUT_PULLDOWN);
  28. BIAS(out_hi, PIN_OUTPUT_HIGH);
  29. BIAS(out_lo, PIN_OUTPUT_LOW);
  30. BIAS(out_lo_slpm_nowkup, PIN_OUTPUT_LOW|PIN_SLPM_WAKEUP_DISABLE);
  31. BIAS(abx500_out_lo, PIN_CONF_PACKED(PIN_CONFIG_OUTPUT, 0));
  32. BIAS(abx500_in_pd, PIN_CONF_PACKED(PIN_CONFIG_BIAS_PULL_DOWN, 1));
  33. BIAS(abx500_in_nopull, PIN_CONF_PACKED(PIN_CONFIG_BIAS_PULL_DOWN, 0));
  34. /* These also force them into GPIO mode */
  35. BIAS(gpio_in_pu, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED);
  36. BIAS(gpio_in_pd, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED);
  37. BIAS(gpio_in_pu_slpm_gpio_nopull, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
  38. BIAS(gpio_in_pd_slpm_gpio_nopull, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
  39. BIAS(gpio_out_hi, PIN_OUTPUT_HIGH|PIN_GPIOMODE_ENABLED);
  40. BIAS(gpio_out_lo, PIN_OUTPUT_LOW|PIN_GPIOMODE_ENABLED);
  41. /* Sleep modes */
  42. BIAS(slpm_in_nopull_wkup, PIN_SLEEPMODE_ENABLED|
  43. PIN_SLPM_DIR_INPUT|PIN_SLPM_PULL_NONE|PIN_SLPM_WAKEUP_ENABLE);
  44. BIAS(slpm_in_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  45. PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  46. BIAS(slpm_in_wkup_pdis_en, PIN_SLEEPMODE_ENABLED|
  47. PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_ENABLED);
  48. BIAS(slpm_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  49. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  50. BIAS(slpm_wkup_pdis_en, PIN_SLEEPMODE_ENABLED|
  51. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_ENABLED);
  52. BIAS(slpm_out_lo_pdis, PIN_SLEEPMODE_ENABLED|
  53. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_DISABLE|PIN_SLPM_PDIS_DISABLED);
  54. BIAS(slpm_out_lo_wkup, PIN_SLEEPMODE_ENABLED|
  55. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_ENABLE);
  56. BIAS(slpm_out_lo_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  57. PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  58. BIAS(slpm_out_hi_wkup_pdis, PIN_SLEEPMODE_ENABLED|PIN_SLPM_OUTPUT_HIGH|
  59. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  60. BIAS(slpm_in_nopull_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  61. PIN_SLPM_INPUT_NOPULL|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  62. BIAS(slpm_in_pu_wkup_pdis_en, PIN_SLEEPMODE_ENABLED|PIN_SLPM_INPUT_PULLUP|
  63. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_ENABLED);
  64. BIAS(slpm_out_wkup_pdis, PIN_SLEEPMODE_ENABLED|
  65. PIN_SLPM_DIR_OUTPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  66. BIAS(out_lo_wkup_pdis, PIN_SLPM_OUTPUT_LOW|
  67. PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
  68. BIAS(in_wkup_pdis_en, PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|
  69. PIN_SLPM_PDIS_ENABLED);
  70. BIAS(in_wkup_pdis, PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|
  71. PIN_SLPM_PDIS_DISABLED);
  72. BIAS(out_wkup_pdis, PIN_SLPM_DIR_OUTPUT|PIN_SLPM_WAKEUP_ENABLE|
  73. PIN_SLPM_PDIS_DISABLED);
  74. /* We use these to define hog settings that are always done on boot */
  75. #define DB8500_MUX_HOG(group,func) \
  76. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-db8500", group, func)
  77. #define DB8500_PIN_HOG(pin,conf) \
  78. PIN_MAP_CONFIGS_PIN_HOG_DEFAULT("pinctrl-db8500", pin, conf)
  79. /* These are default states associated with device and changed runtime */
  80. #define DB8500_MUX(group,func,dev) \
  81. PIN_MAP_MUX_GROUP_DEFAULT(dev, "pinctrl-db8500", group, func)
  82. #define DB8500_PIN(pin,conf,dev) \
  83. PIN_MAP_CONFIGS_PIN_DEFAULT(dev, "pinctrl-db8500", pin, conf)
  84. #define DB8500_PIN_IDLE(pin, conf, dev) \
  85. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_IDLE, "pinctrl-db8500", \
  86. pin, conf)
  87. #define DB8500_PIN_SLEEP(pin, conf, dev) \
  88. PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_SLEEP, "pinctrl-db8500", \
  89. pin, conf)
  90. #define DB8500_MUX_STATE(group, func, dev, state) \
  91. PIN_MAP_MUX_GROUP(dev, state, "pinctrl-db8500", group, func)
  92. #define DB8500_PIN_STATE(pin, conf, dev, state) \
  93. PIN_MAP_CONFIGS_PIN(dev, state, "pinctrl-db8500", pin, conf)
  94. #define AB8500_MUX_HOG(group, func) \
  95. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-ab8500.0", group, func)
  96. #define AB8500_PIN_HOG(pin, conf) \
  97. PIN_MAP_CONFIGS_PIN_HOG_DEFAULT("pinctrl-ab8500.0", pin, abx500_##conf)
  98. #define AB8500_MUX_STATE(group, func, dev, state) \
  99. PIN_MAP_MUX_GROUP(dev, state, "pinctrl-ab8500.0", group, func)
  100. #define AB8500_PIN_STATE(pin, conf, dev, state) \
  101. PIN_MAP_CONFIGS_PIN(dev, state, "pinctrl-ab8500.0", pin, abx500_##conf)
  102. #define AB8505_MUX_HOG(group, func) \
  103. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-ab8505.0", group, func)
  104. #define AB8505_PIN_HOG(pin, conf) \
  105. PIN_MAP_CONFIGS_PIN_HOG_DEFAULT("pinctrl-ab8505.0", pin, abx500_##conf)
  106. #define AB8505_MUX_STATE(group, func, dev, state) \
  107. PIN_MAP_MUX_GROUP(dev, state, "pinctrl-ab8505.0", group, func)
  108. #define AB8505_PIN_STATE(pin, conf, dev, state) \
  109. PIN_MAP_CONFIGS_PIN(dev, state, "pinctrl-ab8505.0", pin, abx500_##conf)
  110. static struct pinctrl_map __initdata ab8500_pinmap[] = {
  111. /* Sysclkreq2 */
  112. AB8500_MUX_STATE("sysclkreq2_d_1", "sysclkreq", "regulator.35", PINCTRL_STATE_DEFAULT),
  113. AB8500_PIN_STATE("GPIO1_T10", in_nopull, "regulator.35", PINCTRL_STATE_DEFAULT),
  114. /* sysclkreq2 disable, mux in gpio configured in input pulldown */
  115. AB8500_MUX_STATE("gpio1_a_1", "gpio", "regulator.35", PINCTRL_STATE_SLEEP),
  116. AB8500_PIN_STATE("GPIO1_T10", in_pd, "regulator.35", PINCTRL_STATE_SLEEP),
  117. /* pins 2 is muxed in GPIO, configured in INPUT PULL DOWN */
  118. AB8500_MUX_HOG("gpio2_a_1", "gpio"),
  119. AB8500_PIN_HOG("GPIO2_T9", in_pd),
  120. /* Sysclkreq4 */
  121. AB8500_MUX_STATE("sysclkreq4_d_1", "sysclkreq", "regulator.36", PINCTRL_STATE_DEFAULT),
  122. AB8500_PIN_STATE("GPIO3_U9", in_nopull, "regulator.36", PINCTRL_STATE_DEFAULT),
  123. /* sysclkreq4 disable, mux in gpio configured in input pulldown */
  124. AB8500_MUX_STATE("gpio3_a_1", "gpio", "regulator.36", PINCTRL_STATE_SLEEP),
  125. AB8500_PIN_STATE("GPIO3_U9", in_pd, "regulator.36", PINCTRL_STATE_SLEEP),
  126. /* pins 4 is muxed in GPIO, configured in INPUT PULL DOWN */
  127. AB8500_MUX_HOG("gpio4_a_1", "gpio"),
  128. AB8500_PIN_HOG("GPIO4_W2", in_pd),
  129. /*
  130. * pins 6,7,8 and 9 are muxed in YCBCR0123
  131. * configured in INPUT PULL UP
  132. */
  133. AB8500_MUX_HOG("ycbcr0123_d_1", "ycbcr"),
  134. AB8500_PIN_HOG("GPIO6_Y18", in_nopull),
  135. AB8500_PIN_HOG("GPIO7_AA20", in_nopull),
  136. AB8500_PIN_HOG("GPIO8_W18", in_nopull),
  137. AB8500_PIN_HOG("GPIO9_AA19", in_nopull),
  138. /*
  139. * pins 10,11,12 and 13 are muxed in GPIO
  140. * configured in INPUT PULL DOWN
  141. */
  142. AB8500_MUX_HOG("gpio10_d_1", "gpio"),
  143. AB8500_PIN_HOG("GPIO10_U17", in_pd),
  144. AB8500_MUX_HOG("gpio11_d_1", "gpio"),
  145. AB8500_PIN_HOG("GPIO11_AA18", in_pd),
  146. AB8500_MUX_HOG("gpio12_d_1", "gpio"),
  147. AB8500_PIN_HOG("GPIO12_U16", in_pd),
  148. AB8500_MUX_HOG("gpio13_d_1", "gpio"),
  149. AB8500_PIN_HOG("GPIO13_W17", in_pd),
  150. /*
  151. * pins 14,15 are muxed in PWM1 and PWM2
  152. * configured in INPUT PULL DOWN
  153. */
  154. AB8500_MUX_HOG("pwmout1_d_1", "pwmout"),
  155. AB8500_PIN_HOG("GPIO14_F14", in_pd),
  156. AB8500_MUX_HOG("pwmout2_d_1", "pwmout"),
  157. AB8500_PIN_HOG("GPIO15_B17", in_pd),
  158. /*
  159. * pins 16 is muxed in GPIO
  160. * configured in INPUT PULL DOWN
  161. */
  162. AB8500_MUX_HOG("gpio16_a_1", "gpio"),
  163. AB8500_PIN_HOG("GPIO14_F14", in_pd),
  164. /*
  165. * pins 17,18,19 and 20 are muxed in AUDIO interface 1
  166. * configured in INPUT PULL DOWN
  167. */
  168. AB8500_MUX_HOG("adi1_d_1", "adi1"),
  169. AB8500_PIN_HOG("GPIO17_P5", in_pd),
  170. AB8500_PIN_HOG("GPIO18_R5", in_pd),
  171. AB8500_PIN_HOG("GPIO19_U5", in_pd),
  172. AB8500_PIN_HOG("GPIO20_T5", in_pd),
  173. /*
  174. * pins 21,22 and 23 are muxed in USB UICC
  175. * configured in INPUT PULL DOWN
  176. */
  177. AB8500_MUX_HOG("usbuicc_d_1", "usbuicc"),
  178. AB8500_PIN_HOG("GPIO21_H19", in_pd),
  179. AB8500_PIN_HOG("GPIO22_G20", in_pd),
  180. AB8500_PIN_HOG("GPIO23_G19", in_pd),
  181. /*
  182. * pins 24,25 are muxed in GPIO
  183. * configured in INPUT PULL DOWN
  184. */
  185. AB8500_MUX_HOG("gpio24_a_1", "gpio"),
  186. AB8500_PIN_HOG("GPIO24_T14", in_pd),
  187. AB8500_MUX_HOG("gpio25_a_1", "gpio"),
  188. AB8500_PIN_HOG("GPIO25_R16", in_pd),
  189. /*
  190. * pins 26 is muxed in GPIO
  191. * configured in OUTPUT LOW
  192. */
  193. AB8500_MUX_HOG("gpio26_d_1", "gpio"),
  194. AB8500_PIN_HOG("GPIO26_M16", out_lo),
  195. /*
  196. * pins 27,28 are muxed in DMIC12
  197. * configured in INPUT PULL DOWN
  198. */
  199. AB8500_MUX_HOG("dmic12_d_1", "dmic"),
  200. AB8500_PIN_HOG("GPIO27_J6", in_pd),
  201. AB8500_PIN_HOG("GPIO28_K6", in_pd),
  202. /*
  203. * pins 29,30 are muxed in DMIC34
  204. * configured in INPUT PULL DOWN
  205. */
  206. AB8500_MUX_HOG("dmic34_d_1", "dmic"),
  207. AB8500_PIN_HOG("GPIO29_G6", in_pd),
  208. AB8500_PIN_HOG("GPIO30_H6", in_pd),
  209. /*
  210. * pins 31,32 are muxed in DMIC56
  211. * configured in INPUT PULL DOWN
  212. */
  213. AB8500_MUX_HOG("dmic56_d_1", "dmic"),
  214. AB8500_PIN_HOG("GPIO31_F5", in_pd),
  215. AB8500_PIN_HOG("GPIO32_G5", in_pd),
  216. /*
  217. * pins 34 is muxed in EXTCPENA
  218. * configured INPUT PULL DOWN
  219. */
  220. AB8500_MUX_HOG("extcpena_d_1", "extcpena"),
  221. AB8500_PIN_HOG("GPIO34_R17", in_pd),
  222. /*
  223. * pins 35 is muxed in GPIO
  224. * configured in OUTPUT LOW
  225. */
  226. AB8500_MUX_HOG("gpio35_d_1", "gpio"),
  227. AB8500_PIN_HOG("GPIO35_W15", in_pd),
  228. /*
  229. * pins 36,37,38 and 39 are muxed in GPIO
  230. * configured in INPUT PULL DOWN
  231. */
  232. AB8500_MUX_HOG("gpio36_a_1", "gpio"),
  233. AB8500_PIN_HOG("GPIO36_A17", in_pd),
  234. AB8500_MUX_HOG("gpio37_a_1", "gpio"),
  235. AB8500_PIN_HOG("GPIO37_E15", in_pd),
  236. AB8500_MUX_HOG("gpio38_a_1", "gpio"),
  237. AB8500_PIN_HOG("GPIO38_C17", in_pd),
  238. AB8500_MUX_HOG("gpio39_a_1", "gpio"),
  239. AB8500_PIN_HOG("GPIO39_E16", in_pd),
  240. /*
  241. * pins 40 and 41 are muxed in MODCSLSDA
  242. * configured INPUT PULL DOWN
  243. */
  244. AB8500_MUX_HOG("modsclsda_d_1", "modsclsda"),
  245. AB8500_PIN_HOG("GPIO40_T19", in_pd),
  246. AB8500_PIN_HOG("GPIO41_U19", in_pd),
  247. /*
  248. * pins 42 is muxed in GPIO
  249. * configured INPUT PULL DOWN
  250. */
  251. AB8500_MUX_HOG("gpio42_a_1", "gpio"),
  252. AB8500_PIN_HOG("GPIO42_U2", in_pd),
  253. };
  254. static struct pinctrl_map __initdata ab8505_pinmap[] = {
  255. /* Sysclkreq2 */
  256. AB8505_MUX_STATE("sysclkreq2_d_1", "sysclkreq", "regulator.36", PINCTRL_STATE_DEFAULT),
  257. AB8505_PIN_STATE("GPIO1_N4", in_nopull, "regulator.36", PINCTRL_STATE_DEFAULT),
  258. /* sysclkreq2 disable, mux in gpio configured in input pulldown */
  259. AB8505_MUX_STATE("gpio1_a_1", "gpio", "regulator.36", PINCTRL_STATE_SLEEP),
  260. AB8505_PIN_STATE("GPIO1_N4", in_pd, "regulator.36", PINCTRL_STATE_SLEEP),
  261. /* pins 2 is muxed in GPIO, configured in INPUT PULL DOWN */
  262. AB8505_MUX_HOG("gpio2_a_1", "gpio"),
  263. AB8505_PIN_HOG("GPIO2_R5", in_pd),
  264. /* Sysclkreq4 */
  265. AB8505_MUX_STATE("sysclkreq4_d_1", "sysclkreq", "regulator.37", PINCTRL_STATE_DEFAULT),
  266. AB8505_PIN_STATE("GPIO3_P5", in_nopull, "regulator.37", PINCTRL_STATE_DEFAULT),
  267. /* sysclkreq4 disable, mux in gpio configured in input pulldown */
  268. AB8505_MUX_STATE("gpio3_a_1", "gpio", "regulator.37", PINCTRL_STATE_SLEEP),
  269. AB8505_PIN_STATE("GPIO3_P5", in_pd, "regulator.37", PINCTRL_STATE_SLEEP),
  270. AB8505_MUX_HOG("gpio10_d_1", "gpio"),
  271. AB8505_PIN_HOG("GPIO10_B16", in_pd),
  272. AB8505_MUX_HOG("gpio11_d_1", "gpio"),
  273. AB8505_PIN_HOG("GPIO11_B17", in_pd),
  274. AB8505_MUX_HOG("gpio13_d_1", "gpio"),
  275. AB8505_PIN_HOG("GPIO13_D17", in_nopull),
  276. AB8505_MUX_HOG("pwmout1_d_1", "pwmout"),
  277. AB8505_PIN_HOG("GPIO14_C16", in_pd),
  278. AB8505_MUX_HOG("adi2_d_1", "adi2"),
  279. AB8505_PIN_HOG("GPIO17_P2", in_pd),
  280. AB8505_PIN_HOG("GPIO18_N3", in_pd),
  281. AB8505_PIN_HOG("GPIO19_T1", in_pd),
  282. AB8505_PIN_HOG("GPIO20_P3", in_pd),
  283. AB8505_MUX_HOG("gpio34_a_1", "gpio"),
  284. AB8505_PIN_HOG("GPIO34_H14", in_pd),
  285. AB8505_MUX_HOG("modsclsda_d_1", "modsclsda"),
  286. AB8505_PIN_HOG("GPIO40_J15", in_pd),
  287. AB8505_PIN_HOG("GPIO41_J14", in_pd),
  288. AB8505_MUX_HOG("gpio50_d_1", "gpio"),
  289. AB8505_PIN_HOG("GPIO50_L4", in_nopull),
  290. AB8505_MUX_HOG("resethw_d_1", "resethw"),
  291. AB8505_PIN_HOG("GPIO52_D16", in_pd),
  292. AB8505_MUX_HOG("service_d_1", "service"),
  293. AB8505_PIN_HOG("GPIO53_D15", in_pd),
  294. };
  295. /* Pin control settings */
  296. static struct pinctrl_map __initdata mop500_family_pinmap[] = {
  297. /*
  298. * uMSP0, mux in 4 pins, regular placement of RX/TX
  299. * explicitly set the pins to no pull
  300. */
  301. DB8500_MUX_HOG("msp0txrx_a_1", "msp0"),
  302. DB8500_MUX_HOG("msp0tfstck_a_1", "msp0"),
  303. DB8500_PIN_HOG("GPIO12_AC4", in_nopull), /* TXD */
  304. DB8500_PIN_HOG("GPIO15_AC3", in_nopull), /* RXD */
  305. DB8500_PIN_HOG("GPIO13_AF3", in_nopull), /* TFS */
  306. DB8500_PIN_HOG("GPIO14_AE3", in_nopull), /* TCK */
  307. /* MSP2 for HDMI, pull down TXD, TCK, TFS */
  308. DB8500_MUX_HOG("msp2_a_1", "msp2"),
  309. DB8500_PIN_HOG("GPIO193_AH27", in_pd), /* TXD */
  310. DB8500_PIN_HOG("GPIO194_AF27", in_pd), /* TCK */
  311. DB8500_PIN_HOG("GPIO195_AG28", in_pd), /* TFS */
  312. DB8500_PIN_HOG("GPIO196_AG26", out_lo), /* RXD */
  313. /*
  314. * LCD, set TE0 (using LCD VSI0) and D14 (touch screen interrupt) to
  315. * pull-up
  316. * TODO: is this really correct? Snowball doesn't have a LCD.
  317. */
  318. DB8500_MUX_HOG("lcdvsi0_a_1", "lcd"),
  319. DB8500_PIN_HOG("GPIO68_E1", in_pu),
  320. DB8500_PIN_HOG("GPIO84_C2", gpio_in_pu),
  321. /*
  322. * STMPE1601/tc35893 keypad IRQ GPIO 218
  323. * TODO: set for snowball and HREF really??
  324. */
  325. DB8500_PIN_HOG("GPIO218_AH11", gpio_in_pu),
  326. /*
  327. * UART0, we do not mux in u0 here.
  328. * uart-0 pins gpio configuration should be kept intact to prevent
  329. * a glitch in tx line when the tty dev is opened. Later these pins
  330. * are configured by uart driver
  331. */
  332. DB8500_PIN_HOG("GPIO0_AJ5", in_pu), /* CTS */
  333. DB8500_PIN_HOG("GPIO1_AJ3", out_hi), /* RTS */
  334. DB8500_PIN_HOG("GPIO2_AH4", in_pu), /* RXD */
  335. DB8500_PIN_HOG("GPIO3_AH3", out_hi), /* TXD */
  336. /*
  337. * Mux in UART2 on altfunction C and set pull-ups.
  338. * TODO: is this used on U8500 variants and Snowball really?
  339. * The setting on GPIO31 conflicts with magnetometer use on hrefv60
  340. */
  341. /* default state for UART2 */
  342. DB8500_MUX("u2rxtx_c_1", "u2", "uart2"),
  343. DB8500_PIN("GPIO29_W2", in_pu, "uart2"), /* RXD */
  344. DB8500_PIN("GPIO30_W3", out_hi, "uart2"), /* TXD */
  345. /* Sleep state for UART2 */
  346. DB8500_PIN_SLEEP("GPIO29_W2", in_wkup_pdis, "uart2"),
  347. DB8500_PIN_SLEEP("GPIO30_W3", out_wkup_pdis, "uart2"),
  348. /*
  349. * The following pin sets were known as "runtime pins" before being
  350. * converted to the pinctrl model. Here we model them as "default"
  351. * states.
  352. */
  353. /* Mux in UART0 after initialization */
  354. DB8500_MUX("u0_a_1", "u0", "uart0"),
  355. DB8500_PIN("GPIO0_AJ5", in_pu, "uart0"), /* CTS */
  356. DB8500_PIN("GPIO1_AJ3", out_hi, "uart0"), /* RTS */
  357. DB8500_PIN("GPIO2_AH4", in_pu, "uart0"), /* RXD */
  358. DB8500_PIN("GPIO3_AH3", out_hi, "uart0"), /* TXD */
  359. /* Sleep state for UART0 */
  360. DB8500_PIN_SLEEP("GPIO0_AJ5", slpm_in_wkup_pdis, "uart0"),
  361. DB8500_PIN_SLEEP("GPIO1_AJ3", slpm_out_hi_wkup_pdis, "uart0"),
  362. DB8500_PIN_SLEEP("GPIO2_AH4", slpm_in_wkup_pdis, "uart0"),
  363. DB8500_PIN_SLEEP("GPIO3_AH3", slpm_out_wkup_pdis, "uart0"),
  364. /* Mux in UART1 after initialization */
  365. DB8500_MUX("u1rxtx_a_1", "u1", "uart1"),
  366. DB8500_PIN("GPIO4_AH6", in_pu, "uart1"), /* RXD */
  367. DB8500_PIN("GPIO5_AG6", out_hi, "uart1"), /* TXD */
  368. /* Sleep state for UART1 */
  369. DB8500_PIN_SLEEP("GPIO4_AH6", slpm_in_wkup_pdis, "uart1"),
  370. DB8500_PIN_SLEEP("GPIO5_AG6", slpm_out_wkup_pdis, "uart1"),
  371. /* MSP1 for ALSA codec */
  372. DB8500_MUX_HOG("msp1txrx_a_1", "msp1"),
  373. DB8500_MUX_HOG("msp1_a_1", "msp1"),
  374. DB8500_PIN_HOG("GPIO33_AF2", out_lo_slpm_nowkup),
  375. DB8500_PIN_HOG("GPIO34_AE1", in_nopull_slpm_nowkup),
  376. DB8500_PIN_HOG("GPIO35_AE2", in_nopull_slpm_nowkup),
  377. DB8500_PIN_HOG("GPIO36_AG2", in_nopull_slpm_nowkup),
  378. /* Mux in LCD data lines 8 thru 11 and LCDA CLK for MCDE TVOUT */
  379. DB8500_MUX("lcd_d8_d11_a_1", "lcd", "mcde-tvout"),
  380. DB8500_MUX("lcdaclk_b_1", "lcda", "mcde-tvout"),
  381. /* Mux in LCD VSI1 and pull it up for MCDE HDMI output */
  382. DB8500_MUX("lcdvsi1_a_1", "lcd", "0-0070"),
  383. DB8500_PIN("GPIO69_E2", in_pu, "0-0070"),
  384. /* LCD VSI1 sleep state */
  385. DB8500_PIN_SLEEP("GPIO69_E2", slpm_in_wkup_pdis, "0-0070"),
  386. /* Mux in i2c0 block, default state */
  387. DB8500_MUX("i2c0_a_1", "i2c0", "nmk-i2c.0"),
  388. /* i2c0 sleep state */
  389. DB8500_PIN_SLEEP("GPIO147_C15", slpm_in_nopull_wkup_pdis, "nmk-i2c.0"), /* SDA */
  390. DB8500_PIN_SLEEP("GPIO148_B16", slpm_in_nopull_wkup_pdis, "nmk-i2c.0"), /* SCL */
  391. /* Mux in i2c1 block, default state */
  392. DB8500_MUX("i2c1_b_2", "i2c1", "nmk-i2c.1"),
  393. /* i2c1 sleep state */
  394. DB8500_PIN_SLEEP("GPIO16_AD3", slpm_in_nopull_wkup_pdis, "nmk-i2c.1"), /* SDA */
  395. DB8500_PIN_SLEEP("GPIO17_AD4", slpm_in_nopull_wkup_pdis, "nmk-i2c.1"), /* SCL */
  396. /* Mux in i2c2 block, default state */
  397. DB8500_MUX("i2c2_b_2", "i2c2", "nmk-i2c.2"),
  398. /* i2c2 sleep state */
  399. DB8500_PIN_SLEEP("GPIO10_AF5", slpm_in_nopull_wkup_pdis, "nmk-i2c.2"), /* SDA */
  400. DB8500_PIN_SLEEP("GPIO11_AG4", slpm_in_nopull_wkup_pdis, "nmk-i2c.2"), /* SCL */
  401. /* Mux in i2c3 block, default state */
  402. DB8500_MUX("i2c3_c_2", "i2c3", "nmk-i2c.3"),
  403. /* i2c3 sleep state */
  404. DB8500_PIN_SLEEP("GPIO229_AG7", slpm_in_nopull_wkup_pdis, "nmk-i2c.3"), /* SDA */
  405. DB8500_PIN_SLEEP("GPIO230_AF7", slpm_in_nopull_wkup_pdis, "nmk-i2c.3"), /* SCL */
  406. /* Mux in SDI0 (here called MC0) used for removable MMC/SD/SDIO cards */
  407. DB8500_MUX("mc0_a_1", "mc0", "sdi0"),
  408. DB8500_PIN("GPIO18_AC2", out_hi, "sdi0"), /* CMDDIR */
  409. DB8500_PIN("GPIO19_AC1", out_hi, "sdi0"), /* DAT0DIR */
  410. DB8500_PIN("GPIO20_AB4", out_hi, "sdi0"), /* DAT2DIR */
  411. DB8500_PIN("GPIO22_AA3", in_nopull, "sdi0"), /* FBCLK */
  412. DB8500_PIN("GPIO23_AA4", out_lo, "sdi0"), /* CLK */
  413. DB8500_PIN("GPIO24_AB2", in_pu, "sdi0"), /* CMD */
  414. DB8500_PIN("GPIO25_Y4", in_pu, "sdi0"), /* DAT0 */
  415. DB8500_PIN("GPIO26_Y2", in_pu, "sdi0"), /* DAT1 */
  416. DB8500_PIN("GPIO27_AA2", in_pu, "sdi0"), /* DAT2 */
  417. DB8500_PIN("GPIO28_AA1", in_pu, "sdi0"), /* DAT3 */
  418. /* SDI0 sleep state */
  419. DB8500_PIN_SLEEP("GPIO18_AC2", slpm_out_hi_wkup_pdis, "sdi0"),
  420. DB8500_PIN_SLEEP("GPIO19_AC1", slpm_out_hi_wkup_pdis, "sdi0"),
  421. DB8500_PIN_SLEEP("GPIO20_AB4", slpm_out_hi_wkup_pdis, "sdi0"),
  422. DB8500_PIN_SLEEP("GPIO22_AA3", slpm_in_wkup_pdis, "sdi0"),
  423. DB8500_PIN_SLEEP("GPIO23_AA4", slpm_out_lo_wkup_pdis, "sdi0"),
  424. DB8500_PIN_SLEEP("GPIO24_AB2", slpm_in_wkup_pdis, "sdi0"),
  425. DB8500_PIN_SLEEP("GPIO25_Y4", slpm_in_wkup_pdis, "sdi0"),
  426. DB8500_PIN_SLEEP("GPIO26_Y2", slpm_in_wkup_pdis, "sdi0"),
  427. DB8500_PIN_SLEEP("GPIO27_AA2", slpm_in_wkup_pdis, "sdi0"),
  428. DB8500_PIN_SLEEP("GPIO28_AA1", slpm_in_wkup_pdis, "sdi0"),
  429. /* Mux in SDI1 (here called MC1) used for SDIO for CW1200 WLAN */
  430. DB8500_MUX("mc1_a_1", "mc1", "sdi1"),
  431. DB8500_PIN("GPIO208_AH16", out_lo, "sdi1"), /* CLK */
  432. DB8500_PIN("GPIO209_AG15", in_nopull, "sdi1"), /* FBCLK */
  433. DB8500_PIN("GPIO210_AJ15", in_pu, "sdi1"), /* CMD */
  434. DB8500_PIN("GPIO211_AG14", in_pu, "sdi1"), /* DAT0 */
  435. DB8500_PIN("GPIO212_AF13", in_pu, "sdi1"), /* DAT1 */
  436. DB8500_PIN("GPIO213_AG13", in_pu, "sdi1"), /* DAT2 */
  437. DB8500_PIN("GPIO214_AH15", in_pu, "sdi1"), /* DAT3 */
  438. /* SDI1 sleep state */
  439. DB8500_PIN_SLEEP("GPIO208_AH16", slpm_out_lo_wkup_pdis, "sdi1"), /* CLK */
  440. DB8500_PIN_SLEEP("GPIO209_AG15", slpm_in_wkup_pdis, "sdi1"), /* FBCLK */
  441. DB8500_PIN_SLEEP("GPIO210_AJ15", slpm_in_wkup_pdis, "sdi1"), /* CMD */
  442. DB8500_PIN_SLEEP("GPIO211_AG14", slpm_in_wkup_pdis, "sdi1"), /* DAT0 */
  443. DB8500_PIN_SLEEP("GPIO212_AF13", slpm_in_wkup_pdis, "sdi1"), /* DAT1 */
  444. DB8500_PIN_SLEEP("GPIO213_AG13", slpm_in_wkup_pdis, "sdi1"), /* DAT2 */
  445. DB8500_PIN_SLEEP("GPIO214_AH15", slpm_in_wkup_pdis, "sdi1"), /* DAT3 */
  446. /* Mux in SDI2 (here called MC2) used for for PoP eMMC */
  447. DB8500_MUX("mc2_a_1", "mc2", "sdi2"),
  448. DB8500_PIN("GPIO128_A5", out_lo, "sdi2"), /* CLK */
  449. DB8500_PIN("GPIO129_B4", in_pu, "sdi2"), /* CMD */
  450. DB8500_PIN("GPIO130_C8", in_nopull, "sdi2"), /* FBCLK */
  451. DB8500_PIN("GPIO131_A12", in_pu, "sdi2"), /* DAT0 */
  452. DB8500_PIN("GPIO132_C10", in_pu, "sdi2"), /* DAT1 */
  453. DB8500_PIN("GPIO133_B10", in_pu, "sdi2"), /* DAT2 */
  454. DB8500_PIN("GPIO134_B9", in_pu, "sdi2"), /* DAT3 */
  455. DB8500_PIN("GPIO135_A9", in_pu, "sdi2"), /* DAT4 */
  456. DB8500_PIN("GPIO136_C7", in_pu, "sdi2"), /* DAT5 */
  457. DB8500_PIN("GPIO137_A7", in_pu, "sdi2"), /* DAT6 */
  458. DB8500_PIN("GPIO138_C5", in_pu, "sdi2"), /* DAT7 */
  459. /* SDI2 sleep state */
  460. DB8500_PIN_SLEEP("GPIO128_A5", out_lo_wkup_pdis, "sdi2"), /* CLK */
  461. DB8500_PIN_SLEEP("GPIO129_B4", in_wkup_pdis_en, "sdi2"), /* CMD */
  462. DB8500_PIN_SLEEP("GPIO130_C8", in_wkup_pdis_en, "sdi2"), /* FBCLK */
  463. DB8500_PIN_SLEEP("GPIO131_A12", in_wkup_pdis, "sdi2"), /* DAT0 */
  464. DB8500_PIN_SLEEP("GPIO132_C10", in_wkup_pdis, "sdi2"), /* DAT1 */
  465. DB8500_PIN_SLEEP("GPIO133_B10", in_wkup_pdis, "sdi2"), /* DAT2 */
  466. DB8500_PIN_SLEEP("GPIO134_B9", in_wkup_pdis, "sdi2"), /* DAT3 */
  467. DB8500_PIN_SLEEP("GPIO135_A9", in_wkup_pdis, "sdi2"), /* DAT4 */
  468. DB8500_PIN_SLEEP("GPIO136_C7", in_wkup_pdis, "sdi2"), /* DAT5 */
  469. DB8500_PIN_SLEEP("GPIO137_A7", in_wkup_pdis, "sdi2"), /* DAT6 */
  470. DB8500_PIN_SLEEP("GPIO138_C5", in_wkup_pdis, "sdi2"), /* DAT7 */
  471. /* Mux in SDI4 (here called MC4) used for for PCB-mounted eMMC */
  472. DB8500_MUX("mc4_a_1", "mc4", "sdi4"),
  473. DB8500_PIN("GPIO197_AH24", in_pu, "sdi4"), /* DAT3 */
  474. DB8500_PIN("GPIO198_AG25", in_pu, "sdi4"), /* DAT2 */
  475. DB8500_PIN("GPIO199_AH23", in_pu, "sdi4"), /* DAT1 */
  476. DB8500_PIN("GPIO200_AH26", in_pu, "sdi4"), /* DAT0 */
  477. DB8500_PIN("GPIO201_AF24", in_pu, "sdi4"), /* CMD */
  478. DB8500_PIN("GPIO202_AF25", in_nopull, "sdi4"), /* FBCLK */
  479. DB8500_PIN("GPIO203_AE23", out_lo, "sdi4"), /* CLK */
  480. DB8500_PIN("GPIO204_AF23", in_pu, "sdi4"), /* DAT7 */
  481. DB8500_PIN("GPIO205_AG23", in_pu, "sdi4"), /* DAT6 */
  482. DB8500_PIN("GPIO206_AG24", in_pu, "sdi4"), /* DAT5 */
  483. DB8500_PIN("GPIO207_AJ23", in_pu, "sdi4"), /* DAT4 */
  484. /*SDI4 sleep state */
  485. DB8500_PIN_SLEEP("GPIO197_AH24", slpm_in_wkup_pdis, "sdi4"), /* DAT3 */
  486. DB8500_PIN_SLEEP("GPIO198_AG25", slpm_in_wkup_pdis, "sdi4"), /* DAT2 */
  487. DB8500_PIN_SLEEP("GPIO199_AH23", slpm_in_wkup_pdis, "sdi4"), /* DAT1 */
  488. DB8500_PIN_SLEEP("GPIO200_AH26", slpm_in_wkup_pdis, "sdi4"), /* DAT0 */
  489. DB8500_PIN_SLEEP("GPIO201_AF24", slpm_in_wkup_pdis, "sdi4"), /* CMD */
  490. DB8500_PIN_SLEEP("GPIO202_AF25", slpm_in_wkup_pdis, "sdi4"), /* FBCLK */
  491. DB8500_PIN_SLEEP("GPIO203_AE23", slpm_out_lo_wkup_pdis, "sdi4"), /* CLK */
  492. DB8500_PIN_SLEEP("GPIO204_AF23", slpm_in_wkup_pdis, "sdi4"), /* DAT7 */
  493. DB8500_PIN_SLEEP("GPIO205_AG23", slpm_in_wkup_pdis, "sdi4"), /* DAT6 */
  494. DB8500_PIN_SLEEP("GPIO206_AG24", slpm_in_wkup_pdis, "sdi4"), /* DAT5 */
  495. DB8500_PIN_SLEEP("GPIO207_AJ23", slpm_in_wkup_pdis, "sdi4"), /* DAT4 */
  496. /* Mux in USB pins, drive STP high */
  497. /* USB default state */
  498. DB8500_MUX("usb_a_1", "usb", "ab8500-usb.0"),
  499. DB8500_PIN("GPIO257_AE29", out_hi, "ab8500-usb.0"), /* STP */
  500. /* USB sleep state */
  501. DB8500_PIN_SLEEP("GPIO256_AF28", slpm_wkup_pdis_en, "ab8500-usb.0"), /* NXT */
  502. DB8500_PIN_SLEEP("GPIO257_AE29", slpm_out_hi_wkup_pdis, "ab8500-usb.0"), /* STP */
  503. DB8500_PIN_SLEEP("GPIO258_AD29", slpm_wkup_pdis_en, "ab8500-usb.0"), /* XCLK */
  504. DB8500_PIN_SLEEP("GPIO259_AC29", slpm_wkup_pdis_en, "ab8500-usb.0"), /* DIR */
  505. DB8500_PIN_SLEEP("GPIO260_AD28", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT7 */
  506. DB8500_PIN_SLEEP("GPIO261_AD26", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT6 */
  507. DB8500_PIN_SLEEP("GPIO262_AE26", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT5 */
  508. DB8500_PIN_SLEEP("GPIO263_AG29", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT4 */
  509. DB8500_PIN_SLEEP("GPIO264_AE27", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT3 */
  510. DB8500_PIN_SLEEP("GPIO265_AD27", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT2 */
  511. DB8500_PIN_SLEEP("GPIO266_AC28", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT1 */
  512. DB8500_PIN_SLEEP("GPIO267_AC27", slpm_in_wkup_pdis_en, "ab8500-usb.0"), /* DAT0 */
  513. /* Mux in SPI2 pins on the "other C1" altfunction */
  514. DB8500_MUX("spi2_oc1_2", "spi2", "spi2"),
  515. DB8500_PIN("GPIO216_AG12", gpio_out_hi, "spi2"), /* FRM */
  516. DB8500_PIN("GPIO218_AH11", in_pd, "spi2"), /* RXD */
  517. DB8500_PIN("GPIO215_AH13", out_lo, "spi2"), /* TXD */
  518. DB8500_PIN("GPIO217_AH12", out_lo, "spi2"), /* CLK */
  519. /* SPI2 idle state */
  520. DB8500_PIN_IDLE("GPIO218_AH11", slpm_in_wkup_pdis, "spi2"), /* RXD */
  521. DB8500_PIN_IDLE("GPIO215_AH13", slpm_out_lo_wkup_pdis, "spi2"), /* TXD */
  522. DB8500_PIN_IDLE("GPIO217_AH12", slpm_wkup_pdis, "spi2"), /* CLK */
  523. /* SPI2 sleep state */
  524. DB8500_PIN_SLEEP("GPIO216_AG12", slpm_in_wkup_pdis, "spi2"), /* FRM */
  525. DB8500_PIN_SLEEP("GPIO218_AH11", slpm_in_wkup_pdis, "spi2"), /* RXD */
  526. DB8500_PIN_SLEEP("GPIO215_AH13", slpm_out_lo_wkup_pdis, "spi2"), /* TXD */
  527. DB8500_PIN_SLEEP("GPIO217_AH12", slpm_wkup_pdis, "spi2"), /* CLK */
  528. /* ske default state */
  529. DB8500_MUX("kp_a_2", "kp", "nmk-ske-keypad"),
  530. DB8500_PIN("GPIO153_B17", in_pd, "nmk-ske-keypad"), /* I7 */
  531. DB8500_PIN("GPIO154_C16", in_pd, "nmk-ske-keypad"), /* I6 */
  532. DB8500_PIN("GPIO155_C19", in_pd, "nmk-ske-keypad"), /* I5 */
  533. DB8500_PIN("GPIO156_C17", in_pd, "nmk-ske-keypad"), /* I4 */
  534. DB8500_PIN("GPIO161_D21", in_pd, "nmk-ske-keypad"), /* I3 */
  535. DB8500_PIN("GPIO162_D20", in_pd, "nmk-ske-keypad"), /* I2 */
  536. DB8500_PIN("GPIO163_C20", in_pd, "nmk-ske-keypad"), /* I1 */
  537. DB8500_PIN("GPIO164_B21", in_pd, "nmk-ske-keypad"), /* I0 */
  538. DB8500_PIN("GPIO157_A18", out_lo, "nmk-ske-keypad"), /* O7 */
  539. DB8500_PIN("GPIO158_C18", out_lo, "nmk-ske-keypad"), /* O6 */
  540. DB8500_PIN("GPIO159_B19", out_lo, "nmk-ske-keypad"), /* O5 */
  541. DB8500_PIN("GPIO160_B20", out_lo, "nmk-ske-keypad"), /* O4 */
  542. DB8500_PIN("GPIO165_C21", out_lo, "nmk-ske-keypad"), /* O3 */
  543. DB8500_PIN("GPIO166_A22", out_lo, "nmk-ske-keypad"), /* O2 */
  544. DB8500_PIN("GPIO167_B24", out_lo, "nmk-ske-keypad"), /* O1 */
  545. DB8500_PIN("GPIO168_C22", out_lo, "nmk-ske-keypad"), /* O0 */
  546. /* ske sleep state */
  547. DB8500_PIN_SLEEP("GPIO153_B17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I7 */
  548. DB8500_PIN_SLEEP("GPIO154_C16", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I6 */
  549. DB8500_PIN_SLEEP("GPIO155_C19", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I5 */
  550. DB8500_PIN_SLEEP("GPIO156_C17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I4 */
  551. DB8500_PIN_SLEEP("GPIO161_D21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I3 */
  552. DB8500_PIN_SLEEP("GPIO162_D20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I2 */
  553. DB8500_PIN_SLEEP("GPIO163_C20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I1 */
  554. DB8500_PIN_SLEEP("GPIO164_B21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I0 */
  555. DB8500_PIN_SLEEP("GPIO157_A18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O7 */
  556. DB8500_PIN_SLEEP("GPIO158_C18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O6 */
  557. DB8500_PIN_SLEEP("GPIO159_B19", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O5 */
  558. DB8500_PIN_SLEEP("GPIO160_B20", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O4 */
  559. DB8500_PIN_SLEEP("GPIO165_C21", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O3 */
  560. DB8500_PIN_SLEEP("GPIO166_A22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O2 */
  561. DB8500_PIN_SLEEP("GPIO167_B24", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O1 */
  562. DB8500_PIN_SLEEP("GPIO168_C22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O0 */
  563. /* STM APE pins states */
  564. DB8500_MUX_STATE("stmape_c_1", "stmape",
  565. "stm", "ape_mipi34"),
  566. DB8500_PIN_STATE("GPIO70_G5", in_nopull,
  567. "stm", "ape_mipi34"), /* clk */
  568. DB8500_PIN_STATE("GPIO71_G4", in_nopull,
  569. "stm", "ape_mipi34"), /* dat3 */
  570. DB8500_PIN_STATE("GPIO72_H4", in_nopull,
  571. "stm", "ape_mipi34"), /* dat2 */
  572. DB8500_PIN_STATE("GPIO73_H3", in_nopull,
  573. "stm", "ape_mipi34"), /* dat1 */
  574. DB8500_PIN_STATE("GPIO74_J3", in_nopull,
  575. "stm", "ape_mipi34"), /* dat0 */
  576. DB8500_PIN_STATE("GPIO70_G5", slpm_out_lo_pdis,
  577. "stm", "ape_mipi34_sleep"), /* clk */
  578. DB8500_PIN_STATE("GPIO71_G4", slpm_out_lo_pdis,
  579. "stm", "ape_mipi34_sleep"), /* dat3 */
  580. DB8500_PIN_STATE("GPIO72_H4", slpm_out_lo_pdis,
  581. "stm", "ape_mipi34_sleep"), /* dat2 */
  582. DB8500_PIN_STATE("GPIO73_H3", slpm_out_lo_pdis,
  583. "stm", "ape_mipi34_sleep"), /* dat1 */
  584. DB8500_PIN_STATE("GPIO74_J3", slpm_out_lo_pdis,
  585. "stm", "ape_mipi34_sleep"), /* dat0 */
  586. DB8500_MUX_STATE("stmape_oc1_1", "stmape",
  587. "stm", "ape_microsd"),
  588. DB8500_PIN_STATE("GPIO23_AA4", in_nopull,
  589. "stm", "ape_microsd"), /* clk */
  590. DB8500_PIN_STATE("GPIO25_Y4", in_nopull,
  591. "stm", "ape_microsd"), /* dat0 */
  592. DB8500_PIN_STATE("GPIO26_Y2", in_nopull,
  593. "stm", "ape_microsd"), /* dat1 */
  594. DB8500_PIN_STATE("GPIO27_AA2", in_nopull,
  595. "stm", "ape_microsd"), /* dat2 */
  596. DB8500_PIN_STATE("GPIO28_AA1", in_nopull,
  597. "stm", "ape_microsd"), /* dat3 */
  598. DB8500_PIN_STATE("GPIO23_AA4", slpm_out_lo_wkup_pdis,
  599. "stm", "ape_microsd_sleep"), /* clk */
  600. DB8500_PIN_STATE("GPIO25_Y4", slpm_in_wkup_pdis,
  601. "stm", "ape_microsd_sleep"), /* dat0 */
  602. DB8500_PIN_STATE("GPIO26_Y2", slpm_in_wkup_pdis,
  603. "stm", "ape_microsd_sleep"), /* dat1 */
  604. DB8500_PIN_STATE("GPIO27_AA2", slpm_in_wkup_pdis,
  605. "stm", "ape_microsd_sleep"), /* dat2 */
  606. DB8500_PIN_STATE("GPIO28_AA1", slpm_in_wkup_pdis,
  607. "stm", "ape_microsd_sleep"), /* dat3 */
  608. /* STM Modem pins states */
  609. DB8500_MUX_STATE("stmmod_oc3_2", "stmmod",
  610. "stm", "mod_mipi34"),
  611. DB8500_MUX_STATE("uartmodrx_oc3_1", "uartmod",
  612. "stm", "mod_mipi34"),
  613. DB8500_MUX_STATE("uartmodtx_oc3_1", "uartmod",
  614. "stm", "mod_mipi34"),
  615. DB8500_PIN_STATE("GPIO70_G5", in_nopull,
  616. "stm", "mod_mipi34"), /* clk */
  617. DB8500_PIN_STATE("GPIO71_G4", in_nopull,
  618. "stm", "mod_mipi34"), /* dat3 */
  619. DB8500_PIN_STATE("GPIO72_H4", in_nopull,
  620. "stm", "mod_mipi34"), /* dat2 */
  621. DB8500_PIN_STATE("GPIO73_H3", in_nopull,
  622. "stm", "mod_mipi34"), /* dat1 */
  623. DB8500_PIN_STATE("GPIO74_J3", in_nopull,
  624. "stm", "mod_mipi34"), /* dat0 */
  625. DB8500_PIN_STATE("GPIO75_H2", in_pu,
  626. "stm", "mod_mipi34"), /* uartmod rx */
  627. DB8500_PIN_STATE("GPIO76_J2", out_lo,
  628. "stm", "mod_mipi34"), /* uartmod tx */
  629. DB8500_PIN_STATE("GPIO70_G5", slpm_out_lo_pdis,
  630. "stm", "mod_mipi34_sleep"), /* clk */
  631. DB8500_PIN_STATE("GPIO71_G4", slpm_out_lo_pdis,
  632. "stm", "mod_mipi34_sleep"), /* dat3 */
  633. DB8500_PIN_STATE("GPIO72_H4", slpm_out_lo_pdis,
  634. "stm", "mod_mipi34_sleep"), /* dat2 */
  635. DB8500_PIN_STATE("GPIO73_H3", slpm_out_lo_pdis,
  636. "stm", "mod_mipi34_sleep"), /* dat1 */
  637. DB8500_PIN_STATE("GPIO74_J3", slpm_out_lo_pdis,
  638. "stm", "mod_mipi34_sleep"), /* dat0 */
  639. DB8500_PIN_STATE("GPIO75_H2", slpm_in_wkup_pdis,
  640. "stm", "mod_mipi34_sleep"), /* uartmod rx */
  641. DB8500_PIN_STATE("GPIO76_J2", slpm_out_lo_wkup_pdis,
  642. "stm", "mod_mipi34_sleep"), /* uartmod tx */
  643. DB8500_MUX_STATE("stmmod_b_1", "stmmod",
  644. "stm", "mod_microsd"),
  645. DB8500_MUX_STATE("uartmodrx_oc3_1", "uartmod",
  646. "stm", "mod_microsd"),
  647. DB8500_MUX_STATE("uartmodtx_oc3_1", "uartmod",
  648. "stm", "mod_microsd"),
  649. DB8500_PIN_STATE("GPIO23_AA4", in_nopull,
  650. "stm", "mod_microsd"), /* clk */
  651. DB8500_PIN_STATE("GPIO25_Y4", in_nopull,
  652. "stm", "mod_microsd"), /* dat0 */
  653. DB8500_PIN_STATE("GPIO26_Y2", in_nopull,
  654. "stm", "mod_microsd"), /* dat1 */
  655. DB8500_PIN_STATE("GPIO27_AA2", in_nopull,
  656. "stm", "mod_microsd"), /* dat2 */
  657. DB8500_PIN_STATE("GPIO28_AA1", in_nopull,
  658. "stm", "mod_microsd"), /* dat3 */
  659. DB8500_PIN_STATE("GPIO75_H2", in_pu,
  660. "stm", "mod_microsd"), /* uartmod rx */
  661. DB8500_PIN_STATE("GPIO76_J2", out_lo,
  662. "stm", "mod_microsd"), /* uartmod tx */
  663. DB8500_PIN_STATE("GPIO23_AA4", slpm_out_lo_wkup_pdis,
  664. "stm", "mod_microsd_sleep"), /* clk */
  665. DB8500_PIN_STATE("GPIO25_Y4", slpm_in_wkup_pdis,
  666. "stm", "mod_microsd_sleep"), /* dat0 */
  667. DB8500_PIN_STATE("GPIO26_Y2", slpm_in_wkup_pdis,
  668. "stm", "mod_microsd_sleep"), /* dat1 */
  669. DB8500_PIN_STATE("GPIO27_AA2", slpm_in_wkup_pdis,
  670. "stm", "mod_microsd_sleep"), /* dat2 */
  671. DB8500_PIN_STATE("GPIO28_AA1", slpm_in_wkup_pdis,
  672. "stm", "mod_microsd_sleep"), /* dat3 */
  673. DB8500_PIN_STATE("GPIO75_H2", slpm_in_wkup_pdis,
  674. "stm", "mod_microsd_sleep"), /* uartmod rx */
  675. DB8500_PIN_STATE("GPIO76_J2", slpm_out_lo_wkup_pdis,
  676. "stm", "mod_microsd_sleep"), /* uartmod tx */
  677. /* STM dual Modem/APE pins state */
  678. DB8500_MUX_STATE("stmmod_oc3_2", "stmmod",
  679. "stm", "mod_mipi34_ape_mipi60"),
  680. DB8500_MUX_STATE("stmape_c_2", "stmape",
  681. "stm", "mod_mipi34_ape_mipi60"),
  682. DB8500_MUX_STATE("uartmodrx_oc3_1", "uartmod",
  683. "stm", "mod_mipi34_ape_mipi60"),
  684. DB8500_MUX_STATE("uartmodtx_oc3_1", "uartmod",
  685. "stm", "mod_mipi34_ape_mipi60"),
  686. DB8500_PIN_STATE("GPIO70_G5", in_nopull,
  687. "stm", "mod_mipi34_ape_mipi60"), /* clk */
  688. DB8500_PIN_STATE("GPIO71_G4", in_nopull,
  689. "stm", "mod_mipi34_ape_mipi60"), /* dat3 */
  690. DB8500_PIN_STATE("GPIO72_H4", in_nopull,
  691. "stm", "mod_mipi34_ape_mipi60"), /* dat2 */
  692. DB8500_PIN_STATE("GPIO73_H3", in_nopull,
  693. "stm", "mod_mipi34_ape_mipi60"), /* dat1 */
  694. DB8500_PIN_STATE("GPIO74_J3", in_nopull,
  695. "stm", "mod_mipi34_ape_mipi60"), /* dat0 */
  696. DB8500_PIN_STATE("GPIO75_H2", in_pu,
  697. "stm", "mod_mipi34_ape_mipi60"), /* uartmod rx */
  698. DB8500_PIN_STATE("GPIO76_J2", out_lo,
  699. "stm", "mod_mipi34_ape_mipi60"), /* uartmod tx */
  700. DB8500_PIN_STATE("GPIO155_C19", in_nopull,
  701. "stm", "mod_mipi34_ape_mipi60"), /* clk */
  702. DB8500_PIN_STATE("GPIO156_C17", in_nopull,
  703. "stm", "mod_mipi34_ape_mipi60"), /* dat3 */
  704. DB8500_PIN_STATE("GPIO157_A18", in_nopull,
  705. "stm", "mod_mipi34_ape_mipi60"), /* dat2 */
  706. DB8500_PIN_STATE("GPIO158_C18", in_nopull,
  707. "stm", "mod_mipi34_ape_mipi60"), /* dat1 */
  708. DB8500_PIN_STATE("GPIO159_B19", in_nopull,
  709. "stm", "mod_mipi34_ape_mipi60"), /* dat0 */
  710. DB8500_PIN_STATE("GPIO70_G5", slpm_out_lo_pdis,
  711. "stm", "mod_mipi34_ape_mipi60_sleep"), /* clk */
  712. DB8500_PIN_STATE("GPIO71_G4", slpm_out_lo_pdis,
  713. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat3 */
  714. DB8500_PIN_STATE("GPIO72_H4", slpm_out_lo_pdis,
  715. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat2 */
  716. DB8500_PIN_STATE("GPIO73_H3", slpm_out_lo_pdis,
  717. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat1 */
  718. DB8500_PIN_STATE("GPIO74_J3", slpm_out_lo_pdis,
  719. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat0 */
  720. DB8500_PIN_STATE("GPIO75_H2", slpm_in_wkup_pdis,
  721. "stm", "mod_mipi34_ape_mipi60_sleep"), /* uartmod rx */
  722. DB8500_PIN_STATE("GPIO76_J2", slpm_out_lo_wkup_pdis,
  723. "stm", "mod_mipi34_ape_mipi60_sleep"), /* uartmod tx */
  724. DB8500_PIN_STATE("GPIO155_C19", slpm_in_wkup_pdis,
  725. "stm", "mod_mipi34_ape_mipi60_sleep"), /* clk */
  726. DB8500_PIN_STATE("GPIO156_C17", slpm_in_wkup_pdis,
  727. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat3 */
  728. DB8500_PIN_STATE("GPIO157_A18", slpm_in_wkup_pdis,
  729. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat2 */
  730. DB8500_PIN_STATE("GPIO158_C18", slpm_in_wkup_pdis,
  731. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat1 */
  732. DB8500_PIN_STATE("GPIO159_B19", slpm_in_wkup_pdis,
  733. "stm", "mod_mipi34_ape_mipi60_sleep"), /* dat0 */
  734. };
  735. /*
  736. * These are specifically for the MOP500 and HREFP (pre-v60) version of the
  737. * board, which utilized a TC35892 GPIO expander instead of using a lot of
  738. * on-chip pins as the HREFv60 and later does.
  739. */
  740. static struct pinctrl_map __initdata mop500_pinmap[] = {
  741. /* Mux in SSP0, pull down RXD pin */
  742. DB8500_MUX_HOG("ssp0_a_1", "ssp0"),
  743. DB8500_PIN_HOG("GPIO145_C13", pd),
  744. /*
  745. * XENON Flashgun on image processor GPIO (controlled from image
  746. * processor firmware), mux in these image processor GPIO lines 0
  747. * (XENON_FLASH_ID) and 1 (XENON_READY) on altfunction C and pull up
  748. * the pins.
  749. */
  750. DB8500_MUX_HOG("ipgpio0_c_1", "ipgpio"),
  751. DB8500_MUX_HOG("ipgpio1_c_1", "ipgpio"),
  752. DB8500_PIN_HOG("GPIO6_AF6", in_pu),
  753. DB8500_PIN_HOG("GPIO7_AG5", in_pu),
  754. /* TC35892 IRQ, pull up the line, let the driver mux in the pin */
  755. DB8500_PIN_HOG("GPIO217_AH12", gpio_in_pu),
  756. /* Mux in UART1 and set the pull-ups */
  757. DB8500_MUX_HOG("u1rxtx_a_1", "u1"),
  758. DB8500_PIN_HOG("GPIO4_AH6", in_pu), /* RXD */
  759. DB8500_PIN_HOG("GPIO5_AG6", out_hi), /* TXD */
  760. /*
  761. * Runtime stuff: make it possible to mux in the SKE keypad
  762. * and bias the pins
  763. */
  764. /* ske default state */
  765. DB8500_MUX("kp_a_2", "kp", "nmk-ske-keypad"),
  766. DB8500_PIN("GPIO153_B17", in_pu, "nmk-ske-keypad"), /* I7 */
  767. DB8500_PIN("GPIO154_C16", in_pu, "nmk-ske-keypad"), /* I6 */
  768. DB8500_PIN("GPIO155_C19", in_pu, "nmk-ske-keypad"), /* I5 */
  769. DB8500_PIN("GPIO156_C17", in_pu, "nmk-ske-keypad"), /* I4 */
  770. DB8500_PIN("GPIO161_D21", in_pu, "nmk-ske-keypad"), /* I3 */
  771. DB8500_PIN("GPIO162_D20", in_pu, "nmk-ske-keypad"), /* I2 */
  772. DB8500_PIN("GPIO163_C20", in_pu, "nmk-ske-keypad"), /* I1 */
  773. DB8500_PIN("GPIO164_B21", in_pu, "nmk-ske-keypad"), /* I0 */
  774. DB8500_PIN("GPIO157_A18", out_lo, "nmk-ske-keypad"), /* O7 */
  775. DB8500_PIN("GPIO158_C18", out_lo, "nmk-ske-keypad"), /* O6 */
  776. DB8500_PIN("GPIO159_B19", out_lo, "nmk-ske-keypad"), /* O5 */
  777. DB8500_PIN("GPIO160_B20", out_lo, "nmk-ske-keypad"), /* O4 */
  778. DB8500_PIN("GPIO165_C21", out_lo, "nmk-ske-keypad"), /* O3 */
  779. DB8500_PIN("GPIO166_A22", out_lo, "nmk-ske-keypad"), /* O2 */
  780. DB8500_PIN("GPIO167_B24", out_lo, "nmk-ske-keypad"), /* O1 */
  781. DB8500_PIN("GPIO168_C22", out_lo, "nmk-ske-keypad"), /* O0 */
  782. /* ske sleep state */
  783. DB8500_PIN_SLEEP("GPIO153_B17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I7 */
  784. DB8500_PIN_SLEEP("GPIO154_C16", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I6 */
  785. DB8500_PIN_SLEEP("GPIO155_C19", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I5 */
  786. DB8500_PIN_SLEEP("GPIO156_C17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I4 */
  787. DB8500_PIN_SLEEP("GPIO161_D21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I3 */
  788. DB8500_PIN_SLEEP("GPIO162_D20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I2 */
  789. DB8500_PIN_SLEEP("GPIO163_C20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I1 */
  790. DB8500_PIN_SLEEP("GPIO164_B21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I0 */
  791. DB8500_PIN_SLEEP("GPIO157_A18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O7 */
  792. DB8500_PIN_SLEEP("GPIO158_C18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O6 */
  793. DB8500_PIN_SLEEP("GPIO159_B19", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O5 */
  794. DB8500_PIN_SLEEP("GPIO160_B20", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O4 */
  795. DB8500_PIN_SLEEP("GPIO165_C21", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O3 */
  796. DB8500_PIN_SLEEP("GPIO166_A22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O2 */
  797. DB8500_PIN_SLEEP("GPIO167_B24", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O1 */
  798. DB8500_PIN_SLEEP("GPIO168_C22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O0 */
  799. /* Mux in and drive the SDI0 DAT31DIR line high at runtime */
  800. DB8500_MUX("mc0dat31dir_a_1", "mc0", "sdi0"),
  801. DB8500_PIN("GPIO21_AB3", out_hi, "sdi0"),
  802. };
  803. /*
  804. * The HREFv60 series of platforms is using available pins on the DB8500
  805. * insteaf of the Toshiba I2C GPIO expander, reusing some pins like the SSP0
  806. * and SSP1 ports (previously connected to the AB8500) as generic GPIO lines.
  807. */
  808. static struct pinctrl_map __initdata hrefv60_pinmap[] = {
  809. /* Drive WLAN_ENA low */
  810. DB8500_PIN_HOG("GPIO85_D5", gpio_out_lo), /* WLAN_ENA */
  811. /*
  812. * XENON Flashgun on image processor GPIO (controlled from image
  813. * processor firmware), mux in these image processor GPIO lines 0
  814. * (XENON_FLASH_ID), 1 (XENON_READY) and there is an assistant
  815. * LED on IP GPIO 4 (XENON_EN2) on altfunction C, that need bias
  816. * from GPIO21 so pull up 0, 1 and drive 4 and GPIO21 low as output.
  817. */
  818. DB8500_MUX_HOG("ipgpio0_c_1", "ipgpio"),
  819. DB8500_MUX_HOG("ipgpio1_c_1", "ipgpio"),
  820. DB8500_MUX_HOG("ipgpio4_c_1", "ipgpio"),
  821. DB8500_PIN_HOG("GPIO6_AF6", in_pu), /* XENON_FLASH_ID */
  822. DB8500_PIN_HOG("GPIO7_AG5", in_pu), /* XENON_READY */
  823. DB8500_PIN_HOG("GPIO21_AB3", gpio_out_lo), /* XENON_EN1 */
  824. DB8500_PIN_HOG("GPIO64_F3", out_lo), /* XENON_EN2 */
  825. /* Magnetometer uses GPIO 31 and 32, pull these up/down respectively */
  826. DB8500_PIN_HOG("GPIO31_V3", gpio_in_pu), /* EN1 */
  827. DB8500_PIN_HOG("GPIO32_V2", gpio_in_pd), /* DRDY */
  828. /*
  829. * Display Interface 1 uses GPIO 65 for RST (reset).
  830. * Display Interface 2 uses GPIO 66 for RST (reset).
  831. * Drive DISP1 reset high (not reset), driver DISP2 reset low (reset)
  832. */
  833. DB8500_PIN_HOG("GPIO65_F1", gpio_out_hi), /* DISP1 NO RST */
  834. DB8500_PIN_HOG("GPIO66_G3", gpio_out_lo), /* DISP2 RST */
  835. /*
  836. * Touch screen uses GPIO 143 for RST1, GPIO 146 for RST2 and
  837. * GPIO 67 for interrupts. Pull-up the IRQ line and drive both
  838. * reset signals low.
  839. */
  840. DB8500_PIN_HOG("GPIO143_D12", gpio_out_lo), /* TOUCH_RST1 */
  841. DB8500_PIN_HOG("GPIO67_G2", gpio_in_pu), /* TOUCH_INT2 */
  842. DB8500_PIN_HOG("GPIO146_D13", gpio_out_lo), /* TOUCH_RST2 */
  843. /*
  844. * Drive D19-D23 for the ETM PTM trace interface low,
  845. * (presumably pins are unconnected therefore grounded here,
  846. * the "other alt C1" setting enables these pins)
  847. */
  848. DB8500_PIN_HOG("GPIO70_G5", gpio_out_lo),
  849. DB8500_PIN_HOG("GPIO71_G4", gpio_out_lo),
  850. DB8500_PIN_HOG("GPIO72_H4", gpio_out_lo),
  851. DB8500_PIN_HOG("GPIO73_H3", gpio_out_lo),
  852. DB8500_PIN_HOG("GPIO74_J3", gpio_out_lo),
  853. /* NAHJ CTRL on GPIO 76 to low, CTRL_INV on GPIO216 to high */
  854. DB8500_PIN_HOG("GPIO76_J2", gpio_out_lo), /* CTRL */
  855. DB8500_PIN_HOG("GPIO216_AG12", gpio_out_hi), /* CTRL_INV */
  856. /* NFC ENA and RESET to low, pulldown IRQ line */
  857. DB8500_PIN_HOG("GPIO77_H1", gpio_out_lo), /* NFC_ENA */
  858. DB8500_PIN_HOG("GPIO144_B13", gpio_in_pd), /* NFC_IRQ */
  859. DB8500_PIN_HOG("GPIO142_C11", gpio_out_lo), /* NFC_RESET */
  860. /*
  861. * SKE keyboard partly on alt A and partly on "Other alt C1"
  862. * Driver KP_O1,2,3,6,7 low and pull up KP_I 0,2,3 for three
  863. * rows of 6 keys, then pull up force sensing interrup and
  864. * drive reset and force sensing WU low.
  865. */
  866. DB8500_MUX_HOG("kp_a_1", "kp"),
  867. DB8500_MUX_HOG("kp_oc1_1", "kp"),
  868. DB8500_PIN_HOG("GPIO90_A3", out_lo), /* KP_O1 */
  869. DB8500_PIN_HOG("GPIO87_B3", out_lo), /* KP_O2 */
  870. DB8500_PIN_HOG("GPIO86_C6", out_lo), /* KP_O3 */
  871. DB8500_PIN_HOG("GPIO96_D8", out_lo), /* KP_O6 */
  872. DB8500_PIN_HOG("GPIO94_D7", out_lo), /* KP_O7 */
  873. DB8500_PIN_HOG("GPIO93_B7", in_pu), /* KP_I0 */
  874. DB8500_PIN_HOG("GPIO89_E6", in_pu), /* KP_I2 */
  875. DB8500_PIN_HOG("GPIO88_C4", in_pu), /* KP_I3 */
  876. DB8500_PIN_HOG("GPIO91_B6", gpio_in_pu), /* FORCE_SENSING_INT */
  877. DB8500_PIN_HOG("GPIO92_D6", gpio_out_lo), /* FORCE_SENSING_RST */
  878. DB8500_PIN_HOG("GPIO97_D9", gpio_out_lo), /* FORCE_SENSING_WU */
  879. /* DiPro Sensor interrupt */
  880. DB8500_PIN_HOG("GPIO139_C9", gpio_in_pu), /* DIPRO_INT */
  881. /* Audio Amplifier HF enable */
  882. DB8500_PIN_HOG("GPIO149_B14", gpio_out_hi), /* VAUDIO_HF_EN, enable MAX8968 */
  883. /* GBF interface, pull low to reset state */
  884. DB8500_PIN_HOG("GPIO171_D23", gpio_out_lo), /* GBF_ENA_RESET */
  885. /* MSP : HDTV INTERFACE GPIO line */
  886. DB8500_PIN_HOG("GPIO192_AJ27", gpio_in_pd),
  887. /* Accelerometer interrupt lines */
  888. DB8500_PIN_HOG("GPIO82_C1", gpio_in_pu), /* ACC_INT1 */
  889. DB8500_PIN_HOG("GPIO83_D3", gpio_in_pu), /* ACC_INT2 */
  890. /* SD card detect GPIO pin */
  891. DB8500_PIN_HOG("GPIO95_E8", gpio_in_pu),
  892. /*
  893. * Runtime stuff
  894. * Pull up/down of some sensor GPIO pins, for proximity, HAL sensor
  895. * etc.
  896. */
  897. DB8500_PIN("GPIO217_AH12", gpio_in_pu_slpm_gpio_nopull, "gpio-keys.0"),
  898. DB8500_PIN("GPIO145_C13", gpio_in_pd_slpm_gpio_nopull, "gpio-keys.0"),
  899. DB8500_PIN("GPIO139_C9", gpio_in_pu_slpm_gpio_nopull, "gpio-keys.0"),
  900. };
  901. static struct pinctrl_map __initdata u9500_pinmap[] = {
  902. /* Mux in UART1 (just RX/TX) and set the pull-ups */
  903. DB8500_MUX_HOG("u1rxtx_a_1", "u1"),
  904. DB8500_PIN_HOG("GPIO4_AH6", in_pu),
  905. DB8500_PIN_HOG("GPIO5_AG6", out_hi),
  906. /* WLAN_IRQ line */
  907. DB8500_PIN_HOG("GPIO144_B13", gpio_in_pu),
  908. /* HSI */
  909. DB8500_MUX_HOG("hsir_a_1", "hsi"),
  910. DB8500_MUX_HOG("hsit_a_2", "hsi"),
  911. DB8500_PIN_HOG("GPIO219_AG10", in_pd), /* RX FLA0 */
  912. DB8500_PIN_HOG("GPIO220_AH10", in_pd), /* RX DAT0 */
  913. DB8500_PIN_HOG("GPIO221_AJ11", out_lo), /* RX RDY0 */
  914. DB8500_PIN_HOG("GPIO222_AJ9", out_lo), /* TX FLA0 */
  915. DB8500_PIN_HOG("GPIO223_AH9", out_lo), /* TX DAT0 */
  916. DB8500_PIN_HOG("GPIO224_AG9", in_pd), /* TX RDY0 */
  917. DB8500_PIN_HOG("GPIO225_AG8", in_pd), /* CAWAKE0 */
  918. DB8500_PIN_HOG("GPIO226_AF8", gpio_out_hi), /* ACWAKE0 */
  919. };
  920. static struct pinctrl_map __initdata u8500_pinmap[] = {
  921. DB8500_PIN_HOG("GPIO226_AF8", gpio_out_lo), /* WLAN_PMU_EN */
  922. DB8500_PIN_HOG("GPIO4_AH6", gpio_in_pu), /* WLAN_IRQ */
  923. };
  924. static struct pinctrl_map __initdata snowball_pinmap[] = {
  925. /* Mux in SSP0 connected to AB8500, pull down RXD pin */
  926. DB8500_MUX_HOG("ssp0_a_1", "ssp0"),
  927. DB8500_PIN_HOG("GPIO145_C13", pd),
  928. /* Always drive the MC0 DAT31DIR line high on these boards */
  929. DB8500_PIN_HOG("GPIO21_AB3", out_hi),
  930. /* Mux in "SM" which is used for the SMSC911x Ethernet adapter */
  931. DB8500_MUX_HOG("sm_b_1", "sm"),
  932. /* User LED */
  933. DB8500_PIN_HOG("GPIO142_C11", gpio_out_hi),
  934. /* Drive RSTn_LAN high */
  935. DB8500_PIN_HOG("GPIO141_C12", gpio_out_hi),
  936. /* Accelerometer/Magnetometer */
  937. DB8500_PIN_HOG("GPIO163_C20", gpio_in_pu), /* ACCEL_IRQ1 */
  938. DB8500_PIN_HOG("GPIO164_B21", gpio_in_pu), /* ACCEL_IRQ2 */
  939. DB8500_PIN_HOG("GPIO165_C21", gpio_in_pu), /* MAG_DRDY */
  940. /* WLAN/GBF */
  941. DB8500_PIN_HOG("GPIO161_D21", gpio_out_lo), /* WLAN_PMU_EN */
  942. DB8500_PIN_HOG("GPIO171_D23", gpio_out_hi), /* GBF_ENA */
  943. DB8500_PIN_HOG("GPIO215_AH13", gpio_out_lo), /* WLAN_ENA */
  944. DB8500_PIN_HOG("GPIO216_AG12", gpio_in_pu), /* WLAN_IRQ */
  945. };
  946. /*
  947. * passing "pinsfor=" in kernel cmdline allows for custom
  948. * configuration of GPIOs on u8500 derived boards.
  949. */
  950. static int __init early_pinsfor(char *p)
  951. {
  952. pinsfor = PINS_FOR_DEFAULT;
  953. if (strcmp(p, "u9500-21") == 0)
  954. pinsfor = PINS_FOR_U9500;
  955. return 0;
  956. }
  957. early_param("pinsfor", early_pinsfor);
  958. int pins_for_u9500(void)
  959. {
  960. if (pinsfor == PINS_FOR_U9500)
  961. return 1;
  962. return 0;
  963. }
  964. static void __init mop500_href_family_pinmaps_init(void)
  965. {
  966. switch (pinsfor) {
  967. case PINS_FOR_U9500:
  968. pinctrl_register_mappings(u9500_pinmap,
  969. ARRAY_SIZE(u9500_pinmap));
  970. break;
  971. case PINS_FOR_DEFAULT:
  972. pinctrl_register_mappings(u8500_pinmap,
  973. ARRAY_SIZE(u8500_pinmap));
  974. default:
  975. break;
  976. }
  977. }
  978. void __init mop500_pinmaps_init(void)
  979. {
  980. pinctrl_register_mappings(mop500_family_pinmap,
  981. ARRAY_SIZE(mop500_family_pinmap));
  982. pinctrl_register_mappings(mop500_pinmap,
  983. ARRAY_SIZE(mop500_pinmap));
  984. mop500_href_family_pinmaps_init();
  985. if (machine_is_u8520())
  986. pinctrl_register_mappings(ab8505_pinmap,
  987. ARRAY_SIZE(ab8505_pinmap));
  988. else
  989. pinctrl_register_mappings(ab8500_pinmap,
  990. ARRAY_SIZE(ab8500_pinmap));
  991. }
  992. void __init snowball_pinmaps_init(void)
  993. {
  994. pinctrl_register_mappings(mop500_family_pinmap,
  995. ARRAY_SIZE(mop500_family_pinmap));
  996. pinctrl_register_mappings(snowball_pinmap,
  997. ARRAY_SIZE(snowball_pinmap));
  998. pinctrl_register_mappings(u8500_pinmap,
  999. ARRAY_SIZE(u8500_pinmap));
  1000. pinctrl_register_mappings(ab8500_pinmap,
  1001. ARRAY_SIZE(ab8500_pinmap));
  1002. }
  1003. void __init hrefv60_pinmaps_init(void)
  1004. {
  1005. pinctrl_register_mappings(mop500_family_pinmap,
  1006. ARRAY_SIZE(mop500_family_pinmap));
  1007. pinctrl_register_mappings(hrefv60_pinmap,
  1008. ARRAY_SIZE(hrefv60_pinmap));
  1009. mop500_href_family_pinmaps_init();
  1010. pinctrl_register_mappings(ab8500_pinmap,
  1011. ARRAY_SIZE(ab8500_pinmap));
  1012. }