exynos_dp_core.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206
  1. /*
  2. * Samsung SoC DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/slab.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/io.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/delay.h>
  20. #include <linux/of.h>
  21. #include <video/exynos_dp.h>
  22. #include "exynos_dp_core.h"
  23. static int exynos_dp_init_dp(struct exynos_dp_device *dp)
  24. {
  25. exynos_dp_reset(dp);
  26. exynos_dp_swreset(dp);
  27. exynos_dp_init_analog_param(dp);
  28. exynos_dp_init_interrupt(dp);
  29. /* SW defined function Normal operation */
  30. exynos_dp_enable_sw_function(dp);
  31. exynos_dp_config_interrupt(dp);
  32. exynos_dp_init_analog_func(dp);
  33. exynos_dp_init_hpd(dp);
  34. exynos_dp_init_aux(dp);
  35. return 0;
  36. }
  37. static int exynos_dp_detect_hpd(struct exynos_dp_device *dp)
  38. {
  39. int timeout_loop = 0;
  40. exynos_dp_init_hpd(dp);
  41. usleep_range(200, 210);
  42. while (exynos_dp_get_plug_in_status(dp) != 0) {
  43. timeout_loop++;
  44. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  45. dev_err(dp->dev, "failed to get hpd plug status\n");
  46. return -ETIMEDOUT;
  47. }
  48. usleep_range(10, 11);
  49. }
  50. return 0;
  51. }
  52. static unsigned char exynos_dp_calc_edid_check_sum(unsigned char *edid_data)
  53. {
  54. int i;
  55. unsigned char sum = 0;
  56. for (i = 0; i < EDID_BLOCK_LENGTH; i++)
  57. sum = sum + edid_data[i];
  58. return sum;
  59. }
  60. static int exynos_dp_read_edid(struct exynos_dp_device *dp)
  61. {
  62. unsigned char edid[EDID_BLOCK_LENGTH * 2];
  63. unsigned int extend_block = 0;
  64. unsigned char sum;
  65. unsigned char test_vector;
  66. int retval;
  67. /*
  68. * EDID device address is 0x50.
  69. * However, if necessary, you must have set upper address
  70. * into E-EDID in I2C device, 0x30.
  71. */
  72. /* Read Extension Flag, Number of 128-byte EDID extension blocks */
  73. exynos_dp_read_byte_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  74. EDID_EXTENSION_FLAG,
  75. &extend_block);
  76. if (extend_block > 0) {
  77. dev_dbg(dp->dev, "EDID data includes a single extension!\n");
  78. /* Read EDID data */
  79. retval = exynos_dp_read_bytes_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  80. EDID_HEADER_PATTERN,
  81. EDID_BLOCK_LENGTH,
  82. &edid[EDID_HEADER_PATTERN]);
  83. if (retval != 0) {
  84. dev_err(dp->dev, "EDID Read failed!\n");
  85. return -EIO;
  86. }
  87. sum = exynos_dp_calc_edid_check_sum(edid);
  88. if (sum != 0) {
  89. dev_err(dp->dev, "EDID bad checksum!\n");
  90. return -EIO;
  91. }
  92. /* Read additional EDID data */
  93. retval = exynos_dp_read_bytes_from_i2c(dp,
  94. I2C_EDID_DEVICE_ADDR,
  95. EDID_BLOCK_LENGTH,
  96. EDID_BLOCK_LENGTH,
  97. &edid[EDID_BLOCK_LENGTH]);
  98. if (retval != 0) {
  99. dev_err(dp->dev, "EDID Read failed!\n");
  100. return -EIO;
  101. }
  102. sum = exynos_dp_calc_edid_check_sum(&edid[EDID_BLOCK_LENGTH]);
  103. if (sum != 0) {
  104. dev_err(dp->dev, "EDID bad checksum!\n");
  105. return -EIO;
  106. }
  107. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_TEST_REQUEST,
  108. &test_vector);
  109. if (test_vector & DPCD_TEST_EDID_READ) {
  110. exynos_dp_write_byte_to_dpcd(dp,
  111. DPCD_ADDR_TEST_EDID_CHECKSUM,
  112. edid[EDID_BLOCK_LENGTH + EDID_CHECKSUM]);
  113. exynos_dp_write_byte_to_dpcd(dp,
  114. DPCD_ADDR_TEST_RESPONSE,
  115. DPCD_TEST_EDID_CHECKSUM_WRITE);
  116. }
  117. } else {
  118. dev_info(dp->dev, "EDID data does not include any extensions.\n");
  119. /* Read EDID data */
  120. retval = exynos_dp_read_bytes_from_i2c(dp,
  121. I2C_EDID_DEVICE_ADDR,
  122. EDID_HEADER_PATTERN,
  123. EDID_BLOCK_LENGTH,
  124. &edid[EDID_HEADER_PATTERN]);
  125. if (retval != 0) {
  126. dev_err(dp->dev, "EDID Read failed!\n");
  127. return -EIO;
  128. }
  129. sum = exynos_dp_calc_edid_check_sum(edid);
  130. if (sum != 0) {
  131. dev_err(dp->dev, "EDID bad checksum!\n");
  132. return -EIO;
  133. }
  134. exynos_dp_read_byte_from_dpcd(dp,
  135. DPCD_ADDR_TEST_REQUEST,
  136. &test_vector);
  137. if (test_vector & DPCD_TEST_EDID_READ) {
  138. exynos_dp_write_byte_to_dpcd(dp,
  139. DPCD_ADDR_TEST_EDID_CHECKSUM,
  140. edid[EDID_CHECKSUM]);
  141. exynos_dp_write_byte_to_dpcd(dp,
  142. DPCD_ADDR_TEST_RESPONSE,
  143. DPCD_TEST_EDID_CHECKSUM_WRITE);
  144. }
  145. }
  146. dev_err(dp->dev, "EDID Read success!\n");
  147. return 0;
  148. }
  149. static int exynos_dp_handle_edid(struct exynos_dp_device *dp)
  150. {
  151. u8 buf[12];
  152. int i;
  153. int retval;
  154. /* Read DPCD DPCD_ADDR_DPCD_REV~RECEIVE_PORT1_CAP_1 */
  155. exynos_dp_read_bytes_from_dpcd(dp,
  156. DPCD_ADDR_DPCD_REV,
  157. 12, buf);
  158. /* Read EDID */
  159. for (i = 0; i < 3; i++) {
  160. retval = exynos_dp_read_edid(dp);
  161. if (retval == 0)
  162. break;
  163. }
  164. return retval;
  165. }
  166. static void exynos_dp_enable_rx_to_enhanced_mode(struct exynos_dp_device *dp,
  167. bool enable)
  168. {
  169. u8 data;
  170. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET, &data);
  171. if (enable)
  172. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  173. DPCD_ENHANCED_FRAME_EN |
  174. DPCD_LANE_COUNT_SET(data));
  175. else
  176. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  177. DPCD_LANE_COUNT_SET(data));
  178. }
  179. static int exynos_dp_is_enhanced_mode_available(struct exynos_dp_device *dp)
  180. {
  181. u8 data;
  182. int retval;
  183. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  184. retval = DPCD_ENHANCED_FRAME_CAP(data);
  185. return retval;
  186. }
  187. static void exynos_dp_set_enhanced_mode(struct exynos_dp_device *dp)
  188. {
  189. u8 data;
  190. data = exynos_dp_is_enhanced_mode_available(dp);
  191. exynos_dp_enable_rx_to_enhanced_mode(dp, data);
  192. exynos_dp_enable_enhanced_mode(dp, data);
  193. }
  194. static void exynos_dp_training_pattern_dis(struct exynos_dp_device *dp)
  195. {
  196. exynos_dp_set_training_pattern(dp, DP_NONE);
  197. exynos_dp_write_byte_to_dpcd(dp,
  198. DPCD_ADDR_TRAINING_PATTERN_SET,
  199. DPCD_TRAINING_PATTERN_DISABLED);
  200. }
  201. static void exynos_dp_set_lane_lane_pre_emphasis(struct exynos_dp_device *dp,
  202. int pre_emphasis, int lane)
  203. {
  204. switch (lane) {
  205. case 0:
  206. exynos_dp_set_lane0_pre_emphasis(dp, pre_emphasis);
  207. break;
  208. case 1:
  209. exynos_dp_set_lane1_pre_emphasis(dp, pre_emphasis);
  210. break;
  211. case 2:
  212. exynos_dp_set_lane2_pre_emphasis(dp, pre_emphasis);
  213. break;
  214. case 3:
  215. exynos_dp_set_lane3_pre_emphasis(dp, pre_emphasis);
  216. break;
  217. }
  218. }
  219. static void exynos_dp_link_start(struct exynos_dp_device *dp)
  220. {
  221. u8 buf[4];
  222. int lane;
  223. int lane_count;
  224. lane_count = dp->link_train.lane_count;
  225. dp->link_train.lt_state = CLOCK_RECOVERY;
  226. dp->link_train.eq_loop = 0;
  227. for (lane = 0; lane < lane_count; lane++)
  228. dp->link_train.cr_loop[lane] = 0;
  229. /* Set sink to D0 (Sink Not Ready) mode. */
  230. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_SINK_POWER_STATE,
  231. DPCD_SET_POWER_STATE_D0);
  232. /* Set link rate and count as you want to establish*/
  233. exynos_dp_set_link_bandwidth(dp, dp->link_train.link_rate);
  234. exynos_dp_set_lane_count(dp, dp->link_train.lane_count);
  235. /* Setup RX configuration */
  236. buf[0] = dp->link_train.link_rate;
  237. buf[1] = dp->link_train.lane_count;
  238. exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_LINK_BW_SET,
  239. 2, buf);
  240. /* Set TX pre-emphasis to minimum */
  241. for (lane = 0; lane < lane_count; lane++)
  242. exynos_dp_set_lane_lane_pre_emphasis(dp,
  243. PRE_EMPHASIS_LEVEL_0, lane);
  244. /* Set training pattern 1 */
  245. exynos_dp_set_training_pattern(dp, TRAINING_PTN1);
  246. /* Set RX training pattern */
  247. exynos_dp_write_byte_to_dpcd(dp,
  248. DPCD_ADDR_TRAINING_PATTERN_SET,
  249. DPCD_SCRAMBLING_DISABLED |
  250. DPCD_TRAINING_PATTERN_1);
  251. for (lane = 0; lane < lane_count; lane++)
  252. buf[lane] = DPCD_PRE_EMPHASIS_PATTERN2_LEVEL0 |
  253. DPCD_VOLTAGE_SWING_PATTERN1_LEVEL0;
  254. exynos_dp_write_bytes_to_dpcd(dp,
  255. DPCD_ADDR_TRAINING_LANE0_SET,
  256. lane_count, buf);
  257. }
  258. static unsigned char exynos_dp_get_lane_status(u8 link_status[2], int lane)
  259. {
  260. int shift = (lane & 1) * 4;
  261. u8 link_value = link_status[lane>>1];
  262. return (link_value >> shift) & 0xf;
  263. }
  264. static int exynos_dp_clock_recovery_ok(u8 link_status[2], int lane_count)
  265. {
  266. int lane;
  267. u8 lane_status;
  268. for (lane = 0; lane < lane_count; lane++) {
  269. lane_status = exynos_dp_get_lane_status(link_status, lane);
  270. if ((lane_status & DPCD_LANE_CR_DONE) == 0)
  271. return -EINVAL;
  272. }
  273. return 0;
  274. }
  275. static int exynos_dp_channel_eq_ok(u8 link_align[3], int lane_count)
  276. {
  277. int lane;
  278. u8 lane_align;
  279. u8 lane_status;
  280. lane_align = link_align[2];
  281. if ((lane_align & DPCD_INTERLANE_ALIGN_DONE) == 0)
  282. return -EINVAL;
  283. for (lane = 0; lane < lane_count; lane++) {
  284. lane_status = exynos_dp_get_lane_status(link_align, lane);
  285. lane_status &= DPCD_CHANNEL_EQ_BITS;
  286. if (lane_status != DPCD_CHANNEL_EQ_BITS)
  287. return -EINVAL;
  288. }
  289. return 0;
  290. }
  291. static unsigned char exynos_dp_get_adjust_request_voltage(u8 adjust_request[2],
  292. int lane)
  293. {
  294. int shift = (lane & 1) * 4;
  295. u8 link_value = adjust_request[lane>>1];
  296. return (link_value >> shift) & 0x3;
  297. }
  298. static unsigned char exynos_dp_get_adjust_request_pre_emphasis(
  299. u8 adjust_request[2],
  300. int lane)
  301. {
  302. int shift = (lane & 1) * 4;
  303. u8 link_value = adjust_request[lane>>1];
  304. return ((link_value >> shift) & 0xc) >> 2;
  305. }
  306. static void exynos_dp_set_lane_link_training(struct exynos_dp_device *dp,
  307. u8 training_lane_set, int lane)
  308. {
  309. switch (lane) {
  310. case 0:
  311. exynos_dp_set_lane0_link_training(dp, training_lane_set);
  312. break;
  313. case 1:
  314. exynos_dp_set_lane1_link_training(dp, training_lane_set);
  315. break;
  316. case 2:
  317. exynos_dp_set_lane2_link_training(dp, training_lane_set);
  318. break;
  319. case 3:
  320. exynos_dp_set_lane3_link_training(dp, training_lane_set);
  321. break;
  322. }
  323. }
  324. static unsigned int exynos_dp_get_lane_link_training(
  325. struct exynos_dp_device *dp,
  326. int lane)
  327. {
  328. u32 reg;
  329. switch (lane) {
  330. case 0:
  331. reg = exynos_dp_get_lane0_link_training(dp);
  332. break;
  333. case 1:
  334. reg = exynos_dp_get_lane1_link_training(dp);
  335. break;
  336. case 2:
  337. reg = exynos_dp_get_lane2_link_training(dp);
  338. break;
  339. case 3:
  340. reg = exynos_dp_get_lane3_link_training(dp);
  341. break;
  342. default:
  343. WARN_ON(1);
  344. return 0;
  345. }
  346. return reg;
  347. }
  348. static void exynos_dp_reduce_link_rate(struct exynos_dp_device *dp)
  349. {
  350. exynos_dp_training_pattern_dis(dp);
  351. exynos_dp_set_enhanced_mode(dp);
  352. dp->link_train.lt_state = FAILED;
  353. }
  354. static int exynos_dp_process_clock_recovery(struct exynos_dp_device *dp)
  355. {
  356. u8 link_status[2];
  357. int lane;
  358. int lane_count;
  359. u8 adjust_request[2];
  360. u8 voltage_swing;
  361. u8 pre_emphasis;
  362. u8 training_lane;
  363. usleep_range(100, 101);
  364. lane_count = dp->link_train.lane_count;
  365. exynos_dp_read_bytes_from_dpcd(dp, DPCD_ADDR_LANE0_1_STATUS,
  366. 2, link_status);
  367. if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
  368. /* set training pattern 2 for EQ */
  369. exynos_dp_set_training_pattern(dp, TRAINING_PTN2);
  370. for (lane = 0; lane < lane_count; lane++) {
  371. exynos_dp_read_bytes_from_dpcd(dp,
  372. DPCD_ADDR_ADJUST_REQUEST_LANE0_1,
  373. 2, adjust_request);
  374. voltage_swing = exynos_dp_get_adjust_request_voltage(
  375. adjust_request, lane);
  376. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  377. adjust_request, lane);
  378. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  379. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  380. if (voltage_swing == VOLTAGE_LEVEL_3)
  381. training_lane |= DPCD_MAX_SWING_REACHED;
  382. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  383. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  384. dp->link_train.training_lane[lane] = training_lane;
  385. exynos_dp_set_lane_link_training(dp,
  386. dp->link_train.training_lane[lane],
  387. lane);
  388. }
  389. exynos_dp_write_byte_to_dpcd(dp,
  390. DPCD_ADDR_TRAINING_PATTERN_SET,
  391. DPCD_SCRAMBLING_DISABLED |
  392. DPCD_TRAINING_PATTERN_2);
  393. exynos_dp_write_bytes_to_dpcd(dp,
  394. DPCD_ADDR_TRAINING_LANE0_SET,
  395. lane_count,
  396. dp->link_train.training_lane);
  397. dev_info(dp->dev, "Link Training Clock Recovery success\n");
  398. dp->link_train.lt_state = EQUALIZER_TRAINING;
  399. } else {
  400. for (lane = 0; lane < lane_count; lane++) {
  401. training_lane = exynos_dp_get_lane_link_training(
  402. dp, lane);
  403. exynos_dp_read_bytes_from_dpcd(dp,
  404. DPCD_ADDR_ADJUST_REQUEST_LANE0_1,
  405. 2, adjust_request);
  406. voltage_swing = exynos_dp_get_adjust_request_voltage(
  407. adjust_request, lane);
  408. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  409. adjust_request, lane);
  410. if (voltage_swing == VOLTAGE_LEVEL_3 ||
  411. pre_emphasis == PRE_EMPHASIS_LEVEL_3) {
  412. dev_err(dp->dev, "voltage or pre emphasis reached max level\n");
  413. goto reduce_link_rate;
  414. }
  415. if ((DPCD_VOLTAGE_SWING_GET(training_lane) ==
  416. voltage_swing) &&
  417. (DPCD_PRE_EMPHASIS_GET(training_lane) ==
  418. pre_emphasis)) {
  419. dp->link_train.cr_loop[lane]++;
  420. if (dp->link_train.cr_loop[lane] == MAX_CR_LOOP) {
  421. dev_err(dp->dev, "CR Max loop\n");
  422. goto reduce_link_rate;
  423. }
  424. }
  425. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  426. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  427. if (voltage_swing == VOLTAGE_LEVEL_3)
  428. training_lane |= DPCD_MAX_SWING_REACHED;
  429. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  430. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  431. dp->link_train.training_lane[lane] = training_lane;
  432. exynos_dp_set_lane_link_training(dp,
  433. dp->link_train.training_lane[lane], lane);
  434. }
  435. exynos_dp_write_bytes_to_dpcd(dp,
  436. DPCD_ADDR_TRAINING_LANE0_SET,
  437. lane_count,
  438. dp->link_train.training_lane);
  439. }
  440. return 0;
  441. reduce_link_rate:
  442. exynos_dp_reduce_link_rate(dp);
  443. return -EIO;
  444. }
  445. static int exynos_dp_process_equalizer_training(struct exynos_dp_device *dp)
  446. {
  447. u8 link_status[2];
  448. u8 link_align[3];
  449. int lane;
  450. int lane_count;
  451. u32 reg;
  452. u8 adjust_request[2];
  453. u8 voltage_swing;
  454. u8 pre_emphasis;
  455. u8 training_lane;
  456. usleep_range(400, 401);
  457. lane_count = dp->link_train.lane_count;
  458. exynos_dp_read_bytes_from_dpcd(dp, DPCD_ADDR_LANE0_1_STATUS,
  459. 2, link_status);
  460. if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
  461. link_align[0] = link_status[0];
  462. link_align[1] = link_status[1];
  463. exynos_dp_read_byte_from_dpcd(dp,
  464. DPCD_ADDR_LANE_ALIGN_STATUS_UPDATED,
  465. &link_align[2]);
  466. for (lane = 0; lane < lane_count; lane++) {
  467. exynos_dp_read_bytes_from_dpcd(dp,
  468. DPCD_ADDR_ADJUST_REQUEST_LANE0_1,
  469. 2, adjust_request);
  470. voltage_swing = exynos_dp_get_adjust_request_voltage(
  471. adjust_request, lane);
  472. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  473. adjust_request, lane);
  474. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  475. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  476. if (voltage_swing == VOLTAGE_LEVEL_3)
  477. training_lane |= DPCD_MAX_SWING_REACHED;
  478. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  479. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  480. dp->link_train.training_lane[lane] = training_lane;
  481. }
  482. if (exynos_dp_channel_eq_ok(link_align, lane_count) == 0) {
  483. /* traing pattern Set to Normal */
  484. exynos_dp_training_pattern_dis(dp);
  485. dev_info(dp->dev, "Link Training success!\n");
  486. exynos_dp_get_link_bandwidth(dp, &reg);
  487. dp->link_train.link_rate = reg;
  488. dev_dbg(dp->dev, "final bandwidth = %.2x\n",
  489. dp->link_train.link_rate);
  490. exynos_dp_get_lane_count(dp, &reg);
  491. dp->link_train.lane_count = reg;
  492. dev_dbg(dp->dev, "final lane count = %.2x\n",
  493. dp->link_train.lane_count);
  494. /* set enhanced mode if available */
  495. exynos_dp_set_enhanced_mode(dp);
  496. dp->link_train.lt_state = FINISHED;
  497. } else {
  498. /* not all locked */
  499. dp->link_train.eq_loop++;
  500. if (dp->link_train.eq_loop > MAX_EQ_LOOP) {
  501. dev_err(dp->dev, "EQ Max loop\n");
  502. goto reduce_link_rate;
  503. }
  504. for (lane = 0; lane < lane_count; lane++)
  505. exynos_dp_set_lane_link_training(dp,
  506. dp->link_train.training_lane[lane],
  507. lane);
  508. exynos_dp_write_bytes_to_dpcd(dp,
  509. DPCD_ADDR_TRAINING_LANE0_SET,
  510. lane_count,
  511. dp->link_train.training_lane);
  512. }
  513. } else {
  514. goto reduce_link_rate;
  515. }
  516. return 0;
  517. reduce_link_rate:
  518. exynos_dp_reduce_link_rate(dp);
  519. return -EIO;
  520. }
  521. static void exynos_dp_get_max_rx_bandwidth(struct exynos_dp_device *dp,
  522. u8 *bandwidth)
  523. {
  524. u8 data;
  525. /*
  526. * For DP rev.1.1, Maximum link rate of Main Link lanes
  527. * 0x06 = 1.62 Gbps, 0x0a = 2.7 Gbps
  528. */
  529. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LINK_RATE, &data);
  530. *bandwidth = data;
  531. }
  532. static void exynos_dp_get_max_rx_lane_count(struct exynos_dp_device *dp,
  533. u8 *lane_count)
  534. {
  535. u8 data;
  536. /*
  537. * For DP rev.1.1, Maximum number of Main Link lanes
  538. * 0x01 = 1 lane, 0x02 = 2 lanes, 0x04 = 4 lanes
  539. */
  540. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  541. *lane_count = DPCD_MAX_LANE_COUNT(data);
  542. }
  543. static void exynos_dp_init_training(struct exynos_dp_device *dp,
  544. enum link_lane_count_type max_lane,
  545. enum link_rate_type max_rate)
  546. {
  547. /*
  548. * MACRO_RST must be applied after the PLL_LOCK to avoid
  549. * the DP inter pair skew issue for at least 10 us
  550. */
  551. exynos_dp_reset_macro(dp);
  552. /* Initialize by reading RX's DPCD */
  553. exynos_dp_get_max_rx_bandwidth(dp, &dp->link_train.link_rate);
  554. exynos_dp_get_max_rx_lane_count(dp, &dp->link_train.lane_count);
  555. if ((dp->link_train.link_rate != LINK_RATE_1_62GBPS) &&
  556. (dp->link_train.link_rate != LINK_RATE_2_70GBPS)) {
  557. dev_err(dp->dev, "Rx Max Link Rate is abnormal :%x !\n",
  558. dp->link_train.link_rate);
  559. dp->link_train.link_rate = LINK_RATE_1_62GBPS;
  560. }
  561. if (dp->link_train.lane_count == 0) {
  562. dev_err(dp->dev, "Rx Max Lane count is abnormal :%x !\n",
  563. dp->link_train.lane_count);
  564. dp->link_train.lane_count = (u8)LANE_COUNT1;
  565. }
  566. /* Setup TX lane count & rate */
  567. if (dp->link_train.lane_count > max_lane)
  568. dp->link_train.lane_count = max_lane;
  569. if (dp->link_train.link_rate > max_rate)
  570. dp->link_train.link_rate = max_rate;
  571. /* All DP analog module power up */
  572. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  573. }
  574. static int exynos_dp_sw_link_training(struct exynos_dp_device *dp)
  575. {
  576. int retval = 0;
  577. int training_finished = 0;
  578. dp->link_train.lt_state = START;
  579. /* Process here */
  580. while (!training_finished) {
  581. switch (dp->link_train.lt_state) {
  582. case START:
  583. exynos_dp_link_start(dp);
  584. break;
  585. case CLOCK_RECOVERY:
  586. retval = exynos_dp_process_clock_recovery(dp);
  587. if (retval)
  588. dev_err(dp->dev, "LT CR failed!\n");
  589. break;
  590. case EQUALIZER_TRAINING:
  591. retval = exynos_dp_process_equalizer_training(dp);
  592. if (retval)
  593. dev_err(dp->dev, "LT EQ failed!\n");
  594. break;
  595. case FINISHED:
  596. training_finished = 1;
  597. break;
  598. case FAILED:
  599. return -EREMOTEIO;
  600. }
  601. }
  602. return retval;
  603. }
  604. static int exynos_dp_set_link_train(struct exynos_dp_device *dp,
  605. u32 count,
  606. u32 bwtype)
  607. {
  608. int i;
  609. int retval;
  610. for (i = 0; i < DP_TIMEOUT_LOOP_COUNT; i++) {
  611. exynos_dp_init_training(dp, count, bwtype);
  612. retval = exynos_dp_sw_link_training(dp);
  613. if (retval == 0)
  614. break;
  615. usleep_range(100, 110);
  616. }
  617. return retval;
  618. }
  619. static int exynos_dp_config_video(struct exynos_dp_device *dp,
  620. struct video_info *video_info)
  621. {
  622. int retval = 0;
  623. int timeout_loop = 0;
  624. int done_count = 0;
  625. exynos_dp_config_video_slave_mode(dp, video_info);
  626. exynos_dp_set_video_color_format(dp, video_info->color_depth,
  627. video_info->color_space,
  628. video_info->dynamic_range,
  629. video_info->ycbcr_coeff);
  630. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  631. dev_err(dp->dev, "PLL is not locked yet.\n");
  632. return -EINVAL;
  633. }
  634. for (;;) {
  635. timeout_loop++;
  636. if (exynos_dp_is_slave_video_stream_clock_on(dp) == 0)
  637. break;
  638. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  639. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  640. return -ETIMEDOUT;
  641. }
  642. usleep_range(1, 2);
  643. }
  644. /* Set to use the register calculated M/N video */
  645. exynos_dp_set_video_cr_mn(dp, CALCULATED_M, 0, 0);
  646. /* For video bist, Video timing must be generated by register */
  647. exynos_dp_set_video_timing_mode(dp, VIDEO_TIMING_FROM_CAPTURE);
  648. /* Disable video mute */
  649. exynos_dp_enable_video_mute(dp, 0);
  650. /* Configure video slave mode */
  651. exynos_dp_enable_video_master(dp, 0);
  652. /* Enable video */
  653. exynos_dp_start_video(dp);
  654. timeout_loop = 0;
  655. for (;;) {
  656. timeout_loop++;
  657. if (exynos_dp_is_video_stream_on(dp) == 0) {
  658. done_count++;
  659. if (done_count > 10)
  660. break;
  661. } else if (done_count) {
  662. done_count = 0;
  663. }
  664. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  665. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  666. return -ETIMEDOUT;
  667. }
  668. usleep_range(1000, 1001);
  669. }
  670. if (retval != 0)
  671. dev_err(dp->dev, "Video stream is not detected!\n");
  672. return retval;
  673. }
  674. static void exynos_dp_enable_scramble(struct exynos_dp_device *dp, bool enable)
  675. {
  676. u8 data;
  677. if (enable) {
  678. exynos_dp_enable_scrambling(dp);
  679. exynos_dp_read_byte_from_dpcd(dp,
  680. DPCD_ADDR_TRAINING_PATTERN_SET,
  681. &data);
  682. exynos_dp_write_byte_to_dpcd(dp,
  683. DPCD_ADDR_TRAINING_PATTERN_SET,
  684. (u8)(data & ~DPCD_SCRAMBLING_DISABLED));
  685. } else {
  686. exynos_dp_disable_scrambling(dp);
  687. exynos_dp_read_byte_from_dpcd(dp,
  688. DPCD_ADDR_TRAINING_PATTERN_SET,
  689. &data);
  690. exynos_dp_write_byte_to_dpcd(dp,
  691. DPCD_ADDR_TRAINING_PATTERN_SET,
  692. (u8)(data | DPCD_SCRAMBLING_DISABLED));
  693. }
  694. }
  695. static irqreturn_t exynos_dp_irq_handler(int irq, void *arg)
  696. {
  697. struct exynos_dp_device *dp = arg;
  698. dev_err(dp->dev, "exynos_dp_irq_handler\n");
  699. return IRQ_HANDLED;
  700. }
  701. #ifdef CONFIG_OF
  702. static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
  703. {
  704. struct device_node *dp_node = dev->of_node;
  705. struct exynos_dp_platdata *pd;
  706. struct video_info *dp_video_config;
  707. pd = devm_kzalloc(dev, sizeof(*pd), GFP_KERNEL);
  708. if (!pd) {
  709. dev_err(dev, "memory allocation for pdata failed\n");
  710. return ERR_PTR(-ENOMEM);
  711. }
  712. dp_video_config = devm_kzalloc(dev,
  713. sizeof(*dp_video_config), GFP_KERNEL);
  714. if (!dp_video_config) {
  715. dev_err(dev, "memory allocation for video config failed\n");
  716. return ERR_PTR(-ENOMEM);
  717. }
  718. pd->video_info = dp_video_config;
  719. dp_video_config->h_sync_polarity =
  720. of_property_read_bool(dp_node, "hsync-active-high");
  721. dp_video_config->v_sync_polarity =
  722. of_property_read_bool(dp_node, "vsync-active-high");
  723. dp_video_config->interlaced =
  724. of_property_read_bool(dp_node, "interlaced");
  725. if (of_property_read_u32(dp_node, "samsung,color-space",
  726. &dp_video_config->color_space)) {
  727. dev_err(dev, "failed to get color-space\n");
  728. return ERR_PTR(-EINVAL);
  729. }
  730. if (of_property_read_u32(dp_node, "samsung,dynamic-range",
  731. &dp_video_config->dynamic_range)) {
  732. dev_err(dev, "failed to get dynamic-range\n");
  733. return ERR_PTR(-EINVAL);
  734. }
  735. if (of_property_read_u32(dp_node, "samsung,ycbcr-coeff",
  736. &dp_video_config->ycbcr_coeff)) {
  737. dev_err(dev, "failed to get ycbcr-coeff\n");
  738. return ERR_PTR(-EINVAL);
  739. }
  740. if (of_property_read_u32(dp_node, "samsung,color-depth",
  741. &dp_video_config->color_depth)) {
  742. dev_err(dev, "failed to get color-depth\n");
  743. return ERR_PTR(-EINVAL);
  744. }
  745. if (of_property_read_u32(dp_node, "samsung,link-rate",
  746. &dp_video_config->link_rate)) {
  747. dev_err(dev, "failed to get link-rate\n");
  748. return ERR_PTR(-EINVAL);
  749. }
  750. if (of_property_read_u32(dp_node, "samsung,lane-count",
  751. &dp_video_config->lane_count)) {
  752. dev_err(dev, "failed to get lane-count\n");
  753. return ERR_PTR(-EINVAL);
  754. }
  755. return pd;
  756. }
  757. static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
  758. {
  759. struct device_node *dp_phy_node;
  760. u32 phy_base;
  761. dp_phy_node = of_find_node_by_name(dp->dev->of_node, "dptx-phy");
  762. if (!dp_phy_node) {
  763. dev_err(dp->dev, "could not find dptx-phy node\n");
  764. return -ENODEV;
  765. }
  766. if (of_property_read_u32(dp_phy_node, "reg", &phy_base)) {
  767. dev_err(dp->dev, "faild to get reg for dptx-phy\n");
  768. return -EINVAL;
  769. }
  770. if (of_property_read_u32(dp_phy_node, "samsung,enable-mask",
  771. &dp->enable_mask)) {
  772. dev_err(dp->dev, "faild to get enable-mask for dptx-phy\n");
  773. return -EINVAL;
  774. }
  775. dp->phy_addr = ioremap(phy_base, SZ_4);
  776. if (!dp->phy_addr) {
  777. dev_err(dp->dev, "failed to ioremap dp-phy\n");
  778. return -ENOMEM;
  779. }
  780. return 0;
  781. }
  782. static void exynos_dp_phy_init(struct exynos_dp_device *dp)
  783. {
  784. u32 reg;
  785. reg = __raw_readl(dp->phy_addr);
  786. reg |= dp->enable_mask;
  787. __raw_writel(reg, dp->phy_addr);
  788. }
  789. static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
  790. {
  791. u32 reg;
  792. reg = __raw_readl(dp->phy_addr);
  793. reg &= ~(dp->enable_mask);
  794. __raw_writel(reg, dp->phy_addr);
  795. }
  796. #else
  797. static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
  798. {
  799. return NULL;
  800. }
  801. static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
  802. {
  803. return -EINVAL;
  804. }
  805. static void exynos_dp_phy_init(struct exynos_dp_device *dp)
  806. {
  807. return;
  808. }
  809. static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
  810. {
  811. return;
  812. }
  813. #endif /* CONFIG_OF */
  814. static int __devinit exynos_dp_probe(struct platform_device *pdev)
  815. {
  816. struct resource *res;
  817. struct exynos_dp_device *dp;
  818. struct exynos_dp_platdata *pdata;
  819. int ret = 0;
  820. dp = devm_kzalloc(&pdev->dev, sizeof(struct exynos_dp_device),
  821. GFP_KERNEL);
  822. if (!dp) {
  823. dev_err(&pdev->dev, "no memory for device data\n");
  824. return -ENOMEM;
  825. }
  826. dp->dev = &pdev->dev;
  827. if (pdev->dev.of_node) {
  828. pdata = exynos_dp_dt_parse_pdata(&pdev->dev);
  829. if (IS_ERR(pdata))
  830. return PTR_ERR(pdata);
  831. ret = exynos_dp_dt_parse_phydata(dp);
  832. if (ret)
  833. return ret;
  834. } else {
  835. pdata = pdev->dev.platform_data;
  836. if (!pdata) {
  837. dev_err(&pdev->dev, "no platform data\n");
  838. return -EINVAL;
  839. }
  840. }
  841. dp->clock = devm_clk_get(&pdev->dev, "dp");
  842. if (IS_ERR(dp->clock)) {
  843. dev_err(&pdev->dev, "failed to get clock\n");
  844. return PTR_ERR(dp->clock);
  845. }
  846. clk_prepare_enable(dp->clock);
  847. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  848. dp->reg_base = devm_request_and_ioremap(&pdev->dev, res);
  849. if (!dp->reg_base) {
  850. dev_err(&pdev->dev, "failed to ioremap\n");
  851. return -ENOMEM;
  852. }
  853. dp->irq = platform_get_irq(pdev, 0);
  854. if (!dp->irq) {
  855. dev_err(&pdev->dev, "failed to get irq\n");
  856. return -ENODEV;
  857. }
  858. ret = devm_request_irq(&pdev->dev, dp->irq, exynos_dp_irq_handler, 0,
  859. "exynos-dp", dp);
  860. if (ret) {
  861. dev_err(&pdev->dev, "failed to request irq\n");
  862. return ret;
  863. }
  864. dp->video_info = pdata->video_info;
  865. if (pdev->dev.of_node) {
  866. if (dp->phy_addr)
  867. exynos_dp_phy_init(dp);
  868. } else {
  869. if (pdata->phy_init)
  870. pdata->phy_init();
  871. }
  872. exynos_dp_init_dp(dp);
  873. ret = exynos_dp_detect_hpd(dp);
  874. if (ret) {
  875. dev_err(&pdev->dev, "unable to detect hpd\n");
  876. return ret;
  877. }
  878. exynos_dp_handle_edid(dp);
  879. ret = exynos_dp_set_link_train(dp, dp->video_info->lane_count,
  880. dp->video_info->link_rate);
  881. if (ret) {
  882. dev_err(&pdev->dev, "unable to do link train\n");
  883. return ret;
  884. }
  885. exynos_dp_enable_scramble(dp, 1);
  886. exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
  887. exynos_dp_enable_enhanced_mode(dp, 1);
  888. exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
  889. exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
  890. exynos_dp_init_video(dp);
  891. ret = exynos_dp_config_video(dp, dp->video_info);
  892. if (ret) {
  893. dev_err(&pdev->dev, "unable to config video\n");
  894. return ret;
  895. }
  896. platform_set_drvdata(pdev, dp);
  897. return 0;
  898. }
  899. static int __devexit exynos_dp_remove(struct platform_device *pdev)
  900. {
  901. struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
  902. struct exynos_dp_device *dp = platform_get_drvdata(pdev);
  903. if (pdev->dev.of_node) {
  904. if (dp->phy_addr)
  905. exynos_dp_phy_exit(dp);
  906. } else {
  907. if (pdata->phy_exit)
  908. pdata->phy_exit();
  909. }
  910. clk_disable_unprepare(dp->clock);
  911. return 0;
  912. }
  913. #ifdef CONFIG_PM_SLEEP
  914. static int exynos_dp_suspend(struct device *dev)
  915. {
  916. struct exynos_dp_platdata *pdata = dev->platform_data;
  917. struct exynos_dp_device *dp = dev_get_drvdata(dev);
  918. if (dev->of_node) {
  919. if (dp->phy_addr)
  920. exynos_dp_phy_exit(dp);
  921. } else {
  922. if (pdata->phy_exit)
  923. pdata->phy_exit();
  924. }
  925. clk_disable_unprepare(dp->clock);
  926. return 0;
  927. }
  928. static int exynos_dp_resume(struct device *dev)
  929. {
  930. struct exynos_dp_platdata *pdata = dev->platform_data;
  931. struct exynos_dp_device *dp = dev_get_drvdata(dev);
  932. if (dev->of_node) {
  933. if (dp->phy_addr)
  934. exynos_dp_phy_init(dp);
  935. } else {
  936. if (pdata->phy_init)
  937. pdata->phy_init();
  938. }
  939. clk_prepare_enable(dp->clock);
  940. exynos_dp_init_dp(dp);
  941. exynos_dp_detect_hpd(dp);
  942. exynos_dp_handle_edid(dp);
  943. exynos_dp_set_link_train(dp, dp->video_info->lane_count,
  944. dp->video_info->link_rate);
  945. exynos_dp_enable_scramble(dp, 1);
  946. exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
  947. exynos_dp_enable_enhanced_mode(dp, 1);
  948. exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
  949. exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
  950. exynos_dp_init_video(dp);
  951. exynos_dp_config_video(dp, dp->video_info);
  952. return 0;
  953. }
  954. #endif
  955. static const struct dev_pm_ops exynos_dp_pm_ops = {
  956. SET_SYSTEM_SLEEP_PM_OPS(exynos_dp_suspend, exynos_dp_resume)
  957. };
  958. static const struct of_device_id exynos_dp_match[] = {
  959. { .compatible = "samsung,exynos5-dp" },
  960. {},
  961. };
  962. MODULE_DEVICE_TABLE(of, exynos_dp_match);
  963. static struct platform_driver exynos_dp_driver = {
  964. .probe = exynos_dp_probe,
  965. .remove = __devexit_p(exynos_dp_remove),
  966. .driver = {
  967. .name = "exynos-dp",
  968. .owner = THIS_MODULE,
  969. .pm = &exynos_dp_pm_ops,
  970. .of_match_table = of_match_ptr(exynos_dp_match),
  971. },
  972. };
  973. module_platform_driver(exynos_dp_driver);
  974. MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
  975. MODULE_DESCRIPTION("Samsung SoC DP Driver");
  976. MODULE_LICENSE("GPL");