eeprom_4k.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <asm/unaligned.h>
  17. #include "hw.h"
  18. #include "ar9002_phy.h"
  19. static int ath9k_hw_4k_get_eeprom_ver(struct ath_hw *ah)
  20. {
  21. return ((ah->eeprom.map4k.baseEepHeader.version >> 12) & 0xF);
  22. }
  23. static int ath9k_hw_4k_get_eeprom_rev(struct ath_hw *ah)
  24. {
  25. return ((ah->eeprom.map4k.baseEepHeader.version) & 0xFFF);
  26. }
  27. #define SIZE_EEPROM_4K (sizeof(struct ar5416_eeprom_4k) / sizeof(u16))
  28. static bool __ath9k_hw_4k_fill_eeprom(struct ath_hw *ah)
  29. {
  30. struct ath_common *common = ath9k_hw_common(ah);
  31. u16 *eep_data = (u16 *)&ah->eeprom.map4k;
  32. int addr, eep_start_loc = 64;
  33. for (addr = 0; addr < SIZE_EEPROM_4K; addr++) {
  34. if (!ath9k_hw_nvram_read(common, addr + eep_start_loc, eep_data)) {
  35. ath_dbg(common, ATH_DBG_EEPROM,
  36. "Unable to read eeprom region\n");
  37. return false;
  38. }
  39. eep_data++;
  40. }
  41. return true;
  42. }
  43. static bool __ath9k_hw_usb_4k_fill_eeprom(struct ath_hw *ah)
  44. {
  45. u16 *eep_data = (u16 *)&ah->eeprom.map4k;
  46. ath9k_hw_usb_gen_fill_eeprom(ah, eep_data, 64, SIZE_EEPROM_4K);
  47. return true;
  48. }
  49. static bool ath9k_hw_4k_fill_eeprom(struct ath_hw *ah)
  50. {
  51. struct ath_common *common = ath9k_hw_common(ah);
  52. if (!ath9k_hw_use_flash(ah)) {
  53. ath_dbg(common, ATH_DBG_EEPROM,
  54. "Reading from EEPROM, not flash\n");
  55. }
  56. if (common->bus_ops->ath_bus_type == ATH_USB)
  57. return __ath9k_hw_usb_4k_fill_eeprom(ah);
  58. else
  59. return __ath9k_hw_4k_fill_eeprom(ah);
  60. }
  61. #if defined(CONFIG_ATH9K_DEBUGFS) || defined(CONFIG_ATH9K_HTC_DEBUGFS)
  62. static u32 ath9k_dump_4k_modal_eeprom(char *buf, u32 len, u32 size,
  63. struct modal_eep_4k_header *modal_hdr)
  64. {
  65. PR_EEP("Chain0 Ant. Control", modal_hdr->antCtrlChain[0]);
  66. PR_EEP("Ant. Common Control", modal_hdr->antCtrlCommon);
  67. PR_EEP("Chain0 Ant. Gain", modal_hdr->antennaGainCh[0]);
  68. PR_EEP("Switch Settle", modal_hdr->switchSettling);
  69. PR_EEP("Chain0 TxRxAtten", modal_hdr->txRxAttenCh[0]);
  70. PR_EEP("Chain0 RxTxMargin", modal_hdr->rxTxMarginCh[0]);
  71. PR_EEP("ADC Desired size", modal_hdr->adcDesiredSize);
  72. PR_EEP("PGA Desired size", modal_hdr->pgaDesiredSize);
  73. PR_EEP("Chain0 xlna Gain", modal_hdr->xlnaGainCh[0]);
  74. PR_EEP("txEndToXpaOff", modal_hdr->txEndToXpaOff);
  75. PR_EEP("txEndToRxOn", modal_hdr->txEndToRxOn);
  76. PR_EEP("txFrameToXpaOn", modal_hdr->txFrameToXpaOn);
  77. PR_EEP("CCA Threshold)", modal_hdr->thresh62);
  78. PR_EEP("Chain0 NF Threshold", modal_hdr->noiseFloorThreshCh[0]);
  79. PR_EEP("xpdGain", modal_hdr->xpdGain);
  80. PR_EEP("External PD", modal_hdr->xpd);
  81. PR_EEP("Chain0 I Coefficient", modal_hdr->iqCalICh[0]);
  82. PR_EEP("Chain0 Q Coefficient", modal_hdr->iqCalQCh[0]);
  83. PR_EEP("pdGainOverlap", modal_hdr->pdGainOverlap);
  84. PR_EEP("O/D Bias Version", modal_hdr->version);
  85. PR_EEP("CCK OutputBias", modal_hdr->ob_0);
  86. PR_EEP("BPSK OutputBias", modal_hdr->ob_1);
  87. PR_EEP("QPSK OutputBias", modal_hdr->ob_2);
  88. PR_EEP("16QAM OutputBias", modal_hdr->ob_3);
  89. PR_EEP("64QAM OutputBias", modal_hdr->ob_4);
  90. PR_EEP("CCK Driver1_Bias", modal_hdr->db1_0);
  91. PR_EEP("BPSK Driver1_Bias", modal_hdr->db1_1);
  92. PR_EEP("QPSK Driver1_Bias", modal_hdr->db1_2);
  93. PR_EEP("16QAM Driver1_Bias", modal_hdr->db1_3);
  94. PR_EEP("64QAM Driver1_Bias", modal_hdr->db1_4);
  95. PR_EEP("CCK Driver2_Bias", modal_hdr->db2_0);
  96. PR_EEP("BPSK Driver2_Bias", modal_hdr->db2_1);
  97. PR_EEP("QPSK Driver2_Bias", modal_hdr->db2_2);
  98. PR_EEP("16QAM Driver2_Bias", modal_hdr->db2_3);
  99. PR_EEP("64QAM Driver2_Bias", modal_hdr->db2_4);
  100. PR_EEP("xPA Bias Level", modal_hdr->xpaBiasLvl);
  101. PR_EEP("txFrameToDataStart", modal_hdr->txFrameToDataStart);
  102. PR_EEP("txFrameToPaOn", modal_hdr->txFrameToPaOn);
  103. PR_EEP("HT40 Power Inc.", modal_hdr->ht40PowerIncForPdadc);
  104. PR_EEP("Chain0 bswAtten", modal_hdr->bswAtten[0]);
  105. PR_EEP("Chain0 bswMargin", modal_hdr->bswMargin[0]);
  106. PR_EEP("HT40 Switch Settle", modal_hdr->swSettleHt40);
  107. PR_EEP("Chain0 xatten2Db", modal_hdr->xatten2Db[0]);
  108. PR_EEP("Chain0 xatten2Margin", modal_hdr->xatten2Margin[0]);
  109. PR_EEP("Ant. Diversity ctl1", modal_hdr->antdiv_ctl1);
  110. PR_EEP("Ant. Diversity ctl2", modal_hdr->antdiv_ctl2);
  111. PR_EEP("TX Diversity", modal_hdr->tx_diversity);
  112. return len;
  113. }
  114. static u32 ath9k_hw_4k_dump_eeprom(struct ath_hw *ah, bool dump_base_hdr,
  115. u8 *buf, u32 len, u32 size)
  116. {
  117. struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
  118. struct base_eep_header_4k *pBase = &eep->baseEepHeader;
  119. if (!dump_base_hdr) {
  120. len += snprintf(buf + len, size - len,
  121. "%20s :\n", "2GHz modal Header");
  122. len += ath9k_dump_4k_modal_eeprom(buf, len, size,
  123. &eep->modalHeader);
  124. goto out;
  125. }
  126. PR_EEP("Major Version", pBase->version >> 12);
  127. PR_EEP("Minor Version", pBase->version & 0xFFF);
  128. PR_EEP("Checksum", pBase->checksum);
  129. PR_EEP("Length", pBase->length);
  130. PR_EEP("RegDomain1", pBase->regDmn[0]);
  131. PR_EEP("RegDomain2", pBase->regDmn[1]);
  132. PR_EEP("TX Mask", pBase->txMask);
  133. PR_EEP("RX Mask", pBase->rxMask);
  134. PR_EEP("Allow 5GHz", !!(pBase->opCapFlags & AR5416_OPFLAGS_11A));
  135. PR_EEP("Allow 2GHz", !!(pBase->opCapFlags & AR5416_OPFLAGS_11G));
  136. PR_EEP("Disable 2GHz HT20", !!(pBase->opCapFlags &
  137. AR5416_OPFLAGS_N_2G_HT20));
  138. PR_EEP("Disable 2GHz HT40", !!(pBase->opCapFlags &
  139. AR5416_OPFLAGS_N_2G_HT40));
  140. PR_EEP("Disable 5Ghz HT20", !!(pBase->opCapFlags &
  141. AR5416_OPFLAGS_N_5G_HT20));
  142. PR_EEP("Disable 5Ghz HT40", !!(pBase->opCapFlags &
  143. AR5416_OPFLAGS_N_5G_HT40));
  144. PR_EEP("Big Endian", !!(pBase->eepMisc & 0x01));
  145. PR_EEP("Cal Bin Major Ver", (pBase->binBuildNumber >> 24) & 0xFF);
  146. PR_EEP("Cal Bin Minor Ver", (pBase->binBuildNumber >> 16) & 0xFF);
  147. PR_EEP("Cal Bin Build", (pBase->binBuildNumber >> 8) & 0xFF);
  148. PR_EEP("TX Gain type", pBase->txGainType);
  149. len += snprintf(buf + len, size - len, "%20s : %pM\n", "MacAddress",
  150. pBase->macAddr);
  151. out:
  152. if (len > size)
  153. len = size;
  154. return len;
  155. }
  156. #else
  157. static u32 ath9k_hw_4k_dump_eeprom(struct ath_hw *ah, bool dump_base_hdr,
  158. u8 *buf, u32 len, u32 size)
  159. {
  160. return 0;
  161. }
  162. #endif
  163. #undef SIZE_EEPROM_4K
  164. static int ath9k_hw_4k_check_eeprom(struct ath_hw *ah)
  165. {
  166. #define EEPROM_4K_SIZE (sizeof(struct ar5416_eeprom_4k) / sizeof(u16))
  167. struct ath_common *common = ath9k_hw_common(ah);
  168. struct ar5416_eeprom_4k *eep =
  169. (struct ar5416_eeprom_4k *) &ah->eeprom.map4k;
  170. u16 *eepdata, temp, magic, magic2;
  171. u32 sum = 0, el;
  172. bool need_swap = false;
  173. int i, addr;
  174. if (!ath9k_hw_use_flash(ah)) {
  175. if (!ath9k_hw_nvram_read(common, AR5416_EEPROM_MAGIC_OFFSET,
  176. &magic)) {
  177. ath_err(common, "Reading Magic # failed\n");
  178. return false;
  179. }
  180. ath_dbg(common, ATH_DBG_EEPROM,
  181. "Read Magic = 0x%04X\n", magic);
  182. if (magic != AR5416_EEPROM_MAGIC) {
  183. magic2 = swab16(magic);
  184. if (magic2 == AR5416_EEPROM_MAGIC) {
  185. need_swap = true;
  186. eepdata = (u16 *) (&ah->eeprom);
  187. for (addr = 0; addr < EEPROM_4K_SIZE; addr++) {
  188. temp = swab16(*eepdata);
  189. *eepdata = temp;
  190. eepdata++;
  191. }
  192. } else {
  193. ath_err(common,
  194. "Invalid EEPROM Magic. Endianness mismatch.\n");
  195. return -EINVAL;
  196. }
  197. }
  198. }
  199. ath_dbg(common, ATH_DBG_EEPROM, "need_swap = %s.\n",
  200. need_swap ? "True" : "False");
  201. if (need_swap)
  202. el = swab16(ah->eeprom.map4k.baseEepHeader.length);
  203. else
  204. el = ah->eeprom.map4k.baseEepHeader.length;
  205. if (el > sizeof(struct ar5416_eeprom_4k))
  206. el = sizeof(struct ar5416_eeprom_4k) / sizeof(u16);
  207. else
  208. el = el / sizeof(u16);
  209. eepdata = (u16 *)(&ah->eeprom);
  210. for (i = 0; i < el; i++)
  211. sum ^= *eepdata++;
  212. if (need_swap) {
  213. u32 integer;
  214. u16 word;
  215. ath_dbg(common, ATH_DBG_EEPROM,
  216. "EEPROM Endianness is not native.. Changing\n");
  217. word = swab16(eep->baseEepHeader.length);
  218. eep->baseEepHeader.length = word;
  219. word = swab16(eep->baseEepHeader.checksum);
  220. eep->baseEepHeader.checksum = word;
  221. word = swab16(eep->baseEepHeader.version);
  222. eep->baseEepHeader.version = word;
  223. word = swab16(eep->baseEepHeader.regDmn[0]);
  224. eep->baseEepHeader.regDmn[0] = word;
  225. word = swab16(eep->baseEepHeader.regDmn[1]);
  226. eep->baseEepHeader.regDmn[1] = word;
  227. word = swab16(eep->baseEepHeader.rfSilent);
  228. eep->baseEepHeader.rfSilent = word;
  229. word = swab16(eep->baseEepHeader.blueToothOptions);
  230. eep->baseEepHeader.blueToothOptions = word;
  231. word = swab16(eep->baseEepHeader.deviceCap);
  232. eep->baseEepHeader.deviceCap = word;
  233. integer = swab32(eep->modalHeader.antCtrlCommon);
  234. eep->modalHeader.antCtrlCommon = integer;
  235. for (i = 0; i < AR5416_EEP4K_MAX_CHAINS; i++) {
  236. integer = swab32(eep->modalHeader.antCtrlChain[i]);
  237. eep->modalHeader.antCtrlChain[i] = integer;
  238. }
  239. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  240. word = swab16(eep->modalHeader.spurChans[i].spurChan);
  241. eep->modalHeader.spurChans[i].spurChan = word;
  242. }
  243. }
  244. if (sum != 0xffff || ah->eep_ops->get_eeprom_ver(ah) != AR5416_EEP_VER ||
  245. ah->eep_ops->get_eeprom_rev(ah) < AR5416_EEP_NO_BACK_VER) {
  246. ath_err(common, "Bad EEPROM checksum 0x%x or revision 0x%04x\n",
  247. sum, ah->eep_ops->get_eeprom_ver(ah));
  248. return -EINVAL;
  249. }
  250. return 0;
  251. #undef EEPROM_4K_SIZE
  252. }
  253. static u32 ath9k_hw_4k_get_eeprom(struct ath_hw *ah,
  254. enum eeprom_param param)
  255. {
  256. struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
  257. struct modal_eep_4k_header *pModal = &eep->modalHeader;
  258. struct base_eep_header_4k *pBase = &eep->baseEepHeader;
  259. u16 ver_minor;
  260. ver_minor = pBase->version & AR5416_EEP_VER_MINOR_MASK;
  261. switch (param) {
  262. case EEP_NFTHRESH_2:
  263. return pModal->noiseFloorThreshCh[0];
  264. case EEP_MAC_LSW:
  265. return get_unaligned_be16(pBase->macAddr);
  266. case EEP_MAC_MID:
  267. return get_unaligned_be16(pBase->macAddr + 2);
  268. case EEP_MAC_MSW:
  269. return get_unaligned_be16(pBase->macAddr + 4);
  270. case EEP_REG_0:
  271. return pBase->regDmn[0];
  272. case EEP_OP_CAP:
  273. return pBase->deviceCap;
  274. case EEP_OP_MODE:
  275. return pBase->opCapFlags;
  276. case EEP_RF_SILENT:
  277. return pBase->rfSilent;
  278. case EEP_OB_2:
  279. return pModal->ob_0;
  280. case EEP_DB_2:
  281. return pModal->db1_1;
  282. case EEP_MINOR_REV:
  283. return ver_minor;
  284. case EEP_TX_MASK:
  285. return pBase->txMask;
  286. case EEP_RX_MASK:
  287. return pBase->rxMask;
  288. case EEP_FRAC_N_5G:
  289. return 0;
  290. case EEP_PWR_TABLE_OFFSET:
  291. return AR5416_PWR_TABLE_OFFSET_DB;
  292. case EEP_MODAL_VER:
  293. return pModal->version;
  294. case EEP_ANT_DIV_CTL1:
  295. return pModal->antdiv_ctl1;
  296. case EEP_TXGAIN_TYPE:
  297. return pBase->txGainType;
  298. case EEP_ANTENNA_GAIN_2G:
  299. return pModal->antennaGainCh[0];
  300. default:
  301. return 0;
  302. }
  303. }
  304. static void ath9k_hw_set_4k_power_cal_table(struct ath_hw *ah,
  305. struct ath9k_channel *chan)
  306. {
  307. struct ath_common *common = ath9k_hw_common(ah);
  308. struct ar5416_eeprom_4k *pEepData = &ah->eeprom.map4k;
  309. struct cal_data_per_freq_4k *pRawDataset;
  310. u8 *pCalBChans = NULL;
  311. u16 pdGainOverlap_t2;
  312. static u8 pdadcValues[AR5416_NUM_PDADC_VALUES];
  313. u16 gainBoundaries[AR5416_PD_GAINS_IN_MASK];
  314. u16 numPiers, i, j;
  315. u16 numXpdGain, xpdMask;
  316. u16 xpdGainValues[AR5416_EEP4K_NUM_PD_GAINS] = { 0, 0 };
  317. u32 reg32, regOffset, regChainOffset;
  318. xpdMask = pEepData->modalHeader.xpdGain;
  319. if ((pEepData->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
  320. AR5416_EEP_MINOR_VER_2) {
  321. pdGainOverlap_t2 =
  322. pEepData->modalHeader.pdGainOverlap;
  323. } else {
  324. pdGainOverlap_t2 = (u16)(MS(REG_READ(ah, AR_PHY_TPCRG5),
  325. AR_PHY_TPCRG5_PD_GAIN_OVERLAP));
  326. }
  327. pCalBChans = pEepData->calFreqPier2G;
  328. numPiers = AR5416_EEP4K_NUM_2G_CAL_PIERS;
  329. numXpdGain = 0;
  330. for (i = 1; i <= AR5416_PD_GAINS_IN_MASK; i++) {
  331. if ((xpdMask >> (AR5416_PD_GAINS_IN_MASK - i)) & 1) {
  332. if (numXpdGain >= AR5416_EEP4K_NUM_PD_GAINS)
  333. break;
  334. xpdGainValues[numXpdGain] =
  335. (u16)(AR5416_PD_GAINS_IN_MASK - i);
  336. numXpdGain++;
  337. }
  338. }
  339. REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_NUM_PD_GAIN,
  340. (numXpdGain - 1) & 0x3);
  341. REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_1,
  342. xpdGainValues[0]);
  343. REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_2,
  344. xpdGainValues[1]);
  345. REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_3, 0);
  346. for (i = 0; i < AR5416_EEP4K_MAX_CHAINS; i++) {
  347. regChainOffset = i * 0x1000;
  348. if (pEepData->baseEepHeader.txMask & (1 << i)) {
  349. pRawDataset = pEepData->calPierData2G[i];
  350. ath9k_hw_get_gain_boundaries_pdadcs(ah, chan,
  351. pRawDataset, pCalBChans,
  352. numPiers, pdGainOverlap_t2,
  353. gainBoundaries,
  354. pdadcValues, numXpdGain);
  355. ENABLE_REGWRITE_BUFFER(ah);
  356. REG_WRITE(ah, AR_PHY_TPCRG5 + regChainOffset,
  357. SM(pdGainOverlap_t2,
  358. AR_PHY_TPCRG5_PD_GAIN_OVERLAP)
  359. | SM(gainBoundaries[0],
  360. AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1)
  361. | SM(gainBoundaries[1],
  362. AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2)
  363. | SM(gainBoundaries[2],
  364. AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3)
  365. | SM(gainBoundaries[3],
  366. AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4));
  367. regOffset = AR_PHY_BASE + (672 << 2) + regChainOffset;
  368. for (j = 0; j < 32; j++) {
  369. reg32 = get_unaligned_le32(&pdadcValues[4 * j]);
  370. REG_WRITE(ah, regOffset, reg32);
  371. ath_dbg(common, ATH_DBG_EEPROM,
  372. "PDADC (%d,%4x): %4.4x %8.8x\n",
  373. i, regChainOffset, regOffset,
  374. reg32);
  375. ath_dbg(common, ATH_DBG_EEPROM,
  376. "PDADC: Chain %d | "
  377. "PDADC %3d Value %3d | "
  378. "PDADC %3d Value %3d | "
  379. "PDADC %3d Value %3d | "
  380. "PDADC %3d Value %3d |\n",
  381. i, 4 * j, pdadcValues[4 * j],
  382. 4 * j + 1, pdadcValues[4 * j + 1],
  383. 4 * j + 2, pdadcValues[4 * j + 2],
  384. 4 * j + 3, pdadcValues[4 * j + 3]);
  385. regOffset += 4;
  386. }
  387. REGWRITE_BUFFER_FLUSH(ah);
  388. }
  389. }
  390. }
  391. static void ath9k_hw_set_4k_power_per_rate_table(struct ath_hw *ah,
  392. struct ath9k_channel *chan,
  393. int16_t *ratesArray,
  394. u16 cfgCtl,
  395. u16 antenna_reduction,
  396. u16 powerLimit)
  397. {
  398. #define CMP_TEST_GRP \
  399. (((cfgCtl & ~CTL_MODE_M)| (pCtlMode[ctlMode] & CTL_MODE_M)) == \
  400. pEepData->ctlIndex[i]) \
  401. || (((cfgCtl & ~CTL_MODE_M) | (pCtlMode[ctlMode] & CTL_MODE_M)) == \
  402. ((pEepData->ctlIndex[i] & CTL_MODE_M) | SD_NO_CTL))
  403. int i;
  404. u16 twiceMinEdgePower;
  405. u16 twiceMaxEdgePower;
  406. u16 scaledPower = 0, minCtlPower;
  407. u16 numCtlModes;
  408. const u16 *pCtlMode;
  409. u16 ctlMode, freq;
  410. struct chan_centers centers;
  411. struct cal_ctl_data_4k *rep;
  412. struct ar5416_eeprom_4k *pEepData = &ah->eeprom.map4k;
  413. struct cal_target_power_leg targetPowerOfdm, targetPowerCck = {
  414. 0, { 0, 0, 0, 0}
  415. };
  416. struct cal_target_power_leg targetPowerOfdmExt = {
  417. 0, { 0, 0, 0, 0} }, targetPowerCckExt = {
  418. 0, { 0, 0, 0, 0 }
  419. };
  420. struct cal_target_power_ht targetPowerHt20, targetPowerHt40 = {
  421. 0, {0, 0, 0, 0}
  422. };
  423. static const u16 ctlModesFor11g[] = {
  424. CTL_11B, CTL_11G, CTL_2GHT20,
  425. CTL_11B_EXT, CTL_11G_EXT, CTL_2GHT40
  426. };
  427. ath9k_hw_get_channel_centers(ah, chan, &centers);
  428. scaledPower = powerLimit - antenna_reduction;
  429. numCtlModes = ARRAY_SIZE(ctlModesFor11g) - SUB_NUM_CTL_MODES_AT_2G_40;
  430. pCtlMode = ctlModesFor11g;
  431. ath9k_hw_get_legacy_target_powers(ah, chan,
  432. pEepData->calTargetPowerCck,
  433. AR5416_NUM_2G_CCK_TARGET_POWERS,
  434. &targetPowerCck, 4, false);
  435. ath9k_hw_get_legacy_target_powers(ah, chan,
  436. pEepData->calTargetPower2G,
  437. AR5416_NUM_2G_20_TARGET_POWERS,
  438. &targetPowerOfdm, 4, false);
  439. ath9k_hw_get_target_powers(ah, chan,
  440. pEepData->calTargetPower2GHT20,
  441. AR5416_NUM_2G_20_TARGET_POWERS,
  442. &targetPowerHt20, 8, false);
  443. if (IS_CHAN_HT40(chan)) {
  444. numCtlModes = ARRAY_SIZE(ctlModesFor11g);
  445. ath9k_hw_get_target_powers(ah, chan,
  446. pEepData->calTargetPower2GHT40,
  447. AR5416_NUM_2G_40_TARGET_POWERS,
  448. &targetPowerHt40, 8, true);
  449. ath9k_hw_get_legacy_target_powers(ah, chan,
  450. pEepData->calTargetPowerCck,
  451. AR5416_NUM_2G_CCK_TARGET_POWERS,
  452. &targetPowerCckExt, 4, true);
  453. ath9k_hw_get_legacy_target_powers(ah, chan,
  454. pEepData->calTargetPower2G,
  455. AR5416_NUM_2G_20_TARGET_POWERS,
  456. &targetPowerOfdmExt, 4, true);
  457. }
  458. for (ctlMode = 0; ctlMode < numCtlModes; ctlMode++) {
  459. bool isHt40CtlMode = (pCtlMode[ctlMode] == CTL_5GHT40) ||
  460. (pCtlMode[ctlMode] == CTL_2GHT40);
  461. if (isHt40CtlMode)
  462. freq = centers.synth_center;
  463. else if (pCtlMode[ctlMode] & EXT_ADDITIVE)
  464. freq = centers.ext_center;
  465. else
  466. freq = centers.ctl_center;
  467. twiceMaxEdgePower = MAX_RATE_POWER;
  468. for (i = 0; (i < AR5416_EEP4K_NUM_CTLS) &&
  469. pEepData->ctlIndex[i]; i++) {
  470. if (CMP_TEST_GRP) {
  471. rep = &(pEepData->ctlData[i]);
  472. twiceMinEdgePower = ath9k_hw_get_max_edge_power(
  473. freq,
  474. rep->ctlEdges[
  475. ar5416_get_ntxchains(ah->txchainmask) - 1],
  476. IS_CHAN_2GHZ(chan),
  477. AR5416_EEP4K_NUM_BAND_EDGES);
  478. if ((cfgCtl & ~CTL_MODE_M) == SD_NO_CTL) {
  479. twiceMaxEdgePower =
  480. min(twiceMaxEdgePower,
  481. twiceMinEdgePower);
  482. } else {
  483. twiceMaxEdgePower = twiceMinEdgePower;
  484. break;
  485. }
  486. }
  487. }
  488. minCtlPower = (u8)min(twiceMaxEdgePower, scaledPower);
  489. switch (pCtlMode[ctlMode]) {
  490. case CTL_11B:
  491. for (i = 0; i < ARRAY_SIZE(targetPowerCck.tPow2x); i++) {
  492. targetPowerCck.tPow2x[i] =
  493. min((u16)targetPowerCck.tPow2x[i],
  494. minCtlPower);
  495. }
  496. break;
  497. case CTL_11G:
  498. for (i = 0; i < ARRAY_SIZE(targetPowerOfdm.tPow2x); i++) {
  499. targetPowerOfdm.tPow2x[i] =
  500. min((u16)targetPowerOfdm.tPow2x[i],
  501. minCtlPower);
  502. }
  503. break;
  504. case CTL_2GHT20:
  505. for (i = 0; i < ARRAY_SIZE(targetPowerHt20.tPow2x); i++) {
  506. targetPowerHt20.tPow2x[i] =
  507. min((u16)targetPowerHt20.tPow2x[i],
  508. minCtlPower);
  509. }
  510. break;
  511. case CTL_11B_EXT:
  512. targetPowerCckExt.tPow2x[0] =
  513. min((u16)targetPowerCckExt.tPow2x[0],
  514. minCtlPower);
  515. break;
  516. case CTL_11G_EXT:
  517. targetPowerOfdmExt.tPow2x[0] =
  518. min((u16)targetPowerOfdmExt.tPow2x[0],
  519. minCtlPower);
  520. break;
  521. case CTL_2GHT40:
  522. for (i = 0; i < ARRAY_SIZE(targetPowerHt40.tPow2x); i++) {
  523. targetPowerHt40.tPow2x[i] =
  524. min((u16)targetPowerHt40.tPow2x[i],
  525. minCtlPower);
  526. }
  527. break;
  528. default:
  529. break;
  530. }
  531. }
  532. ratesArray[rate6mb] =
  533. ratesArray[rate9mb] =
  534. ratesArray[rate12mb] =
  535. ratesArray[rate18mb] =
  536. ratesArray[rate24mb] =
  537. targetPowerOfdm.tPow2x[0];
  538. ratesArray[rate36mb] = targetPowerOfdm.tPow2x[1];
  539. ratesArray[rate48mb] = targetPowerOfdm.tPow2x[2];
  540. ratesArray[rate54mb] = targetPowerOfdm.tPow2x[3];
  541. ratesArray[rateXr] = targetPowerOfdm.tPow2x[0];
  542. for (i = 0; i < ARRAY_SIZE(targetPowerHt20.tPow2x); i++)
  543. ratesArray[rateHt20_0 + i] = targetPowerHt20.tPow2x[i];
  544. ratesArray[rate1l] = targetPowerCck.tPow2x[0];
  545. ratesArray[rate2s] = ratesArray[rate2l] = targetPowerCck.tPow2x[1];
  546. ratesArray[rate5_5s] = ratesArray[rate5_5l] = targetPowerCck.tPow2x[2];
  547. ratesArray[rate11s] = ratesArray[rate11l] = targetPowerCck.tPow2x[3];
  548. if (IS_CHAN_HT40(chan)) {
  549. for (i = 0; i < ARRAY_SIZE(targetPowerHt40.tPow2x); i++) {
  550. ratesArray[rateHt40_0 + i] =
  551. targetPowerHt40.tPow2x[i];
  552. }
  553. ratesArray[rateDupOfdm] = targetPowerHt40.tPow2x[0];
  554. ratesArray[rateDupCck] = targetPowerHt40.tPow2x[0];
  555. ratesArray[rateExtOfdm] = targetPowerOfdmExt.tPow2x[0];
  556. ratesArray[rateExtCck] = targetPowerCckExt.tPow2x[0];
  557. }
  558. #undef CMP_TEST_GRP
  559. }
  560. static void ath9k_hw_4k_set_txpower(struct ath_hw *ah,
  561. struct ath9k_channel *chan,
  562. u16 cfgCtl,
  563. u8 twiceAntennaReduction,
  564. u8 powerLimit, bool test)
  565. {
  566. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  567. struct ar5416_eeprom_4k *pEepData = &ah->eeprom.map4k;
  568. struct modal_eep_4k_header *pModal = &pEepData->modalHeader;
  569. int16_t ratesArray[Ar5416RateSize];
  570. u8 ht40PowerIncForPdadc = 2;
  571. int i;
  572. memset(ratesArray, 0, sizeof(ratesArray));
  573. if ((pEepData->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
  574. AR5416_EEP_MINOR_VER_2) {
  575. ht40PowerIncForPdadc = pModal->ht40PowerIncForPdadc;
  576. }
  577. ath9k_hw_set_4k_power_per_rate_table(ah, chan,
  578. &ratesArray[0], cfgCtl,
  579. twiceAntennaReduction,
  580. powerLimit);
  581. ath9k_hw_set_4k_power_cal_table(ah, chan);
  582. regulatory->max_power_level = 0;
  583. for (i = 0; i < ARRAY_SIZE(ratesArray); i++) {
  584. if (ratesArray[i] > MAX_RATE_POWER)
  585. ratesArray[i] = MAX_RATE_POWER;
  586. if (ratesArray[i] > regulatory->max_power_level)
  587. regulatory->max_power_level = ratesArray[i];
  588. }
  589. if (test)
  590. return;
  591. for (i = 0; i < Ar5416RateSize; i++)
  592. ratesArray[i] -= AR5416_PWR_TABLE_OFFSET_DB * 2;
  593. ENABLE_REGWRITE_BUFFER(ah);
  594. /* OFDM power per rate */
  595. REG_WRITE(ah, AR_PHY_POWER_TX_RATE1,
  596. ATH9K_POW_SM(ratesArray[rate18mb], 24)
  597. | ATH9K_POW_SM(ratesArray[rate12mb], 16)
  598. | ATH9K_POW_SM(ratesArray[rate9mb], 8)
  599. | ATH9K_POW_SM(ratesArray[rate6mb], 0));
  600. REG_WRITE(ah, AR_PHY_POWER_TX_RATE2,
  601. ATH9K_POW_SM(ratesArray[rate54mb], 24)
  602. | ATH9K_POW_SM(ratesArray[rate48mb], 16)
  603. | ATH9K_POW_SM(ratesArray[rate36mb], 8)
  604. | ATH9K_POW_SM(ratesArray[rate24mb], 0));
  605. /* CCK power per rate */
  606. REG_WRITE(ah, AR_PHY_POWER_TX_RATE3,
  607. ATH9K_POW_SM(ratesArray[rate2s], 24)
  608. | ATH9K_POW_SM(ratesArray[rate2l], 16)
  609. | ATH9K_POW_SM(ratesArray[rateXr], 8)
  610. | ATH9K_POW_SM(ratesArray[rate1l], 0));
  611. REG_WRITE(ah, AR_PHY_POWER_TX_RATE4,
  612. ATH9K_POW_SM(ratesArray[rate11s], 24)
  613. | ATH9K_POW_SM(ratesArray[rate11l], 16)
  614. | ATH9K_POW_SM(ratesArray[rate5_5s], 8)
  615. | ATH9K_POW_SM(ratesArray[rate5_5l], 0));
  616. /* HT20 power per rate */
  617. REG_WRITE(ah, AR_PHY_POWER_TX_RATE5,
  618. ATH9K_POW_SM(ratesArray[rateHt20_3], 24)
  619. | ATH9K_POW_SM(ratesArray[rateHt20_2], 16)
  620. | ATH9K_POW_SM(ratesArray[rateHt20_1], 8)
  621. | ATH9K_POW_SM(ratesArray[rateHt20_0], 0));
  622. REG_WRITE(ah, AR_PHY_POWER_TX_RATE6,
  623. ATH9K_POW_SM(ratesArray[rateHt20_7], 24)
  624. | ATH9K_POW_SM(ratesArray[rateHt20_6], 16)
  625. | ATH9K_POW_SM(ratesArray[rateHt20_5], 8)
  626. | ATH9K_POW_SM(ratesArray[rateHt20_4], 0));
  627. /* HT40 power per rate */
  628. if (IS_CHAN_HT40(chan)) {
  629. REG_WRITE(ah, AR_PHY_POWER_TX_RATE7,
  630. ATH9K_POW_SM(ratesArray[rateHt40_3] +
  631. ht40PowerIncForPdadc, 24)
  632. | ATH9K_POW_SM(ratesArray[rateHt40_2] +
  633. ht40PowerIncForPdadc, 16)
  634. | ATH9K_POW_SM(ratesArray[rateHt40_1] +
  635. ht40PowerIncForPdadc, 8)
  636. | ATH9K_POW_SM(ratesArray[rateHt40_0] +
  637. ht40PowerIncForPdadc, 0));
  638. REG_WRITE(ah, AR_PHY_POWER_TX_RATE8,
  639. ATH9K_POW_SM(ratesArray[rateHt40_7] +
  640. ht40PowerIncForPdadc, 24)
  641. | ATH9K_POW_SM(ratesArray[rateHt40_6] +
  642. ht40PowerIncForPdadc, 16)
  643. | ATH9K_POW_SM(ratesArray[rateHt40_5] +
  644. ht40PowerIncForPdadc, 8)
  645. | ATH9K_POW_SM(ratesArray[rateHt40_4] +
  646. ht40PowerIncForPdadc, 0));
  647. REG_WRITE(ah, AR_PHY_POWER_TX_RATE9,
  648. ATH9K_POW_SM(ratesArray[rateExtOfdm], 24)
  649. | ATH9K_POW_SM(ratesArray[rateExtCck], 16)
  650. | ATH9K_POW_SM(ratesArray[rateDupOfdm], 8)
  651. | ATH9K_POW_SM(ratesArray[rateDupCck], 0));
  652. }
  653. REGWRITE_BUFFER_FLUSH(ah);
  654. }
  655. static void ath9k_hw_4k_set_gain(struct ath_hw *ah,
  656. struct modal_eep_4k_header *pModal,
  657. struct ar5416_eeprom_4k *eep,
  658. u8 txRxAttenLocal)
  659. {
  660. REG_WRITE(ah, AR_PHY_SWITCH_CHAIN_0,
  661. pModal->antCtrlChain[0]);
  662. REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0),
  663. (REG_READ(ah, AR_PHY_TIMING_CTRL4(0)) &
  664. ~(AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF |
  665. AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF)) |
  666. SM(pModal->iqCalICh[0], AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF) |
  667. SM(pModal->iqCalQCh[0], AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF));
  668. if ((eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
  669. AR5416_EEP_MINOR_VER_3) {
  670. txRxAttenLocal = pModal->txRxAttenCh[0];
  671. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
  672. AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN, pModal->bswMargin[0]);
  673. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
  674. AR_PHY_GAIN_2GHZ_XATTEN1_DB, pModal->bswAtten[0]);
  675. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
  676. AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN,
  677. pModal->xatten2Margin[0]);
  678. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
  679. AR_PHY_GAIN_2GHZ_XATTEN2_DB, pModal->xatten2Db[0]);
  680. /* Set the block 1 value to block 0 value */
  681. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
  682. AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN,
  683. pModal->bswMargin[0]);
  684. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
  685. AR_PHY_GAIN_2GHZ_XATTEN1_DB, pModal->bswAtten[0]);
  686. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
  687. AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN,
  688. pModal->xatten2Margin[0]);
  689. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
  690. AR_PHY_GAIN_2GHZ_XATTEN2_DB,
  691. pModal->xatten2Db[0]);
  692. }
  693. REG_RMW_FIELD(ah, AR_PHY_RXGAIN,
  694. AR9280_PHY_RXGAIN_TXRX_ATTEN, txRxAttenLocal);
  695. REG_RMW_FIELD(ah, AR_PHY_RXGAIN,
  696. AR9280_PHY_RXGAIN_TXRX_MARGIN, pModal->rxTxMarginCh[0]);
  697. REG_RMW_FIELD(ah, AR_PHY_RXGAIN + 0x1000,
  698. AR9280_PHY_RXGAIN_TXRX_ATTEN, txRxAttenLocal);
  699. REG_RMW_FIELD(ah, AR_PHY_RXGAIN + 0x1000,
  700. AR9280_PHY_RXGAIN_TXRX_MARGIN, pModal->rxTxMarginCh[0]);
  701. }
  702. /*
  703. * Read EEPROM header info and program the device for correct operation
  704. * given the channel value.
  705. */
  706. static void ath9k_hw_4k_set_board_values(struct ath_hw *ah,
  707. struct ath9k_channel *chan)
  708. {
  709. struct modal_eep_4k_header *pModal;
  710. struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
  711. struct base_eep_header_4k *pBase = &eep->baseEepHeader;
  712. u8 txRxAttenLocal;
  713. u8 ob[5], db1[5], db2[5];
  714. u8 ant_div_control1, ant_div_control2;
  715. u8 bb_desired_scale;
  716. u32 regVal;
  717. pModal = &eep->modalHeader;
  718. txRxAttenLocal = 23;
  719. REG_WRITE(ah, AR_PHY_SWITCH_COM, pModal->antCtrlCommon);
  720. /* Single chain for 4K EEPROM*/
  721. ath9k_hw_4k_set_gain(ah, pModal, eep, txRxAttenLocal);
  722. /* Initialize Ant Diversity settings from EEPROM */
  723. if (pModal->version >= 3) {
  724. ant_div_control1 = pModal->antdiv_ctl1;
  725. ant_div_control2 = pModal->antdiv_ctl2;
  726. regVal = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
  727. regVal &= (~(AR_PHY_9285_ANT_DIV_CTL_ALL));
  728. regVal |= SM(ant_div_control1,
  729. AR_PHY_9285_ANT_DIV_CTL);
  730. regVal |= SM(ant_div_control2,
  731. AR_PHY_9285_ANT_DIV_ALT_LNACONF);
  732. regVal |= SM((ant_div_control2 >> 2),
  733. AR_PHY_9285_ANT_DIV_MAIN_LNACONF);
  734. regVal |= SM((ant_div_control1 >> 1),
  735. AR_PHY_9285_ANT_DIV_ALT_GAINTB);
  736. regVal |= SM((ant_div_control1 >> 2),
  737. AR_PHY_9285_ANT_DIV_MAIN_GAINTB);
  738. REG_WRITE(ah, AR_PHY_MULTICHAIN_GAIN_CTL, regVal);
  739. regVal = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
  740. regVal = REG_READ(ah, AR_PHY_CCK_DETECT);
  741. regVal &= (~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
  742. regVal |= SM((ant_div_control1 >> 3),
  743. AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
  744. REG_WRITE(ah, AR_PHY_CCK_DETECT, regVal);
  745. regVal = REG_READ(ah, AR_PHY_CCK_DETECT);
  746. }
  747. if (pModal->version >= 2) {
  748. ob[0] = pModal->ob_0;
  749. ob[1] = pModal->ob_1;
  750. ob[2] = pModal->ob_2;
  751. ob[3] = pModal->ob_3;
  752. ob[4] = pModal->ob_4;
  753. db1[0] = pModal->db1_0;
  754. db1[1] = pModal->db1_1;
  755. db1[2] = pModal->db1_2;
  756. db1[3] = pModal->db1_3;
  757. db1[4] = pModal->db1_4;
  758. db2[0] = pModal->db2_0;
  759. db2[1] = pModal->db2_1;
  760. db2[2] = pModal->db2_2;
  761. db2[3] = pModal->db2_3;
  762. db2[4] = pModal->db2_4;
  763. } else if (pModal->version == 1) {
  764. ob[0] = pModal->ob_0;
  765. ob[1] = ob[2] = ob[3] = ob[4] = pModal->ob_1;
  766. db1[0] = pModal->db1_0;
  767. db1[1] = db1[2] = db1[3] = db1[4] = pModal->db1_1;
  768. db2[0] = pModal->db2_0;
  769. db2[1] = db2[2] = db2[3] = db2[4] = pModal->db2_1;
  770. } else {
  771. int i;
  772. for (i = 0; i < 5; i++) {
  773. ob[i] = pModal->ob_0;
  774. db1[i] = pModal->db1_0;
  775. db2[i] = pModal->db1_0;
  776. }
  777. }
  778. if (AR_SREV_9271(ah)) {
  779. ath9k_hw_analog_shift_rmw(ah,
  780. AR9285_AN_RF2G3,
  781. AR9271_AN_RF2G3_OB_cck,
  782. AR9271_AN_RF2G3_OB_cck_S,
  783. ob[0]);
  784. ath9k_hw_analog_shift_rmw(ah,
  785. AR9285_AN_RF2G3,
  786. AR9271_AN_RF2G3_OB_psk,
  787. AR9271_AN_RF2G3_OB_psk_S,
  788. ob[1]);
  789. ath9k_hw_analog_shift_rmw(ah,
  790. AR9285_AN_RF2G3,
  791. AR9271_AN_RF2G3_OB_qam,
  792. AR9271_AN_RF2G3_OB_qam_S,
  793. ob[2]);
  794. ath9k_hw_analog_shift_rmw(ah,
  795. AR9285_AN_RF2G3,
  796. AR9271_AN_RF2G3_DB_1,
  797. AR9271_AN_RF2G3_DB_1_S,
  798. db1[0]);
  799. ath9k_hw_analog_shift_rmw(ah,
  800. AR9285_AN_RF2G4,
  801. AR9271_AN_RF2G4_DB_2,
  802. AR9271_AN_RF2G4_DB_2_S,
  803. db2[0]);
  804. } else {
  805. ath9k_hw_analog_shift_rmw(ah,
  806. AR9285_AN_RF2G3,
  807. AR9285_AN_RF2G3_OB_0,
  808. AR9285_AN_RF2G3_OB_0_S,
  809. ob[0]);
  810. ath9k_hw_analog_shift_rmw(ah,
  811. AR9285_AN_RF2G3,
  812. AR9285_AN_RF2G3_OB_1,
  813. AR9285_AN_RF2G3_OB_1_S,
  814. ob[1]);
  815. ath9k_hw_analog_shift_rmw(ah,
  816. AR9285_AN_RF2G3,
  817. AR9285_AN_RF2G3_OB_2,
  818. AR9285_AN_RF2G3_OB_2_S,
  819. ob[2]);
  820. ath9k_hw_analog_shift_rmw(ah,
  821. AR9285_AN_RF2G3,
  822. AR9285_AN_RF2G3_OB_3,
  823. AR9285_AN_RF2G3_OB_3_S,
  824. ob[3]);
  825. ath9k_hw_analog_shift_rmw(ah,
  826. AR9285_AN_RF2G3,
  827. AR9285_AN_RF2G3_OB_4,
  828. AR9285_AN_RF2G3_OB_4_S,
  829. ob[4]);
  830. ath9k_hw_analog_shift_rmw(ah,
  831. AR9285_AN_RF2G3,
  832. AR9285_AN_RF2G3_DB1_0,
  833. AR9285_AN_RF2G3_DB1_0_S,
  834. db1[0]);
  835. ath9k_hw_analog_shift_rmw(ah,
  836. AR9285_AN_RF2G3,
  837. AR9285_AN_RF2G3_DB1_1,
  838. AR9285_AN_RF2G3_DB1_1_S,
  839. db1[1]);
  840. ath9k_hw_analog_shift_rmw(ah,
  841. AR9285_AN_RF2G3,
  842. AR9285_AN_RF2G3_DB1_2,
  843. AR9285_AN_RF2G3_DB1_2_S,
  844. db1[2]);
  845. ath9k_hw_analog_shift_rmw(ah,
  846. AR9285_AN_RF2G4,
  847. AR9285_AN_RF2G4_DB1_3,
  848. AR9285_AN_RF2G4_DB1_3_S,
  849. db1[3]);
  850. ath9k_hw_analog_shift_rmw(ah,
  851. AR9285_AN_RF2G4,
  852. AR9285_AN_RF2G4_DB1_4,
  853. AR9285_AN_RF2G4_DB1_4_S, db1[4]);
  854. ath9k_hw_analog_shift_rmw(ah,
  855. AR9285_AN_RF2G4,
  856. AR9285_AN_RF2G4_DB2_0,
  857. AR9285_AN_RF2G4_DB2_0_S,
  858. db2[0]);
  859. ath9k_hw_analog_shift_rmw(ah,
  860. AR9285_AN_RF2G4,
  861. AR9285_AN_RF2G4_DB2_1,
  862. AR9285_AN_RF2G4_DB2_1_S,
  863. db2[1]);
  864. ath9k_hw_analog_shift_rmw(ah,
  865. AR9285_AN_RF2G4,
  866. AR9285_AN_RF2G4_DB2_2,
  867. AR9285_AN_RF2G4_DB2_2_S,
  868. db2[2]);
  869. ath9k_hw_analog_shift_rmw(ah,
  870. AR9285_AN_RF2G4,
  871. AR9285_AN_RF2G4_DB2_3,
  872. AR9285_AN_RF2G4_DB2_3_S,
  873. db2[3]);
  874. ath9k_hw_analog_shift_rmw(ah,
  875. AR9285_AN_RF2G4,
  876. AR9285_AN_RF2G4_DB2_4,
  877. AR9285_AN_RF2G4_DB2_4_S,
  878. db2[4]);
  879. }
  880. REG_RMW_FIELD(ah, AR_PHY_SETTLING, AR_PHY_SETTLING_SWITCH,
  881. pModal->switchSettling);
  882. REG_RMW_FIELD(ah, AR_PHY_DESIRED_SZ, AR_PHY_DESIRED_SZ_ADC,
  883. pModal->adcDesiredSize);
  884. REG_WRITE(ah, AR_PHY_RF_CTL4,
  885. SM(pModal->txEndToXpaOff, AR_PHY_RF_CTL4_TX_END_XPAA_OFF) |
  886. SM(pModal->txEndToXpaOff, AR_PHY_RF_CTL4_TX_END_XPAB_OFF) |
  887. SM(pModal->txFrameToXpaOn, AR_PHY_RF_CTL4_FRAME_XPAA_ON) |
  888. SM(pModal->txFrameToXpaOn, AR_PHY_RF_CTL4_FRAME_XPAB_ON));
  889. REG_RMW_FIELD(ah, AR_PHY_RF_CTL3, AR_PHY_TX_END_TO_A2_RX_ON,
  890. pModal->txEndToRxOn);
  891. if (AR_SREV_9271_10(ah))
  892. REG_RMW_FIELD(ah, AR_PHY_RF_CTL3, AR_PHY_TX_END_TO_A2_RX_ON,
  893. pModal->txEndToRxOn);
  894. REG_RMW_FIELD(ah, AR_PHY_CCA, AR9280_PHY_CCA_THRESH62,
  895. pModal->thresh62);
  896. REG_RMW_FIELD(ah, AR_PHY_EXT_CCA0, AR_PHY_EXT_CCA0_THRESH62,
  897. pModal->thresh62);
  898. if ((eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
  899. AR5416_EEP_MINOR_VER_2) {
  900. REG_RMW_FIELD(ah, AR_PHY_RF_CTL2, AR_PHY_TX_END_DATA_START,
  901. pModal->txFrameToDataStart);
  902. REG_RMW_FIELD(ah, AR_PHY_RF_CTL2, AR_PHY_TX_END_PA_ON,
  903. pModal->txFrameToPaOn);
  904. }
  905. if ((eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
  906. AR5416_EEP_MINOR_VER_3) {
  907. if (IS_CHAN_HT40(chan))
  908. REG_RMW_FIELD(ah, AR_PHY_SETTLING,
  909. AR_PHY_SETTLING_SWITCH,
  910. pModal->swSettleHt40);
  911. }
  912. bb_desired_scale = (pModal->bb_scale_smrt_antenna &
  913. EEP_4K_BB_DESIRED_SCALE_MASK);
  914. if ((pBase->txGainType == 0) && (bb_desired_scale != 0)) {
  915. u32 pwrctrl, mask, clr;
  916. mask = BIT(0)|BIT(5)|BIT(10)|BIT(15)|BIT(20)|BIT(25);
  917. pwrctrl = mask * bb_desired_scale;
  918. clr = mask * 0x1f;
  919. REG_RMW(ah, AR_PHY_TX_PWRCTRL8, pwrctrl, clr);
  920. REG_RMW(ah, AR_PHY_TX_PWRCTRL10, pwrctrl, clr);
  921. REG_RMW(ah, AR_PHY_CH0_TX_PWRCTRL12, pwrctrl, clr);
  922. mask = BIT(0)|BIT(5)|BIT(15);
  923. pwrctrl = mask * bb_desired_scale;
  924. clr = mask * 0x1f;
  925. REG_RMW(ah, AR_PHY_TX_PWRCTRL9, pwrctrl, clr);
  926. mask = BIT(0)|BIT(5);
  927. pwrctrl = mask * bb_desired_scale;
  928. clr = mask * 0x1f;
  929. REG_RMW(ah, AR_PHY_CH0_TX_PWRCTRL11, pwrctrl, clr);
  930. REG_RMW(ah, AR_PHY_CH0_TX_PWRCTRL13, pwrctrl, clr);
  931. }
  932. }
  933. static u16 ath9k_hw_4k_get_spur_channel(struct ath_hw *ah, u16 i, bool is2GHz)
  934. {
  935. #define EEP_MAP4K_SPURCHAN \
  936. (ah->eeprom.map4k.modalHeader.spurChans[i].spurChan)
  937. struct ath_common *common = ath9k_hw_common(ah);
  938. u16 spur_val = AR_NO_SPUR;
  939. ath_dbg(common, ATH_DBG_ANI,
  940. "Getting spur idx:%d is2Ghz:%d val:%x\n",
  941. i, is2GHz, ah->config.spurchans[i][is2GHz]);
  942. switch (ah->config.spurmode) {
  943. case SPUR_DISABLE:
  944. break;
  945. case SPUR_ENABLE_IOCTL:
  946. spur_val = ah->config.spurchans[i][is2GHz];
  947. ath_dbg(common, ATH_DBG_ANI,
  948. "Getting spur val from new loc. %d\n", spur_val);
  949. break;
  950. case SPUR_ENABLE_EEPROM:
  951. spur_val = EEP_MAP4K_SPURCHAN;
  952. break;
  953. }
  954. return spur_val;
  955. #undef EEP_MAP4K_SPURCHAN
  956. }
  957. const struct eeprom_ops eep_4k_ops = {
  958. .check_eeprom = ath9k_hw_4k_check_eeprom,
  959. .get_eeprom = ath9k_hw_4k_get_eeprom,
  960. .fill_eeprom = ath9k_hw_4k_fill_eeprom,
  961. .dump_eeprom = ath9k_hw_4k_dump_eeprom,
  962. .get_eeprom_ver = ath9k_hw_4k_get_eeprom_ver,
  963. .get_eeprom_rev = ath9k_hw_4k_get_eeprom_rev,
  964. .set_board_values = ath9k_hw_4k_set_board_values,
  965. .set_txpower = ath9k_hw_4k_set_txpower,
  966. .get_spur_channel = ath9k_hw_4k_get_spur_channel
  967. };