hif.h 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * Copyright (c) 2004-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HIF_H
  17. #define HIF_H
  18. #include "common.h"
  19. #include "core.h"
  20. #include <linux/scatterlist.h>
  21. #define BUS_REQUEST_MAX_NUM 64
  22. #define HIF_MBOX_BLOCK_SIZE 128
  23. #define HIF_MBOX0_BLOCK_SIZE 1
  24. #define HIF_DMA_BUFFER_SIZE (32 * 1024)
  25. #define CMD53_FIXED_ADDRESS 1
  26. #define CMD53_INCR_ADDRESS 2
  27. #define MAX_SCATTER_REQUESTS 4
  28. #define MAX_SCATTER_ENTRIES_PER_REQ 16
  29. #define MAX_SCATTER_REQ_TRANSFER_SIZE (32 * 1024)
  30. #define MANUFACTURER_ID_AR6003_BASE 0x300
  31. /* SDIO manufacturer ID and Codes */
  32. #define MANUFACTURER_ID_ATH6KL_BASE_MASK 0xFF00
  33. #define MANUFACTURER_CODE 0x271 /* Atheros */
  34. /* Mailbox address in SDIO address space */
  35. #define HIF_MBOX_BASE_ADDR 0x800
  36. #define HIF_MBOX_WIDTH 0x800
  37. #define HIF_MBOX_END_ADDR (HTC_MAILBOX_NUM_MAX * HIF_MBOX_WIDTH - 1)
  38. /* version 1 of the chip has only a 12K extended mbox range */
  39. #define HIF_MBOX0_EXT_BASE_ADDR 0x4000
  40. #define HIF_MBOX0_EXT_WIDTH (12*1024)
  41. /* GMBOX addresses */
  42. #define HIF_GMBOX_BASE_ADDR 0x7000
  43. #define HIF_GMBOX_WIDTH 0x4000
  44. /* interrupt mode register */
  45. #define CCCR_SDIO_IRQ_MODE_REG 0xF0
  46. /* mode to enable special 4-bit interrupt assertion without clock */
  47. #define SDIO_IRQ_MODE_ASYNC_4BIT_IRQ (1 << 0)
  48. /* HTC runs over mailbox 0 */
  49. #define HTC_MAILBOX 0
  50. #define ATH6KL_TARGET_DEBUG_INTR_MASK 0x01
  51. /* FIXME: are these duplicates with MAX_SCATTER_ values in hif.h? */
  52. #define ATH6KL_SCATTER_ENTRIES_PER_REQ 16
  53. #define ATH6KL_MAX_TRANSFER_SIZE_PER_SCATTER (16 * 1024)
  54. #define ATH6KL_SCATTER_REQS 4
  55. #define ATH6KL_HIF_COMMUNICATION_TIMEOUT 1000
  56. struct bus_request {
  57. struct list_head list;
  58. /* request data */
  59. u32 address;
  60. u8 *buffer;
  61. u32 length;
  62. u32 request;
  63. struct htc_packet *packet;
  64. int status;
  65. /* this is a scatter request */
  66. struct hif_scatter_req *scat_req;
  67. };
  68. /* direction of transfer (read/write) */
  69. #define HIF_READ 0x00000001
  70. #define HIF_WRITE 0x00000002
  71. #define HIF_DIR_MASK (HIF_READ | HIF_WRITE)
  72. /*
  73. * emode - This indicates the whether the command is to be executed in a
  74. * blocking or non-blocking fashion (HIF_SYNCHRONOUS/
  75. * HIF_ASYNCHRONOUS). The read/write data paths in HTC have been
  76. * implemented using the asynchronous mode allowing the the bus
  77. * driver to indicate the completion of operation through the
  78. * registered callback routine. The requirement primarily comes
  79. * from the contexts these operations get called from (a driver's
  80. * transmit context or the ISR context in case of receive).
  81. * Support for both of these modes is essential.
  82. */
  83. #define HIF_SYNCHRONOUS 0x00000010
  84. #define HIF_ASYNCHRONOUS 0x00000020
  85. #define HIF_EMODE_MASK (HIF_SYNCHRONOUS | HIF_ASYNCHRONOUS)
  86. /*
  87. * dmode - An interface may support different kinds of commands based on
  88. * the tradeoff between the amount of data it can carry and the
  89. * setup time. Byte and Block modes are supported (HIF_BYTE_BASIS/
  90. * HIF_BLOCK_BASIS). In case of latter, the data is rounded off
  91. * to the nearest block size by padding. The size of the block is
  92. * configurable at compile time using the HIF_BLOCK_SIZE and is
  93. * negotiated with the target during initialization after the
  94. * ATH6KL interrupts are enabled.
  95. */
  96. #define HIF_BYTE_BASIS 0x00000040
  97. #define HIF_BLOCK_BASIS 0x00000080
  98. #define HIF_DMODE_MASK (HIF_BYTE_BASIS | HIF_BLOCK_BASIS)
  99. /*
  100. * amode - This indicates if the address has to be incremented on ATH6KL
  101. * after every read/write operation (HIF?FIXED_ADDRESS/
  102. * HIF_INCREMENTAL_ADDRESS).
  103. */
  104. #define HIF_FIXED_ADDRESS 0x00000100
  105. #define HIF_INCREMENTAL_ADDRESS 0x00000200
  106. #define HIF_AMODE_MASK (HIF_FIXED_ADDRESS | HIF_INCREMENTAL_ADDRESS)
  107. #define HIF_WR_ASYNC_BYTE_INC \
  108. (HIF_WRITE | HIF_ASYNCHRONOUS | \
  109. HIF_BYTE_BASIS | HIF_INCREMENTAL_ADDRESS)
  110. #define HIF_WR_ASYNC_BLOCK_INC \
  111. (HIF_WRITE | HIF_ASYNCHRONOUS | \
  112. HIF_BLOCK_BASIS | HIF_INCREMENTAL_ADDRESS)
  113. #define HIF_WR_SYNC_BYTE_FIX \
  114. (HIF_WRITE | HIF_SYNCHRONOUS | \
  115. HIF_BYTE_BASIS | HIF_FIXED_ADDRESS)
  116. #define HIF_WR_SYNC_BYTE_INC \
  117. (HIF_WRITE | HIF_SYNCHRONOUS | \
  118. HIF_BYTE_BASIS | HIF_INCREMENTAL_ADDRESS)
  119. #define HIF_WR_SYNC_BLOCK_INC \
  120. (HIF_WRITE | HIF_SYNCHRONOUS | \
  121. HIF_BLOCK_BASIS | HIF_INCREMENTAL_ADDRESS)
  122. #define HIF_RD_SYNC_BYTE_INC \
  123. (HIF_READ | HIF_SYNCHRONOUS | \
  124. HIF_BYTE_BASIS | HIF_INCREMENTAL_ADDRESS)
  125. #define HIF_RD_SYNC_BYTE_FIX \
  126. (HIF_READ | HIF_SYNCHRONOUS | \
  127. HIF_BYTE_BASIS | HIF_FIXED_ADDRESS)
  128. #define HIF_RD_ASYNC_BLOCK_FIX \
  129. (HIF_READ | HIF_ASYNCHRONOUS | \
  130. HIF_BLOCK_BASIS | HIF_FIXED_ADDRESS)
  131. #define HIF_RD_SYNC_BLOCK_FIX \
  132. (HIF_READ | HIF_SYNCHRONOUS | \
  133. HIF_BLOCK_BASIS | HIF_FIXED_ADDRESS)
  134. struct hif_scatter_item {
  135. u8 *buf;
  136. int len;
  137. struct htc_packet *packet;
  138. };
  139. struct hif_scatter_req {
  140. struct list_head list;
  141. /* address for the read/write operation */
  142. u32 addr;
  143. /* request flags */
  144. u32 req;
  145. /* total length of entire transfer */
  146. u32 len;
  147. bool virt_scat;
  148. void (*complete) (struct htc_target *, struct hif_scatter_req *);
  149. int status;
  150. int scat_entries;
  151. struct bus_request *busrequest;
  152. struct scatterlist *sgentries;
  153. /* bounce buffer for upper layers to copy to/from */
  154. u8 *virt_dma_buf;
  155. struct hif_scatter_item scat_list[1];
  156. };
  157. struct ath6kl_irq_proc_registers {
  158. u8 host_int_status;
  159. u8 cpu_int_status;
  160. u8 error_int_status;
  161. u8 counter_int_status;
  162. u8 mbox_frame;
  163. u8 rx_lkahd_valid;
  164. u8 host_int_status2;
  165. u8 gmbox_rx_avail;
  166. __le32 rx_lkahd[2];
  167. __le32 rx_gmbox_lkahd_alias[2];
  168. } __packed;
  169. struct ath6kl_irq_enable_reg {
  170. u8 int_status_en;
  171. u8 cpu_int_status_en;
  172. u8 err_int_status_en;
  173. u8 cntr_int_status_en;
  174. } __packed;
  175. struct ath6kl_device {
  176. spinlock_t lock;
  177. struct ath6kl_irq_proc_registers irq_proc_reg;
  178. struct ath6kl_irq_enable_reg irq_en_reg;
  179. struct htc_target *htc_cnxt;
  180. struct ath6kl *ar;
  181. };
  182. struct ath6kl_hif_ops {
  183. int (*read_write_sync)(struct ath6kl *ar, u32 addr, u8 *buf,
  184. u32 len, u32 request);
  185. int (*write_async)(struct ath6kl *ar, u32 address, u8 *buffer,
  186. u32 length, u32 request, struct htc_packet *packet);
  187. void (*irq_enable)(struct ath6kl *ar);
  188. void (*irq_disable)(struct ath6kl *ar);
  189. struct hif_scatter_req *(*scatter_req_get)(struct ath6kl *ar);
  190. void (*scatter_req_add)(struct ath6kl *ar,
  191. struct hif_scatter_req *s_req);
  192. int (*enable_scatter)(struct ath6kl *ar);
  193. int (*scat_req_rw) (struct ath6kl *ar,
  194. struct hif_scatter_req *scat_req);
  195. void (*cleanup_scatter)(struct ath6kl *ar);
  196. int (*suspend)(struct ath6kl *ar, struct cfg80211_wowlan *wow);
  197. int (*resume)(struct ath6kl *ar);
  198. int (*power_on)(struct ath6kl *ar);
  199. int (*power_off)(struct ath6kl *ar);
  200. void (*stop)(struct ath6kl *ar);
  201. };
  202. int ath6kl_hif_setup(struct ath6kl_device *dev);
  203. int ath6kl_hif_unmask_intrs(struct ath6kl_device *dev);
  204. int ath6kl_hif_mask_intrs(struct ath6kl_device *dev);
  205. int ath6kl_hif_poll_mboxmsg_rx(struct ath6kl_device *dev,
  206. u32 *lk_ahd, int timeout);
  207. int ath6kl_hif_rx_control(struct ath6kl_device *dev, bool enable_rx);
  208. int ath6kl_hif_disable_intrs(struct ath6kl_device *dev);
  209. int ath6kl_hif_rw_comp_handler(void *context, int status);
  210. int ath6kl_hif_intr_bh_handler(struct ath6kl *ar);
  211. /* Scatter Function and Definitions */
  212. int ath6kl_hif_submit_scat_req(struct ath6kl_device *dev,
  213. struct hif_scatter_req *scat_req, bool read);
  214. #endif