hda_intel.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/moduleparam.h>
  43. #include <linux/init.h>
  44. #include <linux/slab.h>
  45. #include <linux/pci.h>
  46. #include <linux/mutex.h>
  47. #include <linux/reboot.h>
  48. #include <sound/core.h>
  49. #include <sound/initval.h>
  50. #include "hda_codec.h"
  51. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
  52. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
  53. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
  54. static char *model[SNDRV_CARDS];
  55. static int position_fix[SNDRV_CARDS];
  56. static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  57. static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  58. static int single_cmd;
  59. static int enable_msi;
  60. module_param_array(index, int, NULL, 0444);
  61. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  62. module_param_array(id, charp, NULL, 0444);
  63. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  64. module_param_array(enable, bool, NULL, 0444);
  65. MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
  66. module_param_array(model, charp, NULL, 0444);
  67. MODULE_PARM_DESC(model, "Use the given board model.");
  68. module_param_array(position_fix, int, NULL, 0444);
  69. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  70. "(0 = auto, 1 = none, 2 = POSBUF).");
  71. module_param_array(bdl_pos_adj, int, NULL, 0644);
  72. MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
  73. module_param_array(probe_mask, int, NULL, 0444);
  74. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  75. module_param(single_cmd, bool, 0444);
  76. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  77. "(for debugging only).");
  78. module_param(enable_msi, int, 0444);
  79. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  80. #ifdef CONFIG_SND_HDA_POWER_SAVE
  81. /* power_save option is defined in hda_codec.c */
  82. /* reset the HD-audio controller in power save mode.
  83. * this may give more power-saving, but will take longer time to
  84. * wake up.
  85. */
  86. static int power_save_controller = 1;
  87. module_param(power_save_controller, bool, 0644);
  88. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  89. #endif
  90. MODULE_LICENSE("GPL");
  91. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  92. "{Intel, ICH6M},"
  93. "{Intel, ICH7},"
  94. "{Intel, ESB2},"
  95. "{Intel, ICH8},"
  96. "{Intel, ICH9},"
  97. "{Intel, ICH10},"
  98. "{Intel, PCH},"
  99. "{Intel, SCH},"
  100. "{ATI, SB450},"
  101. "{ATI, SB600},"
  102. "{ATI, RS600},"
  103. "{ATI, RS690},"
  104. "{ATI, RS780},"
  105. "{ATI, R600},"
  106. "{ATI, RV630},"
  107. "{ATI, RV610},"
  108. "{ATI, RV670},"
  109. "{ATI, RV635},"
  110. "{ATI, RV620},"
  111. "{ATI, RV770},"
  112. "{VIA, VT8251},"
  113. "{VIA, VT8237A},"
  114. "{SiS, SIS966},"
  115. "{ULI, M5461}}");
  116. MODULE_DESCRIPTION("Intel HDA driver");
  117. #define SFX "hda-intel: "
  118. /*
  119. * registers
  120. */
  121. #define ICH6_REG_GCAP 0x00
  122. #define ICH6_REG_VMIN 0x02
  123. #define ICH6_REG_VMAJ 0x03
  124. #define ICH6_REG_OUTPAY 0x04
  125. #define ICH6_REG_INPAY 0x06
  126. #define ICH6_REG_GCTL 0x08
  127. #define ICH6_REG_WAKEEN 0x0c
  128. #define ICH6_REG_STATESTS 0x0e
  129. #define ICH6_REG_GSTS 0x10
  130. #define ICH6_REG_INTCTL 0x20
  131. #define ICH6_REG_INTSTS 0x24
  132. #define ICH6_REG_WALCLK 0x30
  133. #define ICH6_REG_SYNC 0x34
  134. #define ICH6_REG_CORBLBASE 0x40
  135. #define ICH6_REG_CORBUBASE 0x44
  136. #define ICH6_REG_CORBWP 0x48
  137. #define ICH6_REG_CORBRP 0x4A
  138. #define ICH6_REG_CORBCTL 0x4c
  139. #define ICH6_REG_CORBSTS 0x4d
  140. #define ICH6_REG_CORBSIZE 0x4e
  141. #define ICH6_REG_RIRBLBASE 0x50
  142. #define ICH6_REG_RIRBUBASE 0x54
  143. #define ICH6_REG_RIRBWP 0x58
  144. #define ICH6_REG_RINTCNT 0x5a
  145. #define ICH6_REG_RIRBCTL 0x5c
  146. #define ICH6_REG_RIRBSTS 0x5d
  147. #define ICH6_REG_RIRBSIZE 0x5e
  148. #define ICH6_REG_IC 0x60
  149. #define ICH6_REG_IR 0x64
  150. #define ICH6_REG_IRS 0x68
  151. #define ICH6_IRS_VALID (1<<1)
  152. #define ICH6_IRS_BUSY (1<<0)
  153. #define ICH6_REG_DPLBASE 0x70
  154. #define ICH6_REG_DPUBASE 0x74
  155. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  156. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  157. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  158. /* stream register offsets from stream base */
  159. #define ICH6_REG_SD_CTL 0x00
  160. #define ICH6_REG_SD_STS 0x03
  161. #define ICH6_REG_SD_LPIB 0x04
  162. #define ICH6_REG_SD_CBL 0x08
  163. #define ICH6_REG_SD_LVI 0x0c
  164. #define ICH6_REG_SD_FIFOW 0x0e
  165. #define ICH6_REG_SD_FIFOSIZE 0x10
  166. #define ICH6_REG_SD_FORMAT 0x12
  167. #define ICH6_REG_SD_BDLPL 0x18
  168. #define ICH6_REG_SD_BDLPU 0x1c
  169. /* PCI space */
  170. #define ICH6_PCIREG_TCSEL 0x44
  171. /*
  172. * other constants
  173. */
  174. /* max number of SDs */
  175. /* ICH, ATI and VIA have 4 playback and 4 capture */
  176. #define ICH6_NUM_CAPTURE 4
  177. #define ICH6_NUM_PLAYBACK 4
  178. /* ULI has 6 playback and 5 capture */
  179. #define ULI_NUM_CAPTURE 5
  180. #define ULI_NUM_PLAYBACK 6
  181. /* ATI HDMI has 1 playback and 0 capture */
  182. #define ATIHDMI_NUM_CAPTURE 0
  183. #define ATIHDMI_NUM_PLAYBACK 1
  184. /* TERA has 4 playback and 3 capture */
  185. #define TERA_NUM_CAPTURE 3
  186. #define TERA_NUM_PLAYBACK 4
  187. /* this number is statically defined for simplicity */
  188. #define MAX_AZX_DEV 16
  189. /* max number of fragments - we may use more if allocating more pages for BDL */
  190. #define BDL_SIZE 4096
  191. #define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
  192. #define AZX_MAX_FRAG 32
  193. /* max buffer size - no h/w limit, you can increase as you like */
  194. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  195. /* max number of PCM devics per card */
  196. #define AZX_MAX_PCMS 8
  197. /* RIRB int mask: overrun[2], response[0] */
  198. #define RIRB_INT_RESPONSE 0x01
  199. #define RIRB_INT_OVERRUN 0x04
  200. #define RIRB_INT_MASK 0x05
  201. /* STATESTS int mask: S3,SD2,SD1,SD0 */
  202. #define AZX_MAX_CODECS 4
  203. #define STATESTS_INT_MASK 0x0f
  204. /* SD_CTL bits */
  205. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  206. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  207. #define SD_CTL_STRIPE (3 << 16) /* stripe control */
  208. #define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
  209. #define SD_CTL_DIR (1 << 19) /* bi-directional stream */
  210. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  211. #define SD_CTL_STREAM_TAG_SHIFT 20
  212. /* SD_CTL and SD_STS */
  213. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  214. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  215. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  216. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  217. SD_INT_COMPLETE)
  218. /* SD_STS */
  219. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  220. /* INTCTL and INTSTS */
  221. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  222. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  223. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  224. /* GCTL unsolicited response enable bit */
  225. #define ICH6_GCTL_UREN (1<<8)
  226. /* GCTL reset bit */
  227. #define ICH6_GCTL_RESET (1<<0)
  228. /* CORB/RIRB control, read/write pointer */
  229. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  230. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  231. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  232. /* below are so far hardcoded - should read registers in future */
  233. #define ICH6_MAX_CORB_ENTRIES 256
  234. #define ICH6_MAX_RIRB_ENTRIES 256
  235. /* position fix mode */
  236. enum {
  237. POS_FIX_AUTO,
  238. POS_FIX_LPIB,
  239. POS_FIX_POSBUF,
  240. };
  241. /* Defines for ATI HD Audio support in SB450 south bridge */
  242. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  243. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  244. /* Defines for Nvidia HDA support */
  245. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  246. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  247. #define NVIDIA_HDA_ISTRM_COH 0x4d
  248. #define NVIDIA_HDA_OSTRM_COH 0x4c
  249. #define NVIDIA_HDA_ENABLE_COHBIT 0x01
  250. /* Defines for Intel SCH HDA snoop control */
  251. #define INTEL_SCH_HDA_DEVC 0x78
  252. #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
  253. /* Define IN stream 0 FIFO size offset in VIA controller */
  254. #define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
  255. /* Define VIA HD Audio Device ID*/
  256. #define VIA_HDAC_DEVICE_ID 0x3288
  257. /* HD Audio class code */
  258. #define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
  259. /*
  260. */
  261. struct azx_dev {
  262. struct snd_dma_buffer bdl; /* BDL buffer */
  263. u32 *posbuf; /* position buffer pointer */
  264. unsigned int bufsize; /* size of the play buffer in bytes */
  265. unsigned int period_bytes; /* size of the period in bytes */
  266. unsigned int frags; /* number for period in the play buffer */
  267. unsigned int fifo_size; /* FIFO size */
  268. void __iomem *sd_addr; /* stream descriptor pointer */
  269. u32 sd_int_sta_mask; /* stream int status mask */
  270. /* pcm support */
  271. struct snd_pcm_substream *substream; /* assigned substream,
  272. * set in PCM open
  273. */
  274. unsigned int format_val; /* format value to be set in the
  275. * controller and the codec
  276. */
  277. unsigned char stream_tag; /* assigned stream */
  278. unsigned char index; /* stream index */
  279. unsigned int opened :1;
  280. unsigned int running :1;
  281. unsigned int irq_pending :1;
  282. unsigned int irq_ignore :1;
  283. /*
  284. * For VIA:
  285. * A flag to ensure DMA position is 0
  286. * when link position is not greater than FIFO size
  287. */
  288. unsigned int insufficient :1;
  289. };
  290. /* CORB/RIRB */
  291. struct azx_rb {
  292. u32 *buf; /* CORB/RIRB buffer
  293. * Each CORB entry is 4byte, RIRB is 8byte
  294. */
  295. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  296. /* for RIRB */
  297. unsigned short rp, wp; /* read/write pointers */
  298. int cmds; /* number of pending requests */
  299. u32 res; /* last read value */
  300. };
  301. struct azx {
  302. struct snd_card *card;
  303. struct pci_dev *pci;
  304. int dev_index;
  305. /* chip type specific */
  306. int driver_type;
  307. int playback_streams;
  308. int playback_index_offset;
  309. int capture_streams;
  310. int capture_index_offset;
  311. int num_streams;
  312. /* pci resources */
  313. unsigned long addr;
  314. void __iomem *remap_addr;
  315. int irq;
  316. /* locks */
  317. spinlock_t reg_lock;
  318. struct mutex open_mutex;
  319. /* streams (x num_streams) */
  320. struct azx_dev *azx_dev;
  321. /* PCM */
  322. struct snd_pcm *pcm[AZX_MAX_PCMS];
  323. /* HD codec */
  324. unsigned short codec_mask;
  325. struct hda_bus *bus;
  326. /* CORB/RIRB */
  327. struct azx_rb corb;
  328. struct azx_rb rirb;
  329. /* CORB/RIRB and position buffers */
  330. struct snd_dma_buffer rb;
  331. struct snd_dma_buffer posbuf;
  332. /* flags */
  333. int position_fix;
  334. unsigned int running :1;
  335. unsigned int initialized :1;
  336. unsigned int single_cmd :1;
  337. unsigned int polling_mode :1;
  338. unsigned int msi :1;
  339. unsigned int irq_pending_warned :1;
  340. unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
  341. unsigned int probing :1; /* codec probing phase */
  342. /* for debugging */
  343. unsigned int last_cmd; /* last issued command (to sync) */
  344. /* for pending irqs */
  345. struct work_struct irq_pending_work;
  346. /* reboot notifier (for mysterious hangup problem at power-down) */
  347. struct notifier_block reboot_notifier;
  348. };
  349. /* driver types */
  350. enum {
  351. AZX_DRIVER_ICH,
  352. AZX_DRIVER_SCH,
  353. AZX_DRIVER_ATI,
  354. AZX_DRIVER_ATIHDMI,
  355. AZX_DRIVER_VIA,
  356. AZX_DRIVER_SIS,
  357. AZX_DRIVER_ULI,
  358. AZX_DRIVER_NVIDIA,
  359. AZX_DRIVER_TERA,
  360. AZX_DRIVER_GENERIC,
  361. AZX_NUM_DRIVERS, /* keep this as last entry */
  362. };
  363. static char *driver_short_names[] __devinitdata = {
  364. [AZX_DRIVER_ICH] = "HDA Intel",
  365. [AZX_DRIVER_SCH] = "HDA Intel MID",
  366. [AZX_DRIVER_ATI] = "HDA ATI SB",
  367. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  368. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  369. [AZX_DRIVER_SIS] = "HDA SIS966",
  370. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  371. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  372. [AZX_DRIVER_TERA] = "HDA Teradici",
  373. [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
  374. };
  375. /*
  376. * macros for easy use
  377. */
  378. #define azx_writel(chip,reg,value) \
  379. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  380. #define azx_readl(chip,reg) \
  381. readl((chip)->remap_addr + ICH6_REG_##reg)
  382. #define azx_writew(chip,reg,value) \
  383. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  384. #define azx_readw(chip,reg) \
  385. readw((chip)->remap_addr + ICH6_REG_##reg)
  386. #define azx_writeb(chip,reg,value) \
  387. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  388. #define azx_readb(chip,reg) \
  389. readb((chip)->remap_addr + ICH6_REG_##reg)
  390. #define azx_sd_writel(dev,reg,value) \
  391. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  392. #define azx_sd_readl(dev,reg) \
  393. readl((dev)->sd_addr + ICH6_REG_##reg)
  394. #define azx_sd_writew(dev,reg,value) \
  395. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  396. #define azx_sd_readw(dev,reg) \
  397. readw((dev)->sd_addr + ICH6_REG_##reg)
  398. #define azx_sd_writeb(dev,reg,value) \
  399. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  400. #define azx_sd_readb(dev,reg) \
  401. readb((dev)->sd_addr + ICH6_REG_##reg)
  402. /* for pcm support */
  403. #define get_azx_dev(substream) (substream->runtime->private_data)
  404. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  405. /*
  406. * Interface for HD codec
  407. */
  408. /*
  409. * CORB / RIRB interface
  410. */
  411. static int azx_alloc_cmd_io(struct azx *chip)
  412. {
  413. int err;
  414. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  415. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  416. snd_dma_pci_data(chip->pci),
  417. PAGE_SIZE, &chip->rb);
  418. if (err < 0) {
  419. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  420. return err;
  421. }
  422. return 0;
  423. }
  424. static void azx_init_cmd_io(struct azx *chip)
  425. {
  426. /* CORB set up */
  427. chip->corb.addr = chip->rb.addr;
  428. chip->corb.buf = (u32 *)chip->rb.area;
  429. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  430. azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
  431. /* set the corb size to 256 entries (ULI requires explicitly) */
  432. azx_writeb(chip, CORBSIZE, 0x02);
  433. /* set the corb write pointer to 0 */
  434. azx_writew(chip, CORBWP, 0);
  435. /* reset the corb hw read pointer */
  436. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  437. /* enable corb dma */
  438. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  439. /* RIRB set up */
  440. chip->rirb.addr = chip->rb.addr + 2048;
  441. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  442. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  443. azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
  444. /* set the rirb size to 256 entries (ULI requires explicitly) */
  445. azx_writeb(chip, RIRBSIZE, 0x02);
  446. /* reset the rirb hw write pointer */
  447. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  448. /* set N=1, get RIRB response interrupt for new entry */
  449. azx_writew(chip, RINTCNT, 1);
  450. /* enable rirb dma and response irq */
  451. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  452. chip->rirb.rp = chip->rirb.cmds = 0;
  453. }
  454. static void azx_free_cmd_io(struct azx *chip)
  455. {
  456. /* disable ringbuffer DMAs */
  457. azx_writeb(chip, RIRBCTL, 0);
  458. azx_writeb(chip, CORBCTL, 0);
  459. }
  460. /* send a command */
  461. static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
  462. {
  463. struct azx *chip = bus->private_data;
  464. unsigned int wp;
  465. /* add command to corb */
  466. wp = azx_readb(chip, CORBWP);
  467. wp++;
  468. wp %= ICH6_MAX_CORB_ENTRIES;
  469. spin_lock_irq(&chip->reg_lock);
  470. chip->rirb.cmds++;
  471. chip->corb.buf[wp] = cpu_to_le32(val);
  472. azx_writel(chip, CORBWP, wp);
  473. spin_unlock_irq(&chip->reg_lock);
  474. return 0;
  475. }
  476. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  477. /* retrieve RIRB entry - called from interrupt handler */
  478. static void azx_update_rirb(struct azx *chip)
  479. {
  480. unsigned int rp, wp;
  481. u32 res, res_ex;
  482. wp = azx_readb(chip, RIRBWP);
  483. if (wp == chip->rirb.wp)
  484. return;
  485. chip->rirb.wp = wp;
  486. while (chip->rirb.rp != wp) {
  487. chip->rirb.rp++;
  488. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  489. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  490. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  491. res = le32_to_cpu(chip->rirb.buf[rp]);
  492. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  493. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  494. else if (chip->rirb.cmds) {
  495. chip->rirb.res = res;
  496. smp_wmb();
  497. chip->rirb.cmds--;
  498. }
  499. }
  500. }
  501. /* receive a response */
  502. static unsigned int azx_rirb_get_response(struct hda_bus *bus)
  503. {
  504. struct azx *chip = bus->private_data;
  505. unsigned long timeout;
  506. again:
  507. timeout = jiffies + msecs_to_jiffies(1000);
  508. for (;;) {
  509. if (chip->polling_mode) {
  510. spin_lock_irq(&chip->reg_lock);
  511. azx_update_rirb(chip);
  512. spin_unlock_irq(&chip->reg_lock);
  513. }
  514. if (!chip->rirb.cmds) {
  515. smp_rmb();
  516. return chip->rirb.res; /* the last value */
  517. }
  518. if (time_after(jiffies, timeout))
  519. break;
  520. if (bus->needs_damn_long_delay)
  521. msleep(2); /* temporary workaround */
  522. else {
  523. udelay(10);
  524. cond_resched();
  525. }
  526. }
  527. if (chip->msi) {
  528. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  529. "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
  530. free_irq(chip->irq, chip);
  531. chip->irq = -1;
  532. pci_disable_msi(chip->pci);
  533. chip->msi = 0;
  534. if (azx_acquire_irq(chip, 1) < 0)
  535. return -1;
  536. goto again;
  537. }
  538. if (!chip->polling_mode) {
  539. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  540. "switching to polling mode: last cmd=0x%08x\n",
  541. chip->last_cmd);
  542. chip->polling_mode = 1;
  543. goto again;
  544. }
  545. if (chip->probing) {
  546. /* If this critical timeout happens during the codec probing
  547. * phase, this is likely an access to a non-existing codec
  548. * slot. Better to return an error and reset the system.
  549. */
  550. return -1;
  551. }
  552. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  553. "switching to single_cmd mode: last cmd=0x%08x\n",
  554. chip->last_cmd);
  555. chip->rirb.rp = azx_readb(chip, RIRBWP);
  556. chip->rirb.cmds = 0;
  557. /* switch to single_cmd mode */
  558. chip->single_cmd = 1;
  559. azx_free_cmd_io(chip);
  560. return -1;
  561. }
  562. /*
  563. * Use the single immediate command instead of CORB/RIRB for simplicity
  564. *
  565. * Note: according to Intel, this is not preferred use. The command was
  566. * intended for the BIOS only, and may get confused with unsolicited
  567. * responses. So, we shouldn't use it for normal operation from the
  568. * driver.
  569. * I left the codes, however, for debugging/testing purposes.
  570. */
  571. /* send a command */
  572. static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
  573. {
  574. struct azx *chip = bus->private_data;
  575. int timeout = 50;
  576. while (timeout--) {
  577. /* check ICB busy bit */
  578. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  579. /* Clear IRV valid bit */
  580. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  581. ICH6_IRS_VALID);
  582. azx_writel(chip, IC, val);
  583. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  584. ICH6_IRS_BUSY);
  585. return 0;
  586. }
  587. udelay(1);
  588. }
  589. if (printk_ratelimit())
  590. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  591. azx_readw(chip, IRS), val);
  592. return -EIO;
  593. }
  594. /* receive a response */
  595. static unsigned int azx_single_get_response(struct hda_bus *bus)
  596. {
  597. struct azx *chip = bus->private_data;
  598. int timeout = 50;
  599. while (timeout--) {
  600. /* check IRV busy bit */
  601. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  602. return azx_readl(chip, IR);
  603. udelay(1);
  604. }
  605. if (printk_ratelimit())
  606. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  607. azx_readw(chip, IRS));
  608. return (unsigned int)-1;
  609. }
  610. /*
  611. * The below are the main callbacks from hda_codec.
  612. *
  613. * They are just the skeleton to call sub-callbacks according to the
  614. * current setting of chip->single_cmd.
  615. */
  616. /* send a command */
  617. static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
  618. {
  619. struct azx *chip = bus->private_data;
  620. chip->last_cmd = val;
  621. if (chip->single_cmd)
  622. return azx_single_send_cmd(bus, val);
  623. else
  624. return azx_corb_send_cmd(bus, val);
  625. }
  626. /* get a response */
  627. static unsigned int azx_get_response(struct hda_bus *bus)
  628. {
  629. struct azx *chip = bus->private_data;
  630. if (chip->single_cmd)
  631. return azx_single_get_response(bus);
  632. else
  633. return azx_rirb_get_response(bus);
  634. }
  635. #ifdef CONFIG_SND_HDA_POWER_SAVE
  636. static void azx_power_notify(struct hda_bus *bus);
  637. #endif
  638. /* reset codec link */
  639. static int azx_reset(struct azx *chip)
  640. {
  641. int count;
  642. /* clear STATESTS */
  643. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  644. /* reset controller */
  645. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  646. count = 50;
  647. while (azx_readb(chip, GCTL) && --count)
  648. msleep(1);
  649. /* delay for >= 100us for codec PLL to settle per spec
  650. * Rev 0.9 section 5.5.1
  651. */
  652. msleep(1);
  653. /* Bring controller out of reset */
  654. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  655. count = 50;
  656. while (!azx_readb(chip, GCTL) && --count)
  657. msleep(1);
  658. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  659. msleep(1);
  660. /* check to see if controller is ready */
  661. if (!azx_readb(chip, GCTL)) {
  662. snd_printd("azx_reset: controller not ready!\n");
  663. return -EBUSY;
  664. }
  665. /* Accept unsolicited responses */
  666. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  667. /* detect codecs */
  668. if (!chip->codec_mask) {
  669. chip->codec_mask = azx_readw(chip, STATESTS);
  670. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  671. }
  672. return 0;
  673. }
  674. /*
  675. * Lowlevel interface
  676. */
  677. /* enable interrupts */
  678. static void azx_int_enable(struct azx *chip)
  679. {
  680. /* enable controller CIE and GIE */
  681. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  682. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  683. }
  684. /* disable interrupts */
  685. static void azx_int_disable(struct azx *chip)
  686. {
  687. int i;
  688. /* disable interrupts in stream descriptor */
  689. for (i = 0; i < chip->num_streams; i++) {
  690. struct azx_dev *azx_dev = &chip->azx_dev[i];
  691. azx_sd_writeb(azx_dev, SD_CTL,
  692. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  693. }
  694. /* disable SIE for all streams */
  695. azx_writeb(chip, INTCTL, 0);
  696. /* disable controller CIE and GIE */
  697. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  698. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  699. }
  700. /* clear interrupts */
  701. static void azx_int_clear(struct azx *chip)
  702. {
  703. int i;
  704. /* clear stream status */
  705. for (i = 0; i < chip->num_streams; i++) {
  706. struct azx_dev *azx_dev = &chip->azx_dev[i];
  707. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  708. }
  709. /* clear STATESTS */
  710. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  711. /* clear rirb status */
  712. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  713. /* clear int status */
  714. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  715. }
  716. /* start a stream */
  717. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  718. {
  719. /*
  720. * Before stream start, initialize parameter
  721. */
  722. azx_dev->insufficient = 1;
  723. /* enable SIE */
  724. azx_writeb(chip, INTCTL,
  725. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  726. /* set DMA start and interrupt mask */
  727. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  728. SD_CTL_DMA_START | SD_INT_MASK);
  729. }
  730. /* stop a stream */
  731. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  732. {
  733. /* stop DMA */
  734. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  735. ~(SD_CTL_DMA_START | SD_INT_MASK));
  736. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  737. /* disable SIE */
  738. azx_writeb(chip, INTCTL,
  739. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  740. }
  741. /*
  742. * reset and start the controller registers
  743. */
  744. static void azx_init_chip(struct azx *chip)
  745. {
  746. if (chip->initialized)
  747. return;
  748. /* reset controller */
  749. azx_reset(chip);
  750. /* initialize interrupts */
  751. azx_int_clear(chip);
  752. azx_int_enable(chip);
  753. /* initialize the codec command I/O */
  754. if (!chip->single_cmd)
  755. azx_init_cmd_io(chip);
  756. /* program the position buffer */
  757. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  758. azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
  759. chip->initialized = 1;
  760. }
  761. /*
  762. * initialize the PCI registers
  763. */
  764. /* update bits in a PCI register byte */
  765. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  766. unsigned char mask, unsigned char val)
  767. {
  768. unsigned char data;
  769. pci_read_config_byte(pci, reg, &data);
  770. data &= ~mask;
  771. data |= (val & mask);
  772. pci_write_config_byte(pci, reg, data);
  773. }
  774. static void azx_init_pci(struct azx *chip)
  775. {
  776. unsigned short snoop;
  777. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  778. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  779. * Ensuring these bits are 0 clears playback static on some HD Audio
  780. * codecs
  781. */
  782. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  783. switch (chip->driver_type) {
  784. case AZX_DRIVER_ATI:
  785. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  786. update_pci_byte(chip->pci,
  787. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  788. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  789. break;
  790. case AZX_DRIVER_NVIDIA:
  791. /* For NVIDIA HDA, enable snoop */
  792. update_pci_byte(chip->pci,
  793. NVIDIA_HDA_TRANSREG_ADDR,
  794. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  795. update_pci_byte(chip->pci,
  796. NVIDIA_HDA_ISTRM_COH,
  797. 0x01, NVIDIA_HDA_ENABLE_COHBIT);
  798. update_pci_byte(chip->pci,
  799. NVIDIA_HDA_OSTRM_COH,
  800. 0x01, NVIDIA_HDA_ENABLE_COHBIT);
  801. break;
  802. case AZX_DRIVER_SCH:
  803. pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
  804. if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
  805. pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
  806. snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
  807. pci_read_config_word(chip->pci,
  808. INTEL_SCH_HDA_DEVC, &snoop);
  809. snd_printdd("HDA snoop disabled, enabling ... %s\n",\
  810. (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
  811. ? "Failed" : "OK");
  812. }
  813. break;
  814. }
  815. }
  816. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
  817. /*
  818. * interrupt handler
  819. */
  820. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  821. {
  822. struct azx *chip = dev_id;
  823. struct azx_dev *azx_dev;
  824. u32 status;
  825. int i;
  826. spin_lock(&chip->reg_lock);
  827. status = azx_readl(chip, INTSTS);
  828. if (status == 0) {
  829. spin_unlock(&chip->reg_lock);
  830. return IRQ_NONE;
  831. }
  832. for (i = 0; i < chip->num_streams; i++) {
  833. azx_dev = &chip->azx_dev[i];
  834. if (status & azx_dev->sd_int_sta_mask) {
  835. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  836. if (!azx_dev->substream || !azx_dev->running)
  837. continue;
  838. /* ignore the first dummy IRQ (due to pos_adj) */
  839. if (azx_dev->irq_ignore) {
  840. azx_dev->irq_ignore = 0;
  841. continue;
  842. }
  843. /* check whether this IRQ is really acceptable */
  844. if (azx_position_ok(chip, azx_dev)) {
  845. azx_dev->irq_pending = 0;
  846. spin_unlock(&chip->reg_lock);
  847. snd_pcm_period_elapsed(azx_dev->substream);
  848. spin_lock(&chip->reg_lock);
  849. } else {
  850. /* bogus IRQ, process it later */
  851. azx_dev->irq_pending = 1;
  852. schedule_work(&chip->irq_pending_work);
  853. }
  854. }
  855. }
  856. /* clear rirb int */
  857. status = azx_readb(chip, RIRBSTS);
  858. if (status & RIRB_INT_MASK) {
  859. if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
  860. azx_update_rirb(chip);
  861. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  862. }
  863. #if 0
  864. /* clear state status int */
  865. if (azx_readb(chip, STATESTS) & 0x04)
  866. azx_writeb(chip, STATESTS, 0x04);
  867. #endif
  868. spin_unlock(&chip->reg_lock);
  869. return IRQ_HANDLED;
  870. }
  871. /*
  872. * set up a BDL entry
  873. */
  874. static int setup_bdle(struct snd_pcm_substream *substream,
  875. struct azx_dev *azx_dev, u32 **bdlp,
  876. int ofs, int size, int with_ioc)
  877. {
  878. u32 *bdl = *bdlp;
  879. while (size > 0) {
  880. dma_addr_t addr;
  881. int chunk;
  882. if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
  883. return -EINVAL;
  884. addr = snd_pcm_sgbuf_get_addr(substream, ofs);
  885. /* program the address field of the BDL entry */
  886. bdl[0] = cpu_to_le32((u32)addr);
  887. bdl[1] = cpu_to_le32(upper_32_bits(addr));
  888. /* program the size field of the BDL entry */
  889. chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
  890. bdl[2] = cpu_to_le32(chunk);
  891. /* program the IOC to enable interrupt
  892. * only when the whole fragment is processed
  893. */
  894. size -= chunk;
  895. bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
  896. bdl += 4;
  897. azx_dev->frags++;
  898. ofs += chunk;
  899. }
  900. *bdlp = bdl;
  901. return ofs;
  902. }
  903. /*
  904. * set up BDL entries
  905. */
  906. static int azx_setup_periods(struct azx *chip,
  907. struct snd_pcm_substream *substream,
  908. struct azx_dev *azx_dev)
  909. {
  910. u32 *bdl;
  911. int i, ofs, periods, period_bytes;
  912. int pos_adj;
  913. /* reset BDL address */
  914. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  915. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  916. period_bytes = snd_pcm_lib_period_bytes(substream);
  917. azx_dev->period_bytes = period_bytes;
  918. periods = azx_dev->bufsize / period_bytes;
  919. /* program the initial BDL entries */
  920. bdl = (u32 *)azx_dev->bdl.area;
  921. ofs = 0;
  922. azx_dev->frags = 0;
  923. azx_dev->irq_ignore = 0;
  924. pos_adj = bdl_pos_adj[chip->dev_index];
  925. if (pos_adj > 0) {
  926. struct snd_pcm_runtime *runtime = substream->runtime;
  927. int pos_align = pos_adj;
  928. pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
  929. if (!pos_adj)
  930. pos_adj = pos_align;
  931. else
  932. pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
  933. pos_align;
  934. pos_adj = frames_to_bytes(runtime, pos_adj);
  935. if (pos_adj >= period_bytes) {
  936. snd_printk(KERN_WARNING "Too big adjustment %d\n",
  937. bdl_pos_adj[chip->dev_index]);
  938. pos_adj = 0;
  939. } else {
  940. ofs = setup_bdle(substream, azx_dev,
  941. &bdl, ofs, pos_adj, 1);
  942. if (ofs < 0)
  943. goto error;
  944. azx_dev->irq_ignore = 1;
  945. }
  946. } else
  947. pos_adj = 0;
  948. for (i = 0; i < periods; i++) {
  949. if (i == periods - 1 && pos_adj)
  950. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  951. period_bytes - pos_adj, 0);
  952. else
  953. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  954. period_bytes, 1);
  955. if (ofs < 0)
  956. goto error;
  957. }
  958. return 0;
  959. error:
  960. snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
  961. azx_dev->bufsize, period_bytes);
  962. /* reset */
  963. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  964. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  965. return -EINVAL;
  966. }
  967. /*
  968. * set up the SD for streaming
  969. */
  970. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  971. {
  972. unsigned char val;
  973. int timeout;
  974. /* make sure the run bit is zero for SD */
  975. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  976. ~SD_CTL_DMA_START);
  977. /* reset stream */
  978. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  979. SD_CTL_STREAM_RESET);
  980. udelay(3);
  981. timeout = 300;
  982. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  983. --timeout)
  984. ;
  985. val &= ~SD_CTL_STREAM_RESET;
  986. azx_sd_writeb(azx_dev, SD_CTL, val);
  987. udelay(3);
  988. timeout = 300;
  989. /* waiting for hardware to report that the stream is out of reset */
  990. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  991. --timeout)
  992. ;
  993. /* program the stream_tag */
  994. azx_sd_writel(azx_dev, SD_CTL,
  995. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  996. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  997. /* program the length of samples in cyclic buffer */
  998. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  999. /* program the stream format */
  1000. /* this value needs to be the same as the one programmed */
  1001. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  1002. /* program the stream LVI (last valid index) of the BDL */
  1003. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  1004. /* program the BDL address */
  1005. /* lower BDL address */
  1006. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
  1007. /* upper BDL address */
  1008. azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
  1009. /* enable the position buffer */
  1010. if (chip->position_fix == POS_FIX_POSBUF ||
  1011. chip->position_fix == POS_FIX_AUTO ||
  1012. chip->via_dmapos_patch) {
  1013. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  1014. azx_writel(chip, DPLBASE,
  1015. (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  1016. }
  1017. /* set the interrupt enable bits in the descriptor control register */
  1018. azx_sd_writel(azx_dev, SD_CTL,
  1019. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  1020. return 0;
  1021. }
  1022. /*
  1023. * Probe the given codec address
  1024. */
  1025. static int probe_codec(struct azx *chip, int addr)
  1026. {
  1027. unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
  1028. (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
  1029. unsigned int res;
  1030. chip->probing = 1;
  1031. azx_send_cmd(chip->bus, cmd);
  1032. res = azx_get_response(chip->bus);
  1033. chip->probing = 0;
  1034. if (res == -1)
  1035. return -EIO;
  1036. snd_printdd("hda_intel: codec #%d probed OK\n", addr);
  1037. return 0;
  1038. }
  1039. static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
  1040. struct hda_pcm *cpcm);
  1041. static void azx_stop_chip(struct azx *chip);
  1042. /*
  1043. * Codec initialization
  1044. */
  1045. /* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
  1046. static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
  1047. [AZX_DRIVER_TERA] = 1,
  1048. };
  1049. static int __devinit azx_codec_create(struct azx *chip, const char *model,
  1050. unsigned int codec_probe_mask)
  1051. {
  1052. struct hda_bus_template bus_temp;
  1053. int c, codecs, err;
  1054. int max_slots;
  1055. memset(&bus_temp, 0, sizeof(bus_temp));
  1056. bus_temp.private_data = chip;
  1057. bus_temp.modelname = model;
  1058. bus_temp.pci = chip->pci;
  1059. bus_temp.ops.command = azx_send_cmd;
  1060. bus_temp.ops.get_response = azx_get_response;
  1061. bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
  1062. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1063. bus_temp.ops.pm_notify = azx_power_notify;
  1064. #endif
  1065. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  1066. if (err < 0)
  1067. return err;
  1068. if (chip->driver_type == AZX_DRIVER_NVIDIA)
  1069. chip->bus->needs_damn_long_delay = 1;
  1070. codecs = 0;
  1071. max_slots = azx_max_codecs[chip->driver_type];
  1072. if (!max_slots)
  1073. max_slots = AZX_MAX_CODECS;
  1074. /* First try to probe all given codec slots */
  1075. for (c = 0; c < max_slots; c++) {
  1076. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  1077. if (probe_codec(chip, c) < 0) {
  1078. /* Some BIOSen give you wrong codec addresses
  1079. * that don't exist
  1080. */
  1081. snd_printk(KERN_WARNING
  1082. "hda_intel: Codec #%d probe error; "
  1083. "disabling it...\n", c);
  1084. chip->codec_mask &= ~(1 << c);
  1085. /* More badly, accessing to a non-existing
  1086. * codec often screws up the controller chip,
  1087. * and distrubs the further communications.
  1088. * Thus if an error occurs during probing,
  1089. * better to reset the controller chip to
  1090. * get back to the sanity state.
  1091. */
  1092. azx_stop_chip(chip);
  1093. azx_init_chip(chip);
  1094. }
  1095. }
  1096. }
  1097. /* Then create codec instances */
  1098. for (c = 0; c < max_slots; c++) {
  1099. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  1100. struct hda_codec *codec;
  1101. err = snd_hda_codec_new(chip->bus, c, &codec);
  1102. if (err < 0)
  1103. continue;
  1104. codecs++;
  1105. }
  1106. }
  1107. if (!codecs) {
  1108. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  1109. return -ENXIO;
  1110. }
  1111. return 0;
  1112. }
  1113. /*
  1114. * PCM support
  1115. */
  1116. /* assign a stream for the PCM */
  1117. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  1118. {
  1119. int dev, i, nums;
  1120. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1121. dev = chip->playback_index_offset;
  1122. nums = chip->playback_streams;
  1123. } else {
  1124. dev = chip->capture_index_offset;
  1125. nums = chip->capture_streams;
  1126. }
  1127. for (i = 0; i < nums; i++, dev++)
  1128. if (!chip->azx_dev[dev].opened) {
  1129. chip->azx_dev[dev].opened = 1;
  1130. return &chip->azx_dev[dev];
  1131. }
  1132. return NULL;
  1133. }
  1134. /* release the assigned stream */
  1135. static inline void azx_release_device(struct azx_dev *azx_dev)
  1136. {
  1137. azx_dev->opened = 0;
  1138. }
  1139. static struct snd_pcm_hardware azx_pcm_hw = {
  1140. .info = (SNDRV_PCM_INFO_MMAP |
  1141. SNDRV_PCM_INFO_INTERLEAVED |
  1142. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1143. SNDRV_PCM_INFO_MMAP_VALID |
  1144. /* No full-resume yet implemented */
  1145. /* SNDRV_PCM_INFO_RESUME |*/
  1146. SNDRV_PCM_INFO_PAUSE |
  1147. SNDRV_PCM_INFO_SYNC_START),
  1148. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1149. .rates = SNDRV_PCM_RATE_48000,
  1150. .rate_min = 48000,
  1151. .rate_max = 48000,
  1152. .channels_min = 2,
  1153. .channels_max = 2,
  1154. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  1155. .period_bytes_min = 128,
  1156. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  1157. .periods_min = 2,
  1158. .periods_max = AZX_MAX_FRAG,
  1159. .fifo_size = 0,
  1160. };
  1161. struct azx_pcm {
  1162. struct azx *chip;
  1163. struct hda_codec *codec;
  1164. struct hda_pcm_stream *hinfo[2];
  1165. };
  1166. static int azx_pcm_open(struct snd_pcm_substream *substream)
  1167. {
  1168. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1169. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1170. struct azx *chip = apcm->chip;
  1171. struct azx_dev *azx_dev;
  1172. struct snd_pcm_runtime *runtime = substream->runtime;
  1173. unsigned long flags;
  1174. int err;
  1175. mutex_lock(&chip->open_mutex);
  1176. azx_dev = azx_assign_device(chip, substream->stream);
  1177. if (azx_dev == NULL) {
  1178. mutex_unlock(&chip->open_mutex);
  1179. return -EBUSY;
  1180. }
  1181. runtime->hw = azx_pcm_hw;
  1182. runtime->hw.channels_min = hinfo->channels_min;
  1183. runtime->hw.channels_max = hinfo->channels_max;
  1184. runtime->hw.formats = hinfo->formats;
  1185. runtime->hw.rates = hinfo->rates;
  1186. snd_pcm_limit_hw_rates(runtime);
  1187. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  1188. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1189. 128);
  1190. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1191. 128);
  1192. snd_hda_power_up(apcm->codec);
  1193. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  1194. if (err < 0) {
  1195. azx_release_device(azx_dev);
  1196. snd_hda_power_down(apcm->codec);
  1197. mutex_unlock(&chip->open_mutex);
  1198. return err;
  1199. }
  1200. spin_lock_irqsave(&chip->reg_lock, flags);
  1201. azx_dev->substream = substream;
  1202. azx_dev->running = 0;
  1203. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1204. runtime->private_data = azx_dev;
  1205. snd_pcm_set_sync(substream);
  1206. mutex_unlock(&chip->open_mutex);
  1207. return 0;
  1208. }
  1209. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1210. {
  1211. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1212. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1213. struct azx *chip = apcm->chip;
  1214. struct azx_dev *azx_dev = get_azx_dev(substream);
  1215. unsigned long flags;
  1216. mutex_lock(&chip->open_mutex);
  1217. spin_lock_irqsave(&chip->reg_lock, flags);
  1218. azx_dev->substream = NULL;
  1219. azx_dev->running = 0;
  1220. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1221. azx_release_device(azx_dev);
  1222. hinfo->ops.close(hinfo, apcm->codec, substream);
  1223. snd_hda_power_down(apcm->codec);
  1224. mutex_unlock(&chip->open_mutex);
  1225. return 0;
  1226. }
  1227. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1228. struct snd_pcm_hw_params *hw_params)
  1229. {
  1230. return snd_pcm_lib_malloc_pages(substream,
  1231. params_buffer_bytes(hw_params));
  1232. }
  1233. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1234. {
  1235. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1236. struct azx_dev *azx_dev = get_azx_dev(substream);
  1237. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1238. /* reset BDL address */
  1239. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1240. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1241. azx_sd_writel(azx_dev, SD_CTL, 0);
  1242. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1243. return snd_pcm_lib_free_pages(substream);
  1244. }
  1245. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1246. {
  1247. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1248. struct azx *chip = apcm->chip;
  1249. struct azx_dev *azx_dev = get_azx_dev(substream);
  1250. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1251. struct snd_pcm_runtime *runtime = substream->runtime;
  1252. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  1253. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  1254. runtime->channels,
  1255. runtime->format,
  1256. hinfo->maxbps);
  1257. if (!azx_dev->format_val) {
  1258. snd_printk(KERN_ERR SFX
  1259. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1260. runtime->rate, runtime->channels, runtime->format);
  1261. return -EINVAL;
  1262. }
  1263. snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
  1264. azx_dev->bufsize, azx_dev->format_val);
  1265. if (azx_setup_periods(chip, substream, azx_dev) < 0)
  1266. return -EINVAL;
  1267. azx_setup_controller(chip, azx_dev);
  1268. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1269. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1270. else
  1271. azx_dev->fifo_size = 0;
  1272. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1273. azx_dev->format_val, substream);
  1274. }
  1275. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1276. {
  1277. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1278. struct azx *chip = apcm->chip;
  1279. struct azx_dev *azx_dev;
  1280. struct snd_pcm_substream *s;
  1281. int start, nsync = 0, sbits = 0;
  1282. int nwait, timeout;
  1283. switch (cmd) {
  1284. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1285. case SNDRV_PCM_TRIGGER_RESUME:
  1286. case SNDRV_PCM_TRIGGER_START:
  1287. start = 1;
  1288. break;
  1289. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1290. case SNDRV_PCM_TRIGGER_SUSPEND:
  1291. case SNDRV_PCM_TRIGGER_STOP:
  1292. start = 0;
  1293. break;
  1294. default:
  1295. return -EINVAL;
  1296. }
  1297. snd_pcm_group_for_each_entry(s, substream) {
  1298. if (s->pcm->card != substream->pcm->card)
  1299. continue;
  1300. azx_dev = get_azx_dev(s);
  1301. sbits |= 1 << azx_dev->index;
  1302. nsync++;
  1303. snd_pcm_trigger_done(s, substream);
  1304. }
  1305. spin_lock(&chip->reg_lock);
  1306. if (nsync > 1) {
  1307. /* first, set SYNC bits of corresponding streams */
  1308. azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
  1309. }
  1310. snd_pcm_group_for_each_entry(s, substream) {
  1311. if (s->pcm->card != substream->pcm->card)
  1312. continue;
  1313. azx_dev = get_azx_dev(s);
  1314. if (start)
  1315. azx_stream_start(chip, azx_dev);
  1316. else
  1317. azx_stream_stop(chip, azx_dev);
  1318. azx_dev->running = start;
  1319. }
  1320. spin_unlock(&chip->reg_lock);
  1321. if (start) {
  1322. if (nsync == 1)
  1323. return 0;
  1324. /* wait until all FIFOs get ready */
  1325. for (timeout = 5000; timeout; timeout--) {
  1326. nwait = 0;
  1327. snd_pcm_group_for_each_entry(s, substream) {
  1328. if (s->pcm->card != substream->pcm->card)
  1329. continue;
  1330. azx_dev = get_azx_dev(s);
  1331. if (!(azx_sd_readb(azx_dev, SD_STS) &
  1332. SD_STS_FIFO_READY))
  1333. nwait++;
  1334. }
  1335. if (!nwait)
  1336. break;
  1337. cpu_relax();
  1338. }
  1339. } else {
  1340. /* wait until all RUN bits are cleared */
  1341. for (timeout = 5000; timeout; timeout--) {
  1342. nwait = 0;
  1343. snd_pcm_group_for_each_entry(s, substream) {
  1344. if (s->pcm->card != substream->pcm->card)
  1345. continue;
  1346. azx_dev = get_azx_dev(s);
  1347. if (azx_sd_readb(azx_dev, SD_CTL) &
  1348. SD_CTL_DMA_START)
  1349. nwait++;
  1350. }
  1351. if (!nwait)
  1352. break;
  1353. cpu_relax();
  1354. }
  1355. }
  1356. if (nsync > 1) {
  1357. spin_lock(&chip->reg_lock);
  1358. /* reset SYNC bits */
  1359. azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
  1360. spin_unlock(&chip->reg_lock);
  1361. }
  1362. return 0;
  1363. }
  1364. /* get the current DMA position with correction on VIA chips */
  1365. static unsigned int azx_via_get_position(struct azx *chip,
  1366. struct azx_dev *azx_dev)
  1367. {
  1368. unsigned int link_pos, mini_pos, bound_pos;
  1369. unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
  1370. unsigned int fifo_size;
  1371. link_pos = azx_sd_readl(azx_dev, SD_LPIB);
  1372. if (azx_dev->index >= 4) {
  1373. /* Playback, no problem using link position */
  1374. return link_pos;
  1375. }
  1376. /* Capture */
  1377. /* For new chipset,
  1378. * use mod to get the DMA position just like old chipset
  1379. */
  1380. mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
  1381. mod_dma_pos %= azx_dev->period_bytes;
  1382. /* azx_dev->fifo_size can't get FIFO size of in stream.
  1383. * Get from base address + offset.
  1384. */
  1385. fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
  1386. if (azx_dev->insufficient) {
  1387. /* Link position never gather than FIFO size */
  1388. if (link_pos <= fifo_size)
  1389. return 0;
  1390. azx_dev->insufficient = 0;
  1391. }
  1392. if (link_pos <= fifo_size)
  1393. mini_pos = azx_dev->bufsize + link_pos - fifo_size;
  1394. else
  1395. mini_pos = link_pos - fifo_size;
  1396. /* Find nearest previous boudary */
  1397. mod_mini_pos = mini_pos % azx_dev->period_bytes;
  1398. mod_link_pos = link_pos % azx_dev->period_bytes;
  1399. if (mod_link_pos >= fifo_size)
  1400. bound_pos = link_pos - mod_link_pos;
  1401. else if (mod_dma_pos >= mod_mini_pos)
  1402. bound_pos = mini_pos - mod_mini_pos;
  1403. else {
  1404. bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
  1405. if (bound_pos >= azx_dev->bufsize)
  1406. bound_pos = 0;
  1407. }
  1408. /* Calculate real DMA position we want */
  1409. return bound_pos + mod_dma_pos;
  1410. }
  1411. static unsigned int azx_get_position(struct azx *chip,
  1412. struct azx_dev *azx_dev)
  1413. {
  1414. unsigned int pos;
  1415. if (chip->via_dmapos_patch)
  1416. pos = azx_via_get_position(chip, azx_dev);
  1417. else if (chip->position_fix == POS_FIX_POSBUF ||
  1418. chip->position_fix == POS_FIX_AUTO) {
  1419. /* use the position buffer */
  1420. pos = le32_to_cpu(*azx_dev->posbuf);
  1421. } else {
  1422. /* read LPIB */
  1423. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1424. }
  1425. if (pos >= azx_dev->bufsize)
  1426. pos = 0;
  1427. return pos;
  1428. }
  1429. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1430. {
  1431. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1432. struct azx *chip = apcm->chip;
  1433. struct azx_dev *azx_dev = get_azx_dev(substream);
  1434. return bytes_to_frames(substream->runtime,
  1435. azx_get_position(chip, azx_dev));
  1436. }
  1437. /*
  1438. * Check whether the current DMA position is acceptable for updating
  1439. * periods. Returns non-zero if it's OK.
  1440. *
  1441. * Many HD-audio controllers appear pretty inaccurate about
  1442. * the update-IRQ timing. The IRQ is issued before actually the
  1443. * data is processed. So, we need to process it afterwords in a
  1444. * workqueue.
  1445. */
  1446. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
  1447. {
  1448. unsigned int pos;
  1449. pos = azx_get_position(chip, azx_dev);
  1450. if (chip->position_fix == POS_FIX_AUTO) {
  1451. if (!pos) {
  1452. printk(KERN_WARNING
  1453. "hda-intel: Invalid position buffer, "
  1454. "using LPIB read method instead.\n");
  1455. chip->position_fix = POS_FIX_LPIB;
  1456. pos = azx_get_position(chip, azx_dev);
  1457. } else
  1458. chip->position_fix = POS_FIX_POSBUF;
  1459. }
  1460. if (!bdl_pos_adj[chip->dev_index])
  1461. return 1; /* no delayed ack */
  1462. if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
  1463. return 0; /* NG - it's below the period boundary */
  1464. return 1; /* OK, it's fine */
  1465. }
  1466. /*
  1467. * The work for pending PCM period updates.
  1468. */
  1469. static void azx_irq_pending_work(struct work_struct *work)
  1470. {
  1471. struct azx *chip = container_of(work, struct azx, irq_pending_work);
  1472. int i, pending;
  1473. if (!chip->irq_pending_warned) {
  1474. printk(KERN_WARNING
  1475. "hda-intel: IRQ timing workaround is activated "
  1476. "for card #%d. Suggest a bigger bdl_pos_adj.\n",
  1477. chip->card->number);
  1478. chip->irq_pending_warned = 1;
  1479. }
  1480. for (;;) {
  1481. pending = 0;
  1482. spin_lock_irq(&chip->reg_lock);
  1483. for (i = 0; i < chip->num_streams; i++) {
  1484. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1485. if (!azx_dev->irq_pending ||
  1486. !azx_dev->substream ||
  1487. !azx_dev->running)
  1488. continue;
  1489. if (azx_position_ok(chip, azx_dev)) {
  1490. azx_dev->irq_pending = 0;
  1491. spin_unlock(&chip->reg_lock);
  1492. snd_pcm_period_elapsed(azx_dev->substream);
  1493. spin_lock(&chip->reg_lock);
  1494. } else
  1495. pending++;
  1496. }
  1497. spin_unlock_irq(&chip->reg_lock);
  1498. if (!pending)
  1499. return;
  1500. cond_resched();
  1501. }
  1502. }
  1503. /* clear irq_pending flags and assure no on-going workq */
  1504. static void azx_clear_irq_pending(struct azx *chip)
  1505. {
  1506. int i;
  1507. spin_lock_irq(&chip->reg_lock);
  1508. for (i = 0; i < chip->num_streams; i++)
  1509. chip->azx_dev[i].irq_pending = 0;
  1510. spin_unlock_irq(&chip->reg_lock);
  1511. flush_scheduled_work();
  1512. }
  1513. static struct snd_pcm_ops azx_pcm_ops = {
  1514. .open = azx_pcm_open,
  1515. .close = azx_pcm_close,
  1516. .ioctl = snd_pcm_lib_ioctl,
  1517. .hw_params = azx_pcm_hw_params,
  1518. .hw_free = azx_pcm_hw_free,
  1519. .prepare = azx_pcm_prepare,
  1520. .trigger = azx_pcm_trigger,
  1521. .pointer = azx_pcm_pointer,
  1522. .page = snd_pcm_sgbuf_ops_page,
  1523. };
  1524. static void azx_pcm_free(struct snd_pcm *pcm)
  1525. {
  1526. struct azx_pcm *apcm = pcm->private_data;
  1527. if (apcm) {
  1528. apcm->chip->pcm[pcm->device] = NULL;
  1529. kfree(apcm);
  1530. }
  1531. }
  1532. static int
  1533. azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
  1534. struct hda_pcm *cpcm)
  1535. {
  1536. struct azx *chip = bus->private_data;
  1537. struct snd_pcm *pcm;
  1538. struct azx_pcm *apcm;
  1539. int pcm_dev = cpcm->device;
  1540. int s, err;
  1541. if (pcm_dev >= AZX_MAX_PCMS) {
  1542. snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
  1543. pcm_dev);
  1544. return -EINVAL;
  1545. }
  1546. if (chip->pcm[pcm_dev]) {
  1547. snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
  1548. return -EBUSY;
  1549. }
  1550. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1551. cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
  1552. cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
  1553. &pcm);
  1554. if (err < 0)
  1555. return err;
  1556. strcpy(pcm->name, cpcm->name);
  1557. apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
  1558. if (apcm == NULL)
  1559. return -ENOMEM;
  1560. apcm->chip = chip;
  1561. apcm->codec = codec;
  1562. pcm->private_data = apcm;
  1563. pcm->private_free = azx_pcm_free;
  1564. if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
  1565. pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
  1566. chip->pcm[pcm_dev] = pcm;
  1567. cpcm->pcm = pcm;
  1568. for (s = 0; s < 2; s++) {
  1569. apcm->hinfo[s] = &cpcm->stream[s];
  1570. if (cpcm->stream[s].substreams)
  1571. snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
  1572. }
  1573. /* buffer pre-allocation */
  1574. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
  1575. snd_dma_pci_data(chip->pci),
  1576. 1024 * 64, 32 * 1024 * 1024);
  1577. return 0;
  1578. }
  1579. /*
  1580. * mixer creation - all stuff is implemented in hda module
  1581. */
  1582. static int __devinit azx_mixer_create(struct azx *chip)
  1583. {
  1584. return snd_hda_build_controls(chip->bus);
  1585. }
  1586. /*
  1587. * initialize SD streams
  1588. */
  1589. static int __devinit azx_init_stream(struct azx *chip)
  1590. {
  1591. int i;
  1592. /* initialize each stream (aka device)
  1593. * assign the starting bdl address to each stream (device)
  1594. * and initialize
  1595. */
  1596. for (i = 0; i < chip->num_streams; i++) {
  1597. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1598. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1599. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1600. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1601. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1602. azx_dev->sd_int_sta_mask = 1 << i;
  1603. /* stream tag: must be non-zero and unique */
  1604. azx_dev->index = i;
  1605. azx_dev->stream_tag = i + 1;
  1606. }
  1607. return 0;
  1608. }
  1609. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1610. {
  1611. if (request_irq(chip->pci->irq, azx_interrupt,
  1612. chip->msi ? 0 : IRQF_SHARED,
  1613. "HDA Intel", chip)) {
  1614. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1615. "disabling device\n", chip->pci->irq);
  1616. if (do_disconnect)
  1617. snd_card_disconnect(chip->card);
  1618. return -1;
  1619. }
  1620. chip->irq = chip->pci->irq;
  1621. pci_intx(chip->pci, !chip->msi);
  1622. return 0;
  1623. }
  1624. static void azx_stop_chip(struct azx *chip)
  1625. {
  1626. if (!chip->initialized)
  1627. return;
  1628. /* disable interrupts */
  1629. azx_int_disable(chip);
  1630. azx_int_clear(chip);
  1631. /* disable CORB/RIRB */
  1632. azx_free_cmd_io(chip);
  1633. /* disable position buffer */
  1634. azx_writel(chip, DPLBASE, 0);
  1635. azx_writel(chip, DPUBASE, 0);
  1636. chip->initialized = 0;
  1637. }
  1638. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1639. /* power-up/down the controller */
  1640. static void azx_power_notify(struct hda_bus *bus)
  1641. {
  1642. struct azx *chip = bus->private_data;
  1643. struct hda_codec *c;
  1644. int power_on = 0;
  1645. list_for_each_entry(c, &bus->codec_list, list) {
  1646. if (c->power_on) {
  1647. power_on = 1;
  1648. break;
  1649. }
  1650. }
  1651. if (power_on)
  1652. azx_init_chip(chip);
  1653. else if (chip->running && power_save_controller)
  1654. azx_stop_chip(chip);
  1655. }
  1656. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1657. #ifdef CONFIG_PM
  1658. /*
  1659. * power management
  1660. */
  1661. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1662. {
  1663. struct snd_card *card = pci_get_drvdata(pci);
  1664. struct azx *chip = card->private_data;
  1665. int i;
  1666. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1667. azx_clear_irq_pending(chip);
  1668. for (i = 0; i < AZX_MAX_PCMS; i++)
  1669. snd_pcm_suspend_all(chip->pcm[i]);
  1670. if (chip->initialized)
  1671. snd_hda_suspend(chip->bus, state);
  1672. azx_stop_chip(chip);
  1673. if (chip->irq >= 0) {
  1674. free_irq(chip->irq, chip);
  1675. chip->irq = -1;
  1676. }
  1677. if (chip->msi)
  1678. pci_disable_msi(chip->pci);
  1679. pci_disable_device(pci);
  1680. pci_save_state(pci);
  1681. pci_set_power_state(pci, pci_choose_state(pci, state));
  1682. return 0;
  1683. }
  1684. static int azx_resume(struct pci_dev *pci)
  1685. {
  1686. struct snd_card *card = pci_get_drvdata(pci);
  1687. struct azx *chip = card->private_data;
  1688. pci_set_power_state(pci, PCI_D0);
  1689. pci_restore_state(pci);
  1690. if (pci_enable_device(pci) < 0) {
  1691. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1692. "disabling device\n");
  1693. snd_card_disconnect(card);
  1694. return -EIO;
  1695. }
  1696. pci_set_master(pci);
  1697. if (chip->msi)
  1698. if (pci_enable_msi(pci) < 0)
  1699. chip->msi = 0;
  1700. if (azx_acquire_irq(chip, 1) < 0)
  1701. return -EIO;
  1702. azx_init_pci(chip);
  1703. if (snd_hda_codecs_inuse(chip->bus))
  1704. azx_init_chip(chip);
  1705. snd_hda_resume(chip->bus);
  1706. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1707. return 0;
  1708. }
  1709. #endif /* CONFIG_PM */
  1710. /*
  1711. * reboot notifier for hang-up problem at power-down
  1712. */
  1713. static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
  1714. {
  1715. struct azx *chip = container_of(nb, struct azx, reboot_notifier);
  1716. azx_stop_chip(chip);
  1717. return NOTIFY_OK;
  1718. }
  1719. static void azx_notifier_register(struct azx *chip)
  1720. {
  1721. chip->reboot_notifier.notifier_call = azx_halt;
  1722. register_reboot_notifier(&chip->reboot_notifier);
  1723. }
  1724. static void azx_notifier_unregister(struct azx *chip)
  1725. {
  1726. if (chip->reboot_notifier.notifier_call)
  1727. unregister_reboot_notifier(&chip->reboot_notifier);
  1728. }
  1729. /*
  1730. * destructor
  1731. */
  1732. static int azx_free(struct azx *chip)
  1733. {
  1734. int i;
  1735. azx_notifier_unregister(chip);
  1736. if (chip->initialized) {
  1737. azx_clear_irq_pending(chip);
  1738. for (i = 0; i < chip->num_streams; i++)
  1739. azx_stream_stop(chip, &chip->azx_dev[i]);
  1740. azx_stop_chip(chip);
  1741. }
  1742. if (chip->irq >= 0)
  1743. free_irq(chip->irq, (void*)chip);
  1744. if (chip->msi)
  1745. pci_disable_msi(chip->pci);
  1746. if (chip->remap_addr)
  1747. iounmap(chip->remap_addr);
  1748. if (chip->azx_dev) {
  1749. for (i = 0; i < chip->num_streams; i++)
  1750. if (chip->azx_dev[i].bdl.area)
  1751. snd_dma_free_pages(&chip->azx_dev[i].bdl);
  1752. }
  1753. if (chip->rb.area)
  1754. snd_dma_free_pages(&chip->rb);
  1755. if (chip->posbuf.area)
  1756. snd_dma_free_pages(&chip->posbuf);
  1757. pci_release_regions(chip->pci);
  1758. pci_disable_device(chip->pci);
  1759. kfree(chip->azx_dev);
  1760. kfree(chip);
  1761. return 0;
  1762. }
  1763. static int azx_dev_free(struct snd_device *device)
  1764. {
  1765. return azx_free(device->device_data);
  1766. }
  1767. /*
  1768. * white/black-listing for position_fix
  1769. */
  1770. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1771. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
  1772. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
  1773. SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
  1774. {}
  1775. };
  1776. static int __devinit check_position_fix(struct azx *chip, int fix)
  1777. {
  1778. const struct snd_pci_quirk *q;
  1779. /* Check VIA HD Audio Controller exist */
  1780. if (chip->pci->vendor == PCI_VENDOR_ID_VIA &&
  1781. chip->pci->device == VIA_HDAC_DEVICE_ID) {
  1782. chip->via_dmapos_patch = 1;
  1783. /* Use link position directly, avoid any transfer problem. */
  1784. return POS_FIX_LPIB;
  1785. }
  1786. chip->via_dmapos_patch = 0;
  1787. if (fix == POS_FIX_AUTO) {
  1788. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1789. if (q) {
  1790. printk(KERN_INFO
  1791. "hda_intel: position_fix set to %d "
  1792. "for device %04x:%04x\n",
  1793. q->value, q->subvendor, q->subdevice);
  1794. return q->value;
  1795. }
  1796. }
  1797. return fix;
  1798. }
  1799. /*
  1800. * black-lists for probe_mask
  1801. */
  1802. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  1803. /* Thinkpad often breaks the controller communication when accessing
  1804. * to the non-working (or non-existing) modem codec slot.
  1805. */
  1806. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  1807. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  1808. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  1809. /* broken BIOS */
  1810. SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
  1811. {}
  1812. };
  1813. static void __devinit check_probe_mask(struct azx *chip, int dev)
  1814. {
  1815. const struct snd_pci_quirk *q;
  1816. if (probe_mask[dev] == -1) {
  1817. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  1818. if (q) {
  1819. printk(KERN_INFO
  1820. "hda_intel: probe_mask set to 0x%x "
  1821. "for device %04x:%04x\n",
  1822. q->value, q->subvendor, q->subdevice);
  1823. probe_mask[dev] = q->value;
  1824. }
  1825. }
  1826. }
  1827. /*
  1828. * constructor
  1829. */
  1830. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1831. int dev, int driver_type,
  1832. struct azx **rchip)
  1833. {
  1834. struct azx *chip;
  1835. int i, err;
  1836. unsigned short gcap;
  1837. static struct snd_device_ops ops = {
  1838. .dev_free = azx_dev_free,
  1839. };
  1840. *rchip = NULL;
  1841. err = pci_enable_device(pci);
  1842. if (err < 0)
  1843. return err;
  1844. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1845. if (!chip) {
  1846. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1847. pci_disable_device(pci);
  1848. return -ENOMEM;
  1849. }
  1850. spin_lock_init(&chip->reg_lock);
  1851. mutex_init(&chip->open_mutex);
  1852. chip->card = card;
  1853. chip->pci = pci;
  1854. chip->irq = -1;
  1855. chip->driver_type = driver_type;
  1856. chip->msi = enable_msi;
  1857. chip->dev_index = dev;
  1858. INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
  1859. chip->position_fix = check_position_fix(chip, position_fix[dev]);
  1860. check_probe_mask(chip, dev);
  1861. chip->single_cmd = single_cmd;
  1862. if (bdl_pos_adj[dev] < 0) {
  1863. switch (chip->driver_type) {
  1864. case AZX_DRIVER_ICH:
  1865. bdl_pos_adj[dev] = 1;
  1866. break;
  1867. default:
  1868. bdl_pos_adj[dev] = 32;
  1869. break;
  1870. }
  1871. }
  1872. #if BITS_PER_LONG != 64
  1873. /* Fix up base address on ULI M5461 */
  1874. if (chip->driver_type == AZX_DRIVER_ULI) {
  1875. u16 tmp3;
  1876. pci_read_config_word(pci, 0x40, &tmp3);
  1877. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1878. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1879. }
  1880. #endif
  1881. err = pci_request_regions(pci, "ICH HD audio");
  1882. if (err < 0) {
  1883. kfree(chip);
  1884. pci_disable_device(pci);
  1885. return err;
  1886. }
  1887. chip->addr = pci_resource_start(pci, 0);
  1888. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1889. if (chip->remap_addr == NULL) {
  1890. snd_printk(KERN_ERR SFX "ioremap error\n");
  1891. err = -ENXIO;
  1892. goto errout;
  1893. }
  1894. if (chip->msi)
  1895. if (pci_enable_msi(pci) < 0)
  1896. chip->msi = 0;
  1897. if (azx_acquire_irq(chip, 0) < 0) {
  1898. err = -EBUSY;
  1899. goto errout;
  1900. }
  1901. pci_set_master(pci);
  1902. synchronize_irq(chip->irq);
  1903. gcap = azx_readw(chip, GCAP);
  1904. snd_printdd("chipset global capabilities = 0x%x\n", gcap);
  1905. /* allow 64bit DMA address if supported by H/W */
  1906. if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
  1907. pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
  1908. /* read number of streams from GCAP register instead of using
  1909. * hardcoded value
  1910. */
  1911. chip->capture_streams = (gcap >> 8) & 0x0f;
  1912. chip->playback_streams = (gcap >> 12) & 0x0f;
  1913. if (!chip->playback_streams && !chip->capture_streams) {
  1914. /* gcap didn't give any info, switching to old method */
  1915. switch (chip->driver_type) {
  1916. case AZX_DRIVER_ULI:
  1917. chip->playback_streams = ULI_NUM_PLAYBACK;
  1918. chip->capture_streams = ULI_NUM_CAPTURE;
  1919. break;
  1920. case AZX_DRIVER_ATIHDMI:
  1921. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1922. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1923. break;
  1924. case AZX_DRIVER_GENERIC:
  1925. default:
  1926. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1927. chip->capture_streams = ICH6_NUM_CAPTURE;
  1928. break;
  1929. }
  1930. }
  1931. chip->capture_index_offset = 0;
  1932. chip->playback_index_offset = chip->capture_streams;
  1933. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1934. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  1935. GFP_KERNEL);
  1936. if (!chip->azx_dev) {
  1937. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1938. goto errout;
  1939. }
  1940. for (i = 0; i < chip->num_streams; i++) {
  1941. /* allocate memory for the BDL for each stream */
  1942. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1943. snd_dma_pci_data(chip->pci),
  1944. BDL_SIZE, &chip->azx_dev[i].bdl);
  1945. if (err < 0) {
  1946. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1947. goto errout;
  1948. }
  1949. }
  1950. /* allocate memory for the position buffer */
  1951. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1952. snd_dma_pci_data(chip->pci),
  1953. chip->num_streams * 8, &chip->posbuf);
  1954. if (err < 0) {
  1955. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1956. goto errout;
  1957. }
  1958. /* allocate CORB/RIRB */
  1959. if (!chip->single_cmd) {
  1960. err = azx_alloc_cmd_io(chip);
  1961. if (err < 0)
  1962. goto errout;
  1963. }
  1964. /* initialize streams */
  1965. azx_init_stream(chip);
  1966. /* initialize chip */
  1967. azx_init_pci(chip);
  1968. azx_init_chip(chip);
  1969. /* codec detection */
  1970. if (!chip->codec_mask) {
  1971. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1972. err = -ENODEV;
  1973. goto errout;
  1974. }
  1975. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  1976. if (err <0) {
  1977. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1978. goto errout;
  1979. }
  1980. strcpy(card->driver, "HDA-Intel");
  1981. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1982. sprintf(card->longname, "%s at 0x%lx irq %i",
  1983. card->shortname, chip->addr, chip->irq);
  1984. *rchip = chip;
  1985. return 0;
  1986. errout:
  1987. azx_free(chip);
  1988. return err;
  1989. }
  1990. static void power_down_all_codecs(struct azx *chip)
  1991. {
  1992. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1993. /* The codecs were powered up in snd_hda_codec_new().
  1994. * Now all initialization done, so turn them down if possible
  1995. */
  1996. struct hda_codec *codec;
  1997. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1998. snd_hda_power_down(codec);
  1999. }
  2000. #endif
  2001. }
  2002. static int __devinit azx_probe(struct pci_dev *pci,
  2003. const struct pci_device_id *pci_id)
  2004. {
  2005. static int dev;
  2006. struct snd_card *card;
  2007. struct azx *chip;
  2008. int err;
  2009. if (dev >= SNDRV_CARDS)
  2010. return -ENODEV;
  2011. if (!enable[dev]) {
  2012. dev++;
  2013. return -ENOENT;
  2014. }
  2015. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  2016. if (!card) {
  2017. snd_printk(KERN_ERR SFX "Error creating card!\n");
  2018. return -ENOMEM;
  2019. }
  2020. err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
  2021. if (err < 0) {
  2022. snd_card_free(card);
  2023. return err;
  2024. }
  2025. card->private_data = chip;
  2026. /* create codec instances */
  2027. err = azx_codec_create(chip, model[dev], probe_mask[dev]);
  2028. if (err < 0) {
  2029. snd_card_free(card);
  2030. return err;
  2031. }
  2032. /* create PCM streams */
  2033. err = snd_hda_build_pcms(chip->bus);
  2034. if (err < 0) {
  2035. snd_card_free(card);
  2036. return err;
  2037. }
  2038. /* create mixer controls */
  2039. err = azx_mixer_create(chip);
  2040. if (err < 0) {
  2041. snd_card_free(card);
  2042. return err;
  2043. }
  2044. snd_card_set_dev(card, &pci->dev);
  2045. err = snd_card_register(card);
  2046. if (err < 0) {
  2047. snd_card_free(card);
  2048. return err;
  2049. }
  2050. pci_set_drvdata(pci, card);
  2051. chip->running = 1;
  2052. power_down_all_codecs(chip);
  2053. azx_notifier_register(chip);
  2054. dev++;
  2055. return err;
  2056. }
  2057. static void __devexit azx_remove(struct pci_dev *pci)
  2058. {
  2059. snd_card_free(pci_get_drvdata(pci));
  2060. pci_set_drvdata(pci, NULL);
  2061. }
  2062. /* PCI IDs */
  2063. static struct pci_device_id azx_ids[] = {
  2064. /* ICH 6..10 */
  2065. { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
  2066. { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
  2067. { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
  2068. { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
  2069. { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
  2070. { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
  2071. { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
  2072. { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
  2073. { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
  2074. /* PCH */
  2075. { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
  2076. /* SCH */
  2077. { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
  2078. /* ATI SB 450/600 */
  2079. { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
  2080. { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
  2081. /* ATI HDMI */
  2082. { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
  2083. { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
  2084. { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
  2085. { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
  2086. { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
  2087. { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
  2088. { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
  2089. { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
  2090. { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
  2091. { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
  2092. { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
  2093. { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
  2094. { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
  2095. { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
  2096. /* VIA VT8251/VT8237A */
  2097. { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
  2098. /* SIS966 */
  2099. { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
  2100. /* ULI M5461 */
  2101. { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
  2102. /* NVIDIA MCP */
  2103. { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
  2104. { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
  2105. { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
  2106. { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
  2107. { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
  2108. { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
  2109. { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
  2110. { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
  2111. { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
  2112. { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
  2113. { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
  2114. { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
  2115. { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
  2116. { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
  2117. { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
  2118. { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
  2119. { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
  2120. { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
  2121. { PCI_DEVICE(0x10de, 0x0bd4), .driver_data = AZX_DRIVER_NVIDIA },
  2122. { PCI_DEVICE(0x10de, 0x0bd5), .driver_data = AZX_DRIVER_NVIDIA },
  2123. { PCI_DEVICE(0x10de, 0x0bd6), .driver_data = AZX_DRIVER_NVIDIA },
  2124. { PCI_DEVICE(0x10de, 0x0bd7), .driver_data = AZX_DRIVER_NVIDIA },
  2125. /* Teradici */
  2126. { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
  2127. /* AMD Generic, PCI class code and Vendor ID for HD Audio */
  2128. { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
  2129. .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
  2130. .class_mask = 0xffffff,
  2131. .driver_data = AZX_DRIVER_GENERIC },
  2132. { 0, }
  2133. };
  2134. MODULE_DEVICE_TABLE(pci, azx_ids);
  2135. /* pci_driver definition */
  2136. static struct pci_driver driver = {
  2137. .name = "HDA Intel",
  2138. .id_table = azx_ids,
  2139. .probe = azx_probe,
  2140. .remove = __devexit_p(azx_remove),
  2141. #ifdef CONFIG_PM
  2142. .suspend = azx_suspend,
  2143. .resume = azx_resume,
  2144. #endif
  2145. };
  2146. static int __init alsa_card_azx_init(void)
  2147. {
  2148. return pci_register_driver(&driver);
  2149. }
  2150. static void __exit alsa_card_azx_exit(void)
  2151. {
  2152. pci_unregister_driver(&driver);
  2153. }
  2154. module_init(alsa_card_azx_init)
  2155. module_exit(alsa_card_azx_exit)