dma.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. /* 32bit DMA ops. */
  32. static
  33. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  34. int slot,
  35. struct b43_dmadesc_meta **meta)
  36. {
  37. struct b43_dmadesc32 *desc;
  38. *meta = &(ring->meta[slot]);
  39. desc = ring->descbase;
  40. desc = &(desc[slot]);
  41. return (struct b43_dmadesc_generic *)desc;
  42. }
  43. static void op32_fill_descriptor(struct b43_dmaring *ring,
  44. struct b43_dmadesc_generic *desc,
  45. dma_addr_t dmaaddr, u16 bufsize,
  46. int start, int end, int irq)
  47. {
  48. struct b43_dmadesc32 *descbase = ring->descbase;
  49. int slot;
  50. u32 ctl;
  51. u32 addr;
  52. u32 addrext;
  53. slot = (int)(&(desc->dma32) - descbase);
  54. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  55. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  56. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  57. >> SSB_DMA_TRANSLATION_SHIFT;
  58. addr |= ssb_dma_translation(ring->dev->dev);
  59. ctl = (bufsize - ring->frameoffset)
  60. & B43_DMA32_DCTL_BYTECNT;
  61. if (slot == ring->nr_slots - 1)
  62. ctl |= B43_DMA32_DCTL_DTABLEEND;
  63. if (start)
  64. ctl |= B43_DMA32_DCTL_FRAMESTART;
  65. if (end)
  66. ctl |= B43_DMA32_DCTL_FRAMEEND;
  67. if (irq)
  68. ctl |= B43_DMA32_DCTL_IRQ;
  69. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  70. & B43_DMA32_DCTL_ADDREXT_MASK;
  71. desc->dma32.control = cpu_to_le32(ctl);
  72. desc->dma32.address = cpu_to_le32(addr);
  73. }
  74. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  75. {
  76. b43_dma_write(ring, B43_DMA32_TXINDEX,
  77. (u32) (slot * sizeof(struct b43_dmadesc32)));
  78. }
  79. static void op32_tx_suspend(struct b43_dmaring *ring)
  80. {
  81. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  82. | B43_DMA32_TXSUSPEND);
  83. }
  84. static void op32_tx_resume(struct b43_dmaring *ring)
  85. {
  86. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  87. & ~B43_DMA32_TXSUSPEND);
  88. }
  89. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  90. {
  91. u32 val;
  92. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  93. val &= B43_DMA32_RXDPTR;
  94. return (val / sizeof(struct b43_dmadesc32));
  95. }
  96. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  97. {
  98. b43_dma_write(ring, B43_DMA32_RXINDEX,
  99. (u32) (slot * sizeof(struct b43_dmadesc32)));
  100. }
  101. static const struct b43_dma_ops dma32_ops = {
  102. .idx2desc = op32_idx2desc,
  103. .fill_descriptor = op32_fill_descriptor,
  104. .poke_tx = op32_poke_tx,
  105. .tx_suspend = op32_tx_suspend,
  106. .tx_resume = op32_tx_resume,
  107. .get_current_rxslot = op32_get_current_rxslot,
  108. .set_current_rxslot = op32_set_current_rxslot,
  109. };
  110. /* 64bit DMA ops. */
  111. static
  112. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  113. int slot,
  114. struct b43_dmadesc_meta **meta)
  115. {
  116. struct b43_dmadesc64 *desc;
  117. *meta = &(ring->meta[slot]);
  118. desc = ring->descbase;
  119. desc = &(desc[slot]);
  120. return (struct b43_dmadesc_generic *)desc;
  121. }
  122. static void op64_fill_descriptor(struct b43_dmaring *ring,
  123. struct b43_dmadesc_generic *desc,
  124. dma_addr_t dmaaddr, u16 bufsize,
  125. int start, int end, int irq)
  126. {
  127. struct b43_dmadesc64 *descbase = ring->descbase;
  128. int slot;
  129. u32 ctl0 = 0, ctl1 = 0;
  130. u32 addrlo, addrhi;
  131. u32 addrext;
  132. slot = (int)(&(desc->dma64) - descbase);
  133. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  134. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  135. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  136. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  137. >> SSB_DMA_TRANSLATION_SHIFT;
  138. addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
  139. if (slot == ring->nr_slots - 1)
  140. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  141. if (start)
  142. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  143. if (end)
  144. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  145. if (irq)
  146. ctl0 |= B43_DMA64_DCTL0_IRQ;
  147. ctl1 |= (bufsize - ring->frameoffset)
  148. & B43_DMA64_DCTL1_BYTECNT;
  149. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  150. & B43_DMA64_DCTL1_ADDREXT_MASK;
  151. desc->dma64.control0 = cpu_to_le32(ctl0);
  152. desc->dma64.control1 = cpu_to_le32(ctl1);
  153. desc->dma64.address_low = cpu_to_le32(addrlo);
  154. desc->dma64.address_high = cpu_to_le32(addrhi);
  155. }
  156. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  157. {
  158. b43_dma_write(ring, B43_DMA64_TXINDEX,
  159. (u32) (slot * sizeof(struct b43_dmadesc64)));
  160. }
  161. static void op64_tx_suspend(struct b43_dmaring *ring)
  162. {
  163. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  164. | B43_DMA64_TXSUSPEND);
  165. }
  166. static void op64_tx_resume(struct b43_dmaring *ring)
  167. {
  168. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  169. & ~B43_DMA64_TXSUSPEND);
  170. }
  171. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  172. {
  173. u32 val;
  174. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  175. val &= B43_DMA64_RXSTATDPTR;
  176. return (val / sizeof(struct b43_dmadesc64));
  177. }
  178. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  179. {
  180. b43_dma_write(ring, B43_DMA64_RXINDEX,
  181. (u32) (slot * sizeof(struct b43_dmadesc64)));
  182. }
  183. static const struct b43_dma_ops dma64_ops = {
  184. .idx2desc = op64_idx2desc,
  185. .fill_descriptor = op64_fill_descriptor,
  186. .poke_tx = op64_poke_tx,
  187. .tx_suspend = op64_tx_suspend,
  188. .tx_resume = op64_tx_resume,
  189. .get_current_rxslot = op64_get_current_rxslot,
  190. .set_current_rxslot = op64_set_current_rxslot,
  191. };
  192. static inline int free_slots(struct b43_dmaring *ring)
  193. {
  194. return (ring->nr_slots - ring->used_slots);
  195. }
  196. static inline int next_slot(struct b43_dmaring *ring, int slot)
  197. {
  198. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  199. if (slot == ring->nr_slots - 1)
  200. return 0;
  201. return slot + 1;
  202. }
  203. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  204. {
  205. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  206. if (slot == 0)
  207. return ring->nr_slots - 1;
  208. return slot - 1;
  209. }
  210. #ifdef CONFIG_B43_DEBUG
  211. static void update_max_used_slots(struct b43_dmaring *ring,
  212. int current_used_slots)
  213. {
  214. if (current_used_slots <= ring->max_used_slots)
  215. return;
  216. ring->max_used_slots = current_used_slots;
  217. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  218. b43dbg(ring->dev->wl,
  219. "max_used_slots increased to %d on %s ring %d\n",
  220. ring->max_used_slots,
  221. ring->tx ? "TX" : "RX", ring->index);
  222. }
  223. }
  224. #else
  225. static inline
  226. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  227. {
  228. }
  229. #endif /* DEBUG */
  230. /* Request a slot for usage. */
  231. static inline int request_slot(struct b43_dmaring *ring)
  232. {
  233. int slot;
  234. B43_WARN_ON(!ring->tx);
  235. B43_WARN_ON(ring->stopped);
  236. B43_WARN_ON(free_slots(ring) == 0);
  237. slot = next_slot(ring, ring->current_slot);
  238. ring->current_slot = slot;
  239. ring->used_slots++;
  240. update_max_used_slots(ring, ring->used_slots);
  241. return slot;
  242. }
  243. /* Mac80211-queue to b43-ring mapping */
  244. static struct b43_dmaring *priority_to_txring(struct b43_wldev *dev,
  245. int queue_priority)
  246. {
  247. struct b43_dmaring *ring;
  248. /*FIXME: For now we always run on TX-ring-1 */
  249. return dev->dma.tx_ring1;
  250. /* 0 = highest priority */
  251. switch (queue_priority) {
  252. default:
  253. B43_WARN_ON(1);
  254. /* fallthrough */
  255. case 0:
  256. ring = dev->dma.tx_ring3;
  257. break;
  258. case 1:
  259. ring = dev->dma.tx_ring2;
  260. break;
  261. case 2:
  262. ring = dev->dma.tx_ring1;
  263. break;
  264. case 3:
  265. ring = dev->dma.tx_ring0;
  266. break;
  267. }
  268. return ring;
  269. }
  270. /* b43-ring to mac80211-queue mapping */
  271. static inline int txring_to_priority(struct b43_dmaring *ring)
  272. {
  273. static const u8 idx_to_prio[] = { 3, 2, 1, 0, };
  274. unsigned int index;
  275. /*FIXME: have only one queue, for now */
  276. return 0;
  277. index = ring->index;
  278. if (B43_WARN_ON(index >= ARRAY_SIZE(idx_to_prio)))
  279. index = 0;
  280. return idx_to_prio[index];
  281. }
  282. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  283. {
  284. static const u16 map64[] = {
  285. B43_MMIO_DMA64_BASE0,
  286. B43_MMIO_DMA64_BASE1,
  287. B43_MMIO_DMA64_BASE2,
  288. B43_MMIO_DMA64_BASE3,
  289. B43_MMIO_DMA64_BASE4,
  290. B43_MMIO_DMA64_BASE5,
  291. };
  292. static const u16 map32[] = {
  293. B43_MMIO_DMA32_BASE0,
  294. B43_MMIO_DMA32_BASE1,
  295. B43_MMIO_DMA32_BASE2,
  296. B43_MMIO_DMA32_BASE3,
  297. B43_MMIO_DMA32_BASE4,
  298. B43_MMIO_DMA32_BASE5,
  299. };
  300. if (type == B43_DMA_64BIT) {
  301. B43_WARN_ON(!(controller_idx >= 0 &&
  302. controller_idx < ARRAY_SIZE(map64)));
  303. return map64[controller_idx];
  304. }
  305. B43_WARN_ON(!(controller_idx >= 0 &&
  306. controller_idx < ARRAY_SIZE(map32)));
  307. return map32[controller_idx];
  308. }
  309. static inline
  310. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  311. unsigned char *buf, size_t len, int tx)
  312. {
  313. dma_addr_t dmaaddr;
  314. if (tx) {
  315. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  316. buf, len, DMA_TO_DEVICE);
  317. } else {
  318. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  319. buf, len, DMA_FROM_DEVICE);
  320. }
  321. return dmaaddr;
  322. }
  323. static inline
  324. void unmap_descbuffer(struct b43_dmaring *ring,
  325. dma_addr_t addr, size_t len, int tx)
  326. {
  327. if (tx) {
  328. dma_unmap_single(ring->dev->dev->dma_dev,
  329. addr, len, DMA_TO_DEVICE);
  330. } else {
  331. dma_unmap_single(ring->dev->dev->dma_dev,
  332. addr, len, DMA_FROM_DEVICE);
  333. }
  334. }
  335. static inline
  336. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  337. dma_addr_t addr, size_t len)
  338. {
  339. B43_WARN_ON(ring->tx);
  340. dma_sync_single_for_cpu(ring->dev->dev->dma_dev,
  341. addr, len, DMA_FROM_DEVICE);
  342. }
  343. static inline
  344. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  345. dma_addr_t addr, size_t len)
  346. {
  347. B43_WARN_ON(ring->tx);
  348. dma_sync_single_for_device(ring->dev->dev->dma_dev,
  349. addr, len, DMA_FROM_DEVICE);
  350. }
  351. static inline
  352. void free_descriptor_buffer(struct b43_dmaring *ring,
  353. struct b43_dmadesc_meta *meta)
  354. {
  355. if (meta->skb) {
  356. dev_kfree_skb_any(meta->skb);
  357. meta->skb = NULL;
  358. }
  359. }
  360. static int alloc_ringmemory(struct b43_dmaring *ring)
  361. {
  362. struct device *dma_dev = ring->dev->dev->dma_dev;
  363. gfp_t flags = GFP_KERNEL;
  364. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  365. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  366. * has shown that 4K is sufficient for the latter as long as the buffer
  367. * does not cross an 8K boundary.
  368. *
  369. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  370. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  371. * which accounts for the GFP_DMA flag below.
  372. */
  373. if (ring->type == B43_DMA_64BIT)
  374. flags |= GFP_DMA;
  375. ring->descbase = dma_alloc_coherent(dma_dev, B43_DMA_RINGMEMSIZE,
  376. &(ring->dmabase), flags);
  377. if (!ring->descbase) {
  378. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  379. return -ENOMEM;
  380. }
  381. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  382. return 0;
  383. }
  384. static void free_ringmemory(struct b43_dmaring *ring)
  385. {
  386. struct device *dma_dev = ring->dev->dev->dma_dev;
  387. dma_free_coherent(dma_dev, B43_DMA_RINGMEMSIZE,
  388. ring->descbase, ring->dmabase);
  389. }
  390. /* Reset the RX DMA channel */
  391. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  392. enum b43_dmatype type)
  393. {
  394. int i;
  395. u32 value;
  396. u16 offset;
  397. might_sleep();
  398. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  399. b43_write32(dev, mmio_base + offset, 0);
  400. for (i = 0; i < 10; i++) {
  401. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  402. B43_DMA32_RXSTATUS;
  403. value = b43_read32(dev, mmio_base + offset);
  404. if (type == B43_DMA_64BIT) {
  405. value &= B43_DMA64_RXSTAT;
  406. if (value == B43_DMA64_RXSTAT_DISABLED) {
  407. i = -1;
  408. break;
  409. }
  410. } else {
  411. value &= B43_DMA32_RXSTATE;
  412. if (value == B43_DMA32_RXSTAT_DISABLED) {
  413. i = -1;
  414. break;
  415. }
  416. }
  417. msleep(1);
  418. }
  419. if (i != -1) {
  420. b43err(dev->wl, "DMA RX reset timed out\n");
  421. return -ENODEV;
  422. }
  423. return 0;
  424. }
  425. /* Reset the TX DMA channel */
  426. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  427. enum b43_dmatype type)
  428. {
  429. int i;
  430. u32 value;
  431. u16 offset;
  432. might_sleep();
  433. for (i = 0; i < 10; i++) {
  434. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  435. B43_DMA32_TXSTATUS;
  436. value = b43_read32(dev, mmio_base + offset);
  437. if (type == B43_DMA_64BIT) {
  438. value &= B43_DMA64_TXSTAT;
  439. if (value == B43_DMA64_TXSTAT_DISABLED ||
  440. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  441. value == B43_DMA64_TXSTAT_STOPPED)
  442. break;
  443. } else {
  444. value &= B43_DMA32_TXSTATE;
  445. if (value == B43_DMA32_TXSTAT_DISABLED ||
  446. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  447. value == B43_DMA32_TXSTAT_STOPPED)
  448. break;
  449. }
  450. msleep(1);
  451. }
  452. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  453. b43_write32(dev, mmio_base + offset, 0);
  454. for (i = 0; i < 10; i++) {
  455. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  456. B43_DMA32_TXSTATUS;
  457. value = b43_read32(dev, mmio_base + offset);
  458. if (type == B43_DMA_64BIT) {
  459. value &= B43_DMA64_TXSTAT;
  460. if (value == B43_DMA64_TXSTAT_DISABLED) {
  461. i = -1;
  462. break;
  463. }
  464. } else {
  465. value &= B43_DMA32_TXSTATE;
  466. if (value == B43_DMA32_TXSTAT_DISABLED) {
  467. i = -1;
  468. break;
  469. }
  470. }
  471. msleep(1);
  472. }
  473. if (i != -1) {
  474. b43err(dev->wl, "DMA TX reset timed out\n");
  475. return -ENODEV;
  476. }
  477. /* ensure the reset is completed. */
  478. msleep(1);
  479. return 0;
  480. }
  481. /* Check if a DMA mapping address is invalid. */
  482. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  483. dma_addr_t addr,
  484. size_t buffersize, bool dma_to_device)
  485. {
  486. if (unlikely(dma_mapping_error(addr)))
  487. return 1;
  488. switch (ring->type) {
  489. case B43_DMA_30BIT:
  490. if ((u64)addr + buffersize > (1ULL << 30))
  491. goto address_error;
  492. break;
  493. case B43_DMA_32BIT:
  494. if ((u64)addr + buffersize > (1ULL << 32))
  495. goto address_error;
  496. break;
  497. case B43_DMA_64BIT:
  498. /* Currently we can't have addresses beyond
  499. * 64bit in the kernel. */
  500. break;
  501. }
  502. /* The address is OK. */
  503. return 0;
  504. address_error:
  505. /* We can't support this address. Unmap it again. */
  506. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  507. return 1;
  508. }
  509. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  510. struct b43_dmadesc_generic *desc,
  511. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  512. {
  513. struct b43_rxhdr_fw4 *rxhdr;
  514. struct b43_hwtxstatus *txstat;
  515. dma_addr_t dmaaddr;
  516. struct sk_buff *skb;
  517. B43_WARN_ON(ring->tx);
  518. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  519. if (unlikely(!skb))
  520. return -ENOMEM;
  521. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  522. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  523. /* ugh. try to realloc in zone_dma */
  524. gfp_flags |= GFP_DMA;
  525. dev_kfree_skb_any(skb);
  526. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  527. if (unlikely(!skb))
  528. return -ENOMEM;
  529. dmaaddr = map_descbuffer(ring, skb->data,
  530. ring->rx_buffersize, 0);
  531. }
  532. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  533. b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
  534. dev_kfree_skb_any(skb);
  535. return -EIO;
  536. }
  537. meta->skb = skb;
  538. meta->dmaaddr = dmaaddr;
  539. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  540. ring->rx_buffersize, 0, 0, 0);
  541. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  542. rxhdr->frame_len = 0;
  543. txstat = (struct b43_hwtxstatus *)(skb->data);
  544. txstat->cookie = 0;
  545. return 0;
  546. }
  547. /* Allocate the initial descbuffers.
  548. * This is used for an RX ring only.
  549. */
  550. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  551. {
  552. int i, err = -ENOMEM;
  553. struct b43_dmadesc_generic *desc;
  554. struct b43_dmadesc_meta *meta;
  555. for (i = 0; i < ring->nr_slots; i++) {
  556. desc = ring->ops->idx2desc(ring, i, &meta);
  557. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  558. if (err) {
  559. b43err(ring->dev->wl,
  560. "Failed to allocate initial descbuffers\n");
  561. goto err_unwind;
  562. }
  563. }
  564. mb();
  565. ring->used_slots = ring->nr_slots;
  566. err = 0;
  567. out:
  568. return err;
  569. err_unwind:
  570. for (i--; i >= 0; i--) {
  571. desc = ring->ops->idx2desc(ring, i, &meta);
  572. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  573. dev_kfree_skb(meta->skb);
  574. }
  575. goto out;
  576. }
  577. /* Do initial setup of the DMA controller.
  578. * Reset the controller, write the ring busaddress
  579. * and switch the "enable" bit on.
  580. */
  581. static int dmacontroller_setup(struct b43_dmaring *ring)
  582. {
  583. int err = 0;
  584. u32 value;
  585. u32 addrext;
  586. u32 trans = ssb_dma_translation(ring->dev->dev);
  587. if (ring->tx) {
  588. if (ring->type == B43_DMA_64BIT) {
  589. u64 ringbase = (u64) (ring->dmabase);
  590. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  591. >> SSB_DMA_TRANSLATION_SHIFT;
  592. value = B43_DMA64_TXENABLE;
  593. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  594. & B43_DMA64_TXADDREXT_MASK;
  595. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  596. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  597. (ringbase & 0xFFFFFFFF));
  598. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  599. ((ringbase >> 32) &
  600. ~SSB_DMA_TRANSLATION_MASK)
  601. | (trans << 1));
  602. } else {
  603. u32 ringbase = (u32) (ring->dmabase);
  604. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  605. >> SSB_DMA_TRANSLATION_SHIFT;
  606. value = B43_DMA32_TXENABLE;
  607. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  608. & B43_DMA32_TXADDREXT_MASK;
  609. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  610. b43_dma_write(ring, B43_DMA32_TXRING,
  611. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  612. | trans);
  613. }
  614. } else {
  615. err = alloc_initial_descbuffers(ring);
  616. if (err)
  617. goto out;
  618. if (ring->type == B43_DMA_64BIT) {
  619. u64 ringbase = (u64) (ring->dmabase);
  620. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  621. >> SSB_DMA_TRANSLATION_SHIFT;
  622. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  623. value |= B43_DMA64_RXENABLE;
  624. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  625. & B43_DMA64_RXADDREXT_MASK;
  626. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  627. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  628. (ringbase & 0xFFFFFFFF));
  629. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  630. ((ringbase >> 32) &
  631. ~SSB_DMA_TRANSLATION_MASK)
  632. | (trans << 1));
  633. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  634. sizeof(struct b43_dmadesc64));
  635. } else {
  636. u32 ringbase = (u32) (ring->dmabase);
  637. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  638. >> SSB_DMA_TRANSLATION_SHIFT;
  639. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  640. value |= B43_DMA32_RXENABLE;
  641. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  642. & B43_DMA32_RXADDREXT_MASK;
  643. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  644. b43_dma_write(ring, B43_DMA32_RXRING,
  645. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  646. | trans);
  647. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  648. sizeof(struct b43_dmadesc32));
  649. }
  650. }
  651. out:
  652. return err;
  653. }
  654. /* Shutdown the DMA controller. */
  655. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  656. {
  657. if (ring->tx) {
  658. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  659. ring->type);
  660. if (ring->type == B43_DMA_64BIT) {
  661. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  662. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  663. } else
  664. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  665. } else {
  666. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  667. ring->type);
  668. if (ring->type == B43_DMA_64BIT) {
  669. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  670. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  671. } else
  672. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  673. }
  674. }
  675. static void free_all_descbuffers(struct b43_dmaring *ring)
  676. {
  677. struct b43_dmadesc_generic *desc;
  678. struct b43_dmadesc_meta *meta;
  679. int i;
  680. if (!ring->used_slots)
  681. return;
  682. for (i = 0; i < ring->nr_slots; i++) {
  683. desc = ring->ops->idx2desc(ring, i, &meta);
  684. if (!meta->skb) {
  685. B43_WARN_ON(!ring->tx);
  686. continue;
  687. }
  688. if (ring->tx) {
  689. unmap_descbuffer(ring, meta->dmaaddr,
  690. meta->skb->len, 1);
  691. } else {
  692. unmap_descbuffer(ring, meta->dmaaddr,
  693. ring->rx_buffersize, 0);
  694. }
  695. free_descriptor_buffer(ring, meta);
  696. }
  697. }
  698. static u64 supported_dma_mask(struct b43_wldev *dev)
  699. {
  700. u32 tmp;
  701. u16 mmio_base;
  702. tmp = b43_read32(dev, SSB_TMSHIGH);
  703. if (tmp & SSB_TMSHIGH_DMA64)
  704. return DMA_64BIT_MASK;
  705. mmio_base = b43_dmacontroller_base(0, 0);
  706. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  707. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  708. if (tmp & B43_DMA32_TXADDREXT_MASK)
  709. return DMA_32BIT_MASK;
  710. return DMA_30BIT_MASK;
  711. }
  712. /* Main initialization function. */
  713. static
  714. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  715. int controller_index,
  716. int for_tx,
  717. enum b43_dmatype type)
  718. {
  719. struct b43_dmaring *ring;
  720. int err;
  721. int nr_slots;
  722. dma_addr_t dma_test;
  723. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  724. if (!ring)
  725. goto out;
  726. ring->type = type;
  727. nr_slots = B43_RXRING_SLOTS;
  728. if (for_tx)
  729. nr_slots = B43_TXRING_SLOTS;
  730. ring->meta = kcalloc(nr_slots, sizeof(struct b43_dmadesc_meta),
  731. GFP_KERNEL);
  732. if (!ring->meta)
  733. goto err_kfree_ring;
  734. if (for_tx) {
  735. ring->txhdr_cache = kcalloc(nr_slots,
  736. b43_txhdr_size(dev),
  737. GFP_KERNEL);
  738. if (!ring->txhdr_cache)
  739. goto err_kfree_meta;
  740. /* test for ability to dma to txhdr_cache */
  741. dma_test = dma_map_single(dev->dev->dma_dev,
  742. ring->txhdr_cache,
  743. b43_txhdr_size(dev),
  744. DMA_TO_DEVICE);
  745. if (b43_dma_mapping_error(ring, dma_test,
  746. b43_txhdr_size(dev), 1)) {
  747. /* ugh realloc */
  748. kfree(ring->txhdr_cache);
  749. ring->txhdr_cache = kcalloc(nr_slots,
  750. b43_txhdr_size(dev),
  751. GFP_KERNEL | GFP_DMA);
  752. if (!ring->txhdr_cache)
  753. goto err_kfree_meta;
  754. dma_test = dma_map_single(dev->dev->dma_dev,
  755. ring->txhdr_cache,
  756. b43_txhdr_size(dev),
  757. DMA_TO_DEVICE);
  758. if (b43_dma_mapping_error(ring, dma_test,
  759. b43_txhdr_size(dev), 1)) {
  760. b43err(dev->wl,
  761. "TXHDR DMA allocation failed\n");
  762. goto err_kfree_txhdr_cache;
  763. }
  764. }
  765. dma_unmap_single(dev->dev->dma_dev,
  766. dma_test, b43_txhdr_size(dev),
  767. DMA_TO_DEVICE);
  768. }
  769. ring->dev = dev;
  770. ring->nr_slots = nr_slots;
  771. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  772. ring->index = controller_index;
  773. if (type == B43_DMA_64BIT)
  774. ring->ops = &dma64_ops;
  775. else
  776. ring->ops = &dma32_ops;
  777. if (for_tx) {
  778. ring->tx = 1;
  779. ring->current_slot = -1;
  780. } else {
  781. if (ring->index == 0) {
  782. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  783. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  784. } else if (ring->index == 3) {
  785. ring->rx_buffersize = B43_DMA3_RX_BUFFERSIZE;
  786. ring->frameoffset = B43_DMA3_RX_FRAMEOFFSET;
  787. } else
  788. B43_WARN_ON(1);
  789. }
  790. spin_lock_init(&ring->lock);
  791. #ifdef CONFIG_B43_DEBUG
  792. ring->last_injected_overflow = jiffies;
  793. #endif
  794. err = alloc_ringmemory(ring);
  795. if (err)
  796. goto err_kfree_txhdr_cache;
  797. err = dmacontroller_setup(ring);
  798. if (err)
  799. goto err_free_ringmemory;
  800. out:
  801. return ring;
  802. err_free_ringmemory:
  803. free_ringmemory(ring);
  804. err_kfree_txhdr_cache:
  805. kfree(ring->txhdr_cache);
  806. err_kfree_meta:
  807. kfree(ring->meta);
  808. err_kfree_ring:
  809. kfree(ring);
  810. ring = NULL;
  811. goto out;
  812. }
  813. /* Main cleanup function. */
  814. static void b43_destroy_dmaring(struct b43_dmaring *ring)
  815. {
  816. if (!ring)
  817. return;
  818. b43dbg(ring->dev->wl, "DMA-%u 0x%04X (%s) max used slots: %d/%d\n",
  819. (unsigned int)(ring->type),
  820. ring->mmio_base,
  821. (ring->tx) ? "TX" : "RX", ring->max_used_slots, ring->nr_slots);
  822. /* Device IRQs are disabled prior entering this function,
  823. * so no need to take care of concurrency with rx handler stuff.
  824. */
  825. dmacontroller_cleanup(ring);
  826. free_all_descbuffers(ring);
  827. free_ringmemory(ring);
  828. kfree(ring->txhdr_cache);
  829. kfree(ring->meta);
  830. kfree(ring);
  831. }
  832. void b43_dma_free(struct b43_wldev *dev)
  833. {
  834. struct b43_dma *dma = &dev->dma;
  835. b43_destroy_dmaring(dma->rx_ring3);
  836. dma->rx_ring3 = NULL;
  837. b43_destroy_dmaring(dma->rx_ring0);
  838. dma->rx_ring0 = NULL;
  839. b43_destroy_dmaring(dma->tx_ring5);
  840. dma->tx_ring5 = NULL;
  841. b43_destroy_dmaring(dma->tx_ring4);
  842. dma->tx_ring4 = NULL;
  843. b43_destroy_dmaring(dma->tx_ring3);
  844. dma->tx_ring3 = NULL;
  845. b43_destroy_dmaring(dma->tx_ring2);
  846. dma->tx_ring2 = NULL;
  847. b43_destroy_dmaring(dma->tx_ring1);
  848. dma->tx_ring1 = NULL;
  849. b43_destroy_dmaring(dma->tx_ring0);
  850. dma->tx_ring0 = NULL;
  851. }
  852. int b43_dma_init(struct b43_wldev *dev)
  853. {
  854. struct b43_dma *dma = &dev->dma;
  855. struct b43_dmaring *ring;
  856. int err;
  857. u64 dmamask;
  858. enum b43_dmatype type;
  859. dmamask = supported_dma_mask(dev);
  860. switch (dmamask) {
  861. default:
  862. B43_WARN_ON(1);
  863. case DMA_30BIT_MASK:
  864. type = B43_DMA_30BIT;
  865. break;
  866. case DMA_32BIT_MASK:
  867. type = B43_DMA_32BIT;
  868. break;
  869. case DMA_64BIT_MASK:
  870. type = B43_DMA_64BIT;
  871. break;
  872. }
  873. err = ssb_dma_set_mask(dev->dev, dmamask);
  874. if (err) {
  875. b43err(dev->wl, "The machine/kernel does not support "
  876. "the required DMA mask (0x%08X%08X)\n",
  877. (unsigned int)((dmamask & 0xFFFFFFFF00000000ULL) >> 32),
  878. (unsigned int)(dmamask & 0x00000000FFFFFFFFULL));
  879. return -EOPNOTSUPP;
  880. }
  881. err = -ENOMEM;
  882. /* setup TX DMA channels. */
  883. ring = b43_setup_dmaring(dev, 0, 1, type);
  884. if (!ring)
  885. goto out;
  886. dma->tx_ring0 = ring;
  887. ring = b43_setup_dmaring(dev, 1, 1, type);
  888. if (!ring)
  889. goto err_destroy_tx0;
  890. dma->tx_ring1 = ring;
  891. ring = b43_setup_dmaring(dev, 2, 1, type);
  892. if (!ring)
  893. goto err_destroy_tx1;
  894. dma->tx_ring2 = ring;
  895. ring = b43_setup_dmaring(dev, 3, 1, type);
  896. if (!ring)
  897. goto err_destroy_tx2;
  898. dma->tx_ring3 = ring;
  899. ring = b43_setup_dmaring(dev, 4, 1, type);
  900. if (!ring)
  901. goto err_destroy_tx3;
  902. dma->tx_ring4 = ring;
  903. ring = b43_setup_dmaring(dev, 5, 1, type);
  904. if (!ring)
  905. goto err_destroy_tx4;
  906. dma->tx_ring5 = ring;
  907. /* setup RX DMA channels. */
  908. ring = b43_setup_dmaring(dev, 0, 0, type);
  909. if (!ring)
  910. goto err_destroy_tx5;
  911. dma->rx_ring0 = ring;
  912. if (dev->dev->id.revision < 5) {
  913. ring = b43_setup_dmaring(dev, 3, 0, type);
  914. if (!ring)
  915. goto err_destroy_rx0;
  916. dma->rx_ring3 = ring;
  917. }
  918. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  919. (unsigned int)type);
  920. err = 0;
  921. out:
  922. return err;
  923. err_destroy_rx0:
  924. b43_destroy_dmaring(dma->rx_ring0);
  925. dma->rx_ring0 = NULL;
  926. err_destroy_tx5:
  927. b43_destroy_dmaring(dma->tx_ring5);
  928. dma->tx_ring5 = NULL;
  929. err_destroy_tx4:
  930. b43_destroy_dmaring(dma->tx_ring4);
  931. dma->tx_ring4 = NULL;
  932. err_destroy_tx3:
  933. b43_destroy_dmaring(dma->tx_ring3);
  934. dma->tx_ring3 = NULL;
  935. err_destroy_tx2:
  936. b43_destroy_dmaring(dma->tx_ring2);
  937. dma->tx_ring2 = NULL;
  938. err_destroy_tx1:
  939. b43_destroy_dmaring(dma->tx_ring1);
  940. dma->tx_ring1 = NULL;
  941. err_destroy_tx0:
  942. b43_destroy_dmaring(dma->tx_ring0);
  943. dma->tx_ring0 = NULL;
  944. goto out;
  945. }
  946. /* Generate a cookie for the TX header. */
  947. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  948. {
  949. u16 cookie = 0x1000;
  950. /* Use the upper 4 bits of the cookie as
  951. * DMA controller ID and store the slot number
  952. * in the lower 12 bits.
  953. * Note that the cookie must never be 0, as this
  954. * is a special value used in RX path.
  955. * It can also not be 0xFFFF because that is special
  956. * for multicast frames.
  957. */
  958. switch (ring->index) {
  959. case 0:
  960. cookie = 0x1000;
  961. break;
  962. case 1:
  963. cookie = 0x2000;
  964. break;
  965. case 2:
  966. cookie = 0x3000;
  967. break;
  968. case 3:
  969. cookie = 0x4000;
  970. break;
  971. case 4:
  972. cookie = 0x5000;
  973. break;
  974. case 5:
  975. cookie = 0x6000;
  976. break;
  977. default:
  978. B43_WARN_ON(1);
  979. }
  980. B43_WARN_ON(slot & ~0x0FFF);
  981. cookie |= (u16) slot;
  982. return cookie;
  983. }
  984. /* Inspect a cookie and find out to which controller/slot it belongs. */
  985. static
  986. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  987. {
  988. struct b43_dma *dma = &dev->dma;
  989. struct b43_dmaring *ring = NULL;
  990. switch (cookie & 0xF000) {
  991. case 0x1000:
  992. ring = dma->tx_ring0;
  993. break;
  994. case 0x2000:
  995. ring = dma->tx_ring1;
  996. break;
  997. case 0x3000:
  998. ring = dma->tx_ring2;
  999. break;
  1000. case 0x4000:
  1001. ring = dma->tx_ring3;
  1002. break;
  1003. case 0x5000:
  1004. ring = dma->tx_ring4;
  1005. break;
  1006. case 0x6000:
  1007. ring = dma->tx_ring5;
  1008. break;
  1009. default:
  1010. B43_WARN_ON(1);
  1011. }
  1012. *slot = (cookie & 0x0FFF);
  1013. B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  1014. return ring;
  1015. }
  1016. static int dma_tx_fragment(struct b43_dmaring *ring,
  1017. struct sk_buff *skb,
  1018. struct ieee80211_tx_control *ctl)
  1019. {
  1020. const struct b43_dma_ops *ops = ring->ops;
  1021. u8 *header;
  1022. int slot, old_top_slot, old_used_slots;
  1023. int err;
  1024. struct b43_dmadesc_generic *desc;
  1025. struct b43_dmadesc_meta *meta;
  1026. struct b43_dmadesc_meta *meta_hdr;
  1027. struct sk_buff *bounce_skb;
  1028. u16 cookie;
  1029. size_t hdrsize = b43_txhdr_size(ring->dev);
  1030. #define SLOTS_PER_PACKET 2
  1031. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  1032. old_top_slot = ring->current_slot;
  1033. old_used_slots = ring->used_slots;
  1034. /* Get a slot for the header. */
  1035. slot = request_slot(ring);
  1036. desc = ops->idx2desc(ring, slot, &meta_hdr);
  1037. memset(meta_hdr, 0, sizeof(*meta_hdr));
  1038. header = &(ring->txhdr_cache[slot * hdrsize]);
  1039. cookie = generate_cookie(ring, slot);
  1040. err = b43_generate_txhdr(ring->dev, header,
  1041. skb->data, skb->len, ctl, cookie);
  1042. if (unlikely(err)) {
  1043. ring->current_slot = old_top_slot;
  1044. ring->used_slots = old_used_slots;
  1045. return err;
  1046. }
  1047. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1048. hdrsize, 1);
  1049. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  1050. ring->current_slot = old_top_slot;
  1051. ring->used_slots = old_used_slots;
  1052. return -EIO;
  1053. }
  1054. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1055. hdrsize, 1, 0, 0);
  1056. /* Get a slot for the payload. */
  1057. slot = request_slot(ring);
  1058. desc = ops->idx2desc(ring, slot, &meta);
  1059. memset(meta, 0, sizeof(*meta));
  1060. memcpy(&meta->txstat.control, ctl, sizeof(*ctl));
  1061. meta->skb = skb;
  1062. meta->is_last_fragment = 1;
  1063. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1064. /* create a bounce buffer in zone_dma on mapping failure. */
  1065. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1066. bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  1067. if (!bounce_skb) {
  1068. ring->current_slot = old_top_slot;
  1069. ring->used_slots = old_used_slots;
  1070. err = -ENOMEM;
  1071. goto out_unmap_hdr;
  1072. }
  1073. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  1074. dev_kfree_skb_any(skb);
  1075. skb = bounce_skb;
  1076. meta->skb = skb;
  1077. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1078. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1079. ring->current_slot = old_top_slot;
  1080. ring->used_slots = old_used_slots;
  1081. err = -EIO;
  1082. goto out_free_bounce;
  1083. }
  1084. }
  1085. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1086. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  1087. /* Tell the firmware about the cookie of the last
  1088. * mcast frame, so it can clear the more-data bit in it. */
  1089. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1090. B43_SHM_SH_MCASTCOOKIE, cookie);
  1091. }
  1092. /* Now transfer the whole frame. */
  1093. wmb();
  1094. ops->poke_tx(ring, next_slot(ring, slot));
  1095. return 0;
  1096. out_free_bounce:
  1097. dev_kfree_skb_any(skb);
  1098. out_unmap_hdr:
  1099. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1100. hdrsize, 1);
  1101. return err;
  1102. }
  1103. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1104. {
  1105. #ifdef CONFIG_B43_DEBUG
  1106. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1107. /* Check if we should inject another ringbuffer overflow
  1108. * to test handling of this situation in the stack. */
  1109. unsigned long next_overflow;
  1110. next_overflow = ring->last_injected_overflow + HZ;
  1111. if (time_after(jiffies, next_overflow)) {
  1112. ring->last_injected_overflow = jiffies;
  1113. b43dbg(ring->dev->wl,
  1114. "Injecting TX ring overflow on "
  1115. "DMA controller %d\n", ring->index);
  1116. return 1;
  1117. }
  1118. }
  1119. #endif /* CONFIG_B43_DEBUG */
  1120. return 0;
  1121. }
  1122. int b43_dma_tx(struct b43_wldev *dev,
  1123. struct sk_buff *skb, struct ieee80211_tx_control *ctl)
  1124. {
  1125. struct b43_dmaring *ring;
  1126. struct ieee80211_hdr *hdr;
  1127. int err = 0;
  1128. unsigned long flags;
  1129. if (unlikely(skb->len < 2 + 2 + 6)) {
  1130. /* Too short, this can't be a valid frame. */
  1131. return -EINVAL;
  1132. }
  1133. hdr = (struct ieee80211_hdr *)skb->data;
  1134. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  1135. /* The multicast ring will be sent after the DTIM */
  1136. ring = dev->dma.tx_ring4;
  1137. /* Set the more-data bit. Ucode will clear it on
  1138. * the last frame for us. */
  1139. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1140. } else {
  1141. /* Decide by priority where to put this frame. */
  1142. ring = priority_to_txring(dev, ctl->queue);
  1143. }
  1144. spin_lock_irqsave(&ring->lock, flags);
  1145. B43_WARN_ON(!ring->tx);
  1146. if (unlikely(free_slots(ring) < SLOTS_PER_PACKET)) {
  1147. b43warn(dev->wl, "DMA queue overflow\n");
  1148. err = -ENOSPC;
  1149. goto out_unlock;
  1150. }
  1151. /* Check if the queue was stopped in mac80211,
  1152. * but we got called nevertheless.
  1153. * That would be a mac80211 bug. */
  1154. B43_WARN_ON(ring->stopped);
  1155. err = dma_tx_fragment(ring, skb, ctl);
  1156. if (unlikely(err == -ENOKEY)) {
  1157. /* Drop this packet, as we don't have the encryption key
  1158. * anymore and must not transmit it unencrypted. */
  1159. dev_kfree_skb_any(skb);
  1160. err = 0;
  1161. goto out_unlock;
  1162. }
  1163. if (unlikely(err)) {
  1164. b43err(dev->wl, "DMA tx mapping failure\n");
  1165. goto out_unlock;
  1166. }
  1167. ring->nr_tx_packets++;
  1168. if ((free_slots(ring) < SLOTS_PER_PACKET) ||
  1169. should_inject_overflow(ring)) {
  1170. /* This TX ring is full. */
  1171. ieee80211_stop_queue(dev->wl->hw, txring_to_priority(ring));
  1172. ring->stopped = 1;
  1173. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1174. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1175. }
  1176. }
  1177. out_unlock:
  1178. spin_unlock_irqrestore(&ring->lock, flags);
  1179. return err;
  1180. }
  1181. /* Called with IRQs disabled. */
  1182. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1183. const struct b43_txstatus *status)
  1184. {
  1185. const struct b43_dma_ops *ops;
  1186. struct b43_dmaring *ring;
  1187. struct b43_dmadesc_generic *desc;
  1188. struct b43_dmadesc_meta *meta;
  1189. int slot;
  1190. ring = parse_cookie(dev, status->cookie, &slot);
  1191. if (unlikely(!ring))
  1192. return;
  1193. spin_lock(&ring->lock); /* IRQs are already disabled. */
  1194. B43_WARN_ON(!ring->tx);
  1195. ops = ring->ops;
  1196. while (1) {
  1197. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1198. desc = ops->idx2desc(ring, slot, &meta);
  1199. if (meta->skb)
  1200. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len,
  1201. 1);
  1202. else
  1203. unmap_descbuffer(ring, meta->dmaaddr,
  1204. b43_txhdr_size(dev), 1);
  1205. if (meta->is_last_fragment) {
  1206. B43_WARN_ON(!meta->skb);
  1207. /* Call back to inform the ieee80211 subsystem about the
  1208. * status of the transmission.
  1209. * Some fields of txstat are already filled in dma_tx().
  1210. */
  1211. if (status->acked) {
  1212. meta->txstat.flags |= IEEE80211_TX_STATUS_ACK;
  1213. } else {
  1214. if (!(meta->txstat.control.flags
  1215. & IEEE80211_TXCTL_NO_ACK))
  1216. meta->txstat.excessive_retries = 1;
  1217. }
  1218. if (status->frame_count == 0) {
  1219. /* The frame was not transmitted at all. */
  1220. meta->txstat.retry_count = 0;
  1221. } else
  1222. meta->txstat.retry_count = status->frame_count - 1;
  1223. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb,
  1224. &(meta->txstat));
  1225. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1226. meta->skb = NULL;
  1227. } else {
  1228. /* No need to call free_descriptor_buffer here, as
  1229. * this is only the txhdr, which is not allocated.
  1230. */
  1231. B43_WARN_ON(meta->skb);
  1232. }
  1233. /* Everything unmapped and free'd. So it's not used anymore. */
  1234. ring->used_slots--;
  1235. if (meta->is_last_fragment)
  1236. break;
  1237. slot = next_slot(ring, slot);
  1238. }
  1239. dev->stats.last_tx = jiffies;
  1240. if (ring->stopped) {
  1241. B43_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
  1242. ieee80211_wake_queue(dev->wl->hw, txring_to_priority(ring));
  1243. ring->stopped = 0;
  1244. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1245. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1246. }
  1247. }
  1248. spin_unlock(&ring->lock);
  1249. }
  1250. void b43_dma_get_tx_stats(struct b43_wldev *dev,
  1251. struct ieee80211_tx_queue_stats *stats)
  1252. {
  1253. const int nr_queues = dev->wl->hw->queues;
  1254. struct b43_dmaring *ring;
  1255. struct ieee80211_tx_queue_stats_data *data;
  1256. unsigned long flags;
  1257. int i;
  1258. for (i = 0; i < nr_queues; i++) {
  1259. data = &(stats->data[i]);
  1260. ring = priority_to_txring(dev, i);
  1261. spin_lock_irqsave(&ring->lock, flags);
  1262. data->len = ring->used_slots / SLOTS_PER_PACKET;
  1263. data->limit = ring->nr_slots / SLOTS_PER_PACKET;
  1264. data->count = ring->nr_tx_packets;
  1265. spin_unlock_irqrestore(&ring->lock, flags);
  1266. }
  1267. }
  1268. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1269. {
  1270. const struct b43_dma_ops *ops = ring->ops;
  1271. struct b43_dmadesc_generic *desc;
  1272. struct b43_dmadesc_meta *meta;
  1273. struct b43_rxhdr_fw4 *rxhdr;
  1274. struct sk_buff *skb;
  1275. u16 len;
  1276. int err;
  1277. dma_addr_t dmaaddr;
  1278. desc = ops->idx2desc(ring, *slot, &meta);
  1279. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1280. skb = meta->skb;
  1281. if (ring->index == 3) {
  1282. /* We received an xmit status. */
  1283. struct b43_hwtxstatus *hw = (struct b43_hwtxstatus *)skb->data;
  1284. int i = 0;
  1285. while (hw->cookie == 0) {
  1286. if (i > 100)
  1287. break;
  1288. i++;
  1289. udelay(2);
  1290. barrier();
  1291. }
  1292. b43_handle_hwtxstatus(ring->dev, hw);
  1293. /* recycle the descriptor buffer. */
  1294. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1295. ring->rx_buffersize);
  1296. return;
  1297. }
  1298. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1299. len = le16_to_cpu(rxhdr->frame_len);
  1300. if (len == 0) {
  1301. int i = 0;
  1302. do {
  1303. udelay(2);
  1304. barrier();
  1305. len = le16_to_cpu(rxhdr->frame_len);
  1306. } while (len == 0 && i++ < 5);
  1307. if (unlikely(len == 0)) {
  1308. /* recycle the descriptor buffer. */
  1309. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1310. ring->rx_buffersize);
  1311. goto drop;
  1312. }
  1313. }
  1314. if (unlikely(len > ring->rx_buffersize)) {
  1315. /* The data did not fit into one descriptor buffer
  1316. * and is split over multiple buffers.
  1317. * This should never happen, as we try to allocate buffers
  1318. * big enough. So simply ignore this packet.
  1319. */
  1320. int cnt = 0;
  1321. s32 tmp = len;
  1322. while (1) {
  1323. desc = ops->idx2desc(ring, *slot, &meta);
  1324. /* recycle the descriptor buffer. */
  1325. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1326. ring->rx_buffersize);
  1327. *slot = next_slot(ring, *slot);
  1328. cnt++;
  1329. tmp -= ring->rx_buffersize;
  1330. if (tmp <= 0)
  1331. break;
  1332. }
  1333. b43err(ring->dev->wl, "DMA RX buffer too small "
  1334. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1335. len, ring->rx_buffersize, cnt);
  1336. goto drop;
  1337. }
  1338. dmaaddr = meta->dmaaddr;
  1339. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1340. if (unlikely(err)) {
  1341. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1342. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1343. goto drop;
  1344. }
  1345. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1346. skb_put(skb, len + ring->frameoffset);
  1347. skb_pull(skb, ring->frameoffset);
  1348. b43_rx(ring->dev, skb, rxhdr);
  1349. drop:
  1350. return;
  1351. }
  1352. void b43_dma_rx(struct b43_dmaring *ring)
  1353. {
  1354. const struct b43_dma_ops *ops = ring->ops;
  1355. int slot, current_slot;
  1356. int used_slots = 0;
  1357. B43_WARN_ON(ring->tx);
  1358. current_slot = ops->get_current_rxslot(ring);
  1359. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1360. slot = ring->current_slot;
  1361. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1362. dma_rx(ring, &slot);
  1363. update_max_used_slots(ring, ++used_slots);
  1364. }
  1365. ops->set_current_rxslot(ring, slot);
  1366. ring->current_slot = slot;
  1367. }
  1368. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1369. {
  1370. unsigned long flags;
  1371. spin_lock_irqsave(&ring->lock, flags);
  1372. B43_WARN_ON(!ring->tx);
  1373. ring->ops->tx_suspend(ring);
  1374. spin_unlock_irqrestore(&ring->lock, flags);
  1375. }
  1376. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1377. {
  1378. unsigned long flags;
  1379. spin_lock_irqsave(&ring->lock, flags);
  1380. B43_WARN_ON(!ring->tx);
  1381. ring->ops->tx_resume(ring);
  1382. spin_unlock_irqrestore(&ring->lock, flags);
  1383. }
  1384. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1385. {
  1386. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1387. b43_dma_tx_suspend_ring(dev->dma.tx_ring0);
  1388. b43_dma_tx_suspend_ring(dev->dma.tx_ring1);
  1389. b43_dma_tx_suspend_ring(dev->dma.tx_ring2);
  1390. b43_dma_tx_suspend_ring(dev->dma.tx_ring3);
  1391. b43_dma_tx_suspend_ring(dev->dma.tx_ring4);
  1392. b43_dma_tx_suspend_ring(dev->dma.tx_ring5);
  1393. }
  1394. void b43_dma_tx_resume(struct b43_wldev *dev)
  1395. {
  1396. b43_dma_tx_resume_ring(dev->dma.tx_ring5);
  1397. b43_dma_tx_resume_ring(dev->dma.tx_ring4);
  1398. b43_dma_tx_resume_ring(dev->dma.tx_ring3);
  1399. b43_dma_tx_resume_ring(dev->dma.tx_ring2);
  1400. b43_dma_tx_resume_ring(dev->dma.tx_ring1);
  1401. b43_dma_tx_resume_ring(dev->dma.tx_ring0);
  1402. b43_power_saving_ctl_bits(dev, 0);
  1403. }