intel-agp.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  12. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  13. #define PCI_DEVICE_ID_INTEL_82965G_1_HB 0x2980
  14. #define PCI_DEVICE_ID_INTEL_82965G_1_IG 0x2982
  15. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  16. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  17. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  18. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  19. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  20. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  21. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  22. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_1_HB || \
  23. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  24. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  25. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB)
  26. extern int agp_memory_reserved;
  27. /* Intel 815 register */
  28. #define INTEL_815_APCONT 0x51
  29. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  30. /* Intel i820 registers */
  31. #define INTEL_I820_RDCR 0x51
  32. #define INTEL_I820_ERRSTS 0xc8
  33. /* Intel i840 registers */
  34. #define INTEL_I840_MCHCFG 0x50
  35. #define INTEL_I840_ERRSTS 0xc8
  36. /* Intel i850 registers */
  37. #define INTEL_I850_MCHCFG 0x50
  38. #define INTEL_I850_ERRSTS 0xc8
  39. /* intel 915G registers */
  40. #define I915_GMADDR 0x18
  41. #define I915_MMADDR 0x10
  42. #define I915_PTEADDR 0x1C
  43. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  44. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  45. /* Intel 965G registers */
  46. #define I965_MSAC 0x62
  47. /* Intel 7505 registers */
  48. #define INTEL_I7505_APSIZE 0x74
  49. #define INTEL_I7505_NCAPID 0x60
  50. #define INTEL_I7505_NISTAT 0x6c
  51. #define INTEL_I7505_ATTBASE 0x78
  52. #define INTEL_I7505_ERRSTS 0x42
  53. #define INTEL_I7505_AGPCTRL 0x70
  54. #define INTEL_I7505_MCHCFG 0x50
  55. static const struct aper_size_info_fixed intel_i810_sizes[] =
  56. {
  57. {64, 16384, 4},
  58. /* The 32M mode still requires a 64k gatt */
  59. {32, 8192, 4}
  60. };
  61. #define AGP_DCACHE_MEMORY 1
  62. #define AGP_PHYS_MEMORY 2
  63. #define INTEL_AGP_CACHED_MEMORY 3
  64. static struct gatt_mask intel_i810_masks[] =
  65. {
  66. {.mask = I810_PTE_VALID, .type = 0},
  67. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  68. {.mask = I810_PTE_VALID, .type = 0},
  69. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  70. .type = INTEL_AGP_CACHED_MEMORY}
  71. };
  72. static struct _intel_private {
  73. struct pci_dev *pcidev; /* device one */
  74. u8 __iomem *registers;
  75. u32 __iomem *gtt; /* I915G */
  76. int num_dcache_entries;
  77. /* gtt_entries is the number of gtt entries that are already mapped
  78. * to stolen memory. Stolen memory is larger than the memory mapped
  79. * through gtt_entries, as it includes some reserved space for the BIOS
  80. * popup and for the GTT.
  81. */
  82. int gtt_entries; /* i830+ */
  83. } intel_private;
  84. static int intel_i810_fetch_size(void)
  85. {
  86. u32 smram_miscc;
  87. struct aper_size_info_fixed *values;
  88. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  89. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  90. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  91. printk(KERN_WARNING PFX "i810 is disabled\n");
  92. return 0;
  93. }
  94. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  95. agp_bridge->previous_size =
  96. agp_bridge->current_size = (void *) (values + 1);
  97. agp_bridge->aperture_size_idx = 1;
  98. return values[1].size;
  99. } else {
  100. agp_bridge->previous_size =
  101. agp_bridge->current_size = (void *) (values);
  102. agp_bridge->aperture_size_idx = 0;
  103. return values[0].size;
  104. }
  105. return 0;
  106. }
  107. static int intel_i810_configure(void)
  108. {
  109. struct aper_size_info_fixed *current_size;
  110. u32 temp;
  111. int i;
  112. current_size = A_SIZE_FIX(agp_bridge->current_size);
  113. if (!intel_private.registers) {
  114. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  115. temp &= 0xfff80000;
  116. intel_private.registers = ioremap(temp, 128 * 4096);
  117. if (!intel_private.registers) {
  118. printk(KERN_ERR PFX "Unable to remap memory.\n");
  119. return -ENOMEM;
  120. }
  121. }
  122. if ((readl(intel_private.registers+I810_DRAM_CTL)
  123. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  124. /* This will need to be dynamically assigned */
  125. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  126. intel_private.num_dcache_entries = 1024;
  127. }
  128. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  129. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  130. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  131. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  132. if (agp_bridge->driver->needs_scratch_page) {
  133. for (i = 0; i < current_size->num_entries; i++) {
  134. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  135. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  136. }
  137. }
  138. global_cache_flush();
  139. return 0;
  140. }
  141. static void intel_i810_cleanup(void)
  142. {
  143. writel(0, intel_private.registers+I810_PGETBL_CTL);
  144. readl(intel_private.registers); /* PCI Posting. */
  145. iounmap(intel_private.registers);
  146. }
  147. static void intel_i810_tlbflush(struct agp_memory *mem)
  148. {
  149. return;
  150. }
  151. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  152. {
  153. return;
  154. }
  155. /* Exists to support ARGB cursors */
  156. static void *i8xx_alloc_pages(void)
  157. {
  158. struct page * page;
  159. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  160. if (page == NULL)
  161. return NULL;
  162. if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) {
  163. change_page_attr(page, 4, PAGE_KERNEL);
  164. global_flush_tlb();
  165. __free_pages(page, 2);
  166. return NULL;
  167. }
  168. global_flush_tlb();
  169. get_page(page);
  170. SetPageLocked(page);
  171. atomic_inc(&agp_bridge->current_memory_agp);
  172. return page_address(page);
  173. }
  174. static void i8xx_destroy_pages(void *addr)
  175. {
  176. struct page *page;
  177. if (addr == NULL)
  178. return;
  179. page = virt_to_page(addr);
  180. change_page_attr(page, 4, PAGE_KERNEL);
  181. global_flush_tlb();
  182. put_page(page);
  183. unlock_page(page);
  184. __free_pages(page, 2);
  185. atomic_dec(&agp_bridge->current_memory_agp);
  186. }
  187. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  188. int type)
  189. {
  190. if (type < AGP_USER_TYPES)
  191. return type;
  192. else if (type == AGP_USER_CACHED_MEMORY)
  193. return INTEL_AGP_CACHED_MEMORY;
  194. else
  195. return 0;
  196. }
  197. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  198. int type)
  199. {
  200. int i, j, num_entries;
  201. void *temp;
  202. int ret = -EINVAL;
  203. int mask_type;
  204. if (mem->page_count == 0)
  205. goto out;
  206. temp = agp_bridge->current_size;
  207. num_entries = A_SIZE_FIX(temp)->num_entries;
  208. if ((pg_start + mem->page_count) > num_entries)
  209. goto out_err;
  210. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  211. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  212. ret = -EBUSY;
  213. goto out_err;
  214. }
  215. }
  216. if (type != mem->type)
  217. goto out_err;
  218. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  219. switch (mask_type) {
  220. case AGP_DCACHE_MEMORY:
  221. if (!mem->is_flushed)
  222. global_cache_flush();
  223. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  224. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  225. intel_private.registers+I810_PTE_BASE+(i*4));
  226. }
  227. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  228. break;
  229. case AGP_PHYS_MEMORY:
  230. case AGP_NORMAL_MEMORY:
  231. if (!mem->is_flushed)
  232. global_cache_flush();
  233. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  234. writel(agp_bridge->driver->mask_memory(agp_bridge,
  235. mem->memory[i],
  236. mask_type),
  237. intel_private.registers+I810_PTE_BASE+(j*4));
  238. }
  239. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  240. break;
  241. default:
  242. goto out_err;
  243. }
  244. agp_bridge->driver->tlb_flush(mem);
  245. out:
  246. ret = 0;
  247. out_err:
  248. mem->is_flushed = 1;
  249. return ret;
  250. }
  251. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  252. int type)
  253. {
  254. int i;
  255. if (mem->page_count == 0)
  256. return 0;
  257. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  258. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  259. }
  260. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  261. agp_bridge->driver->tlb_flush(mem);
  262. return 0;
  263. }
  264. /*
  265. * The i810/i830 requires a physical address to program its mouse
  266. * pointer into hardware.
  267. * However the Xserver still writes to it through the agp aperture.
  268. */
  269. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  270. {
  271. struct agp_memory *new;
  272. void *addr;
  273. switch (pg_count) {
  274. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  275. global_flush_tlb();
  276. break;
  277. case 4:
  278. /* kludge to get 4 physical pages for ARGB cursor */
  279. addr = i8xx_alloc_pages();
  280. break;
  281. default:
  282. return NULL;
  283. }
  284. if (addr == NULL)
  285. return NULL;
  286. new = agp_create_memory(pg_count);
  287. if (new == NULL)
  288. return NULL;
  289. new->memory[0] = virt_to_gart(addr);
  290. if (pg_count == 4) {
  291. /* kludge to get 4 physical pages for ARGB cursor */
  292. new->memory[1] = new->memory[0] + PAGE_SIZE;
  293. new->memory[2] = new->memory[1] + PAGE_SIZE;
  294. new->memory[3] = new->memory[2] + PAGE_SIZE;
  295. }
  296. new->page_count = pg_count;
  297. new->num_scratch_pages = pg_count;
  298. new->type = AGP_PHYS_MEMORY;
  299. new->physical = new->memory[0];
  300. return new;
  301. }
  302. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  303. {
  304. struct agp_memory *new;
  305. if (type == AGP_DCACHE_MEMORY) {
  306. if (pg_count != intel_private.num_dcache_entries)
  307. return NULL;
  308. new = agp_create_memory(1);
  309. if (new == NULL)
  310. return NULL;
  311. new->type = AGP_DCACHE_MEMORY;
  312. new->page_count = pg_count;
  313. new->num_scratch_pages = 0;
  314. agp_free_page_array(new);
  315. return new;
  316. }
  317. if (type == AGP_PHYS_MEMORY)
  318. return alloc_agpphysmem_i8xx(pg_count, type);
  319. return NULL;
  320. }
  321. static void intel_i810_free_by_type(struct agp_memory *curr)
  322. {
  323. agp_free_key(curr->key);
  324. if (curr->type == AGP_PHYS_MEMORY) {
  325. if (curr->page_count == 4)
  326. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  327. else {
  328. agp_bridge->driver->agp_destroy_page(
  329. gart_to_virt(curr->memory[0]));
  330. global_flush_tlb();
  331. }
  332. agp_free_page_array(curr);
  333. }
  334. kfree(curr);
  335. }
  336. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  337. unsigned long addr, int type)
  338. {
  339. /* Type checking must be done elsewhere */
  340. return addr | bridge->driver->masks[type].mask;
  341. }
  342. static struct aper_size_info_fixed intel_i830_sizes[] =
  343. {
  344. {128, 32768, 5},
  345. /* The 64M mode still requires a 128k gatt */
  346. {64, 16384, 5},
  347. {256, 65536, 6},
  348. {512, 131072, 7},
  349. };
  350. static void intel_i830_init_gtt_entries(void)
  351. {
  352. u16 gmch_ctrl;
  353. int gtt_entries;
  354. u8 rdct;
  355. int local = 0;
  356. static const int ddt[4] = { 0, 16, 32, 64 };
  357. int size; /* reserved space (in kb) at the top of stolen memory */
  358. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  359. if (IS_I965) {
  360. u32 pgetbl_ctl;
  361. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  362. /* The 965 has a field telling us the size of the GTT,
  363. * which may be larger than what is necessary to map the
  364. * aperture.
  365. */
  366. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  367. case I965_PGETBL_SIZE_128KB:
  368. size = 128;
  369. break;
  370. case I965_PGETBL_SIZE_256KB:
  371. size = 256;
  372. break;
  373. case I965_PGETBL_SIZE_512KB:
  374. size = 512;
  375. break;
  376. default:
  377. printk(KERN_INFO PFX "Unknown page table size, "
  378. "assuming 512KB\n");
  379. size = 512;
  380. }
  381. size += 4; /* add in BIOS popup space */
  382. } else {
  383. /* On previous hardware, the GTT size was just what was
  384. * required to map the aperture.
  385. */
  386. size = agp_bridge->driver->fetch_size() + 4;
  387. }
  388. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  389. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  390. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  391. case I830_GMCH_GMS_STOLEN_512:
  392. gtt_entries = KB(512) - KB(size);
  393. break;
  394. case I830_GMCH_GMS_STOLEN_1024:
  395. gtt_entries = MB(1) - KB(size);
  396. break;
  397. case I830_GMCH_GMS_STOLEN_8192:
  398. gtt_entries = MB(8) - KB(size);
  399. break;
  400. case I830_GMCH_GMS_LOCAL:
  401. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  402. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  403. MB(ddt[I830_RDRAM_DDT(rdct)]);
  404. local = 1;
  405. break;
  406. default:
  407. gtt_entries = 0;
  408. break;
  409. }
  410. } else {
  411. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  412. case I855_GMCH_GMS_STOLEN_1M:
  413. gtt_entries = MB(1) - KB(size);
  414. break;
  415. case I855_GMCH_GMS_STOLEN_4M:
  416. gtt_entries = MB(4) - KB(size);
  417. break;
  418. case I855_GMCH_GMS_STOLEN_8M:
  419. gtt_entries = MB(8) - KB(size);
  420. break;
  421. case I855_GMCH_GMS_STOLEN_16M:
  422. gtt_entries = MB(16) - KB(size);
  423. break;
  424. case I855_GMCH_GMS_STOLEN_32M:
  425. gtt_entries = MB(32) - KB(size);
  426. break;
  427. case I915_GMCH_GMS_STOLEN_48M:
  428. /* Check it's really I915G */
  429. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  430. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  431. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  432. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || IS_I965 )
  433. gtt_entries = MB(48) - KB(size);
  434. else
  435. gtt_entries = 0;
  436. break;
  437. case I915_GMCH_GMS_STOLEN_64M:
  438. /* Check it's really I915G */
  439. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  440. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  441. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  442. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || IS_I965)
  443. gtt_entries = MB(64) - KB(size);
  444. else
  445. gtt_entries = 0;
  446. default:
  447. gtt_entries = 0;
  448. break;
  449. }
  450. }
  451. if (gtt_entries > 0)
  452. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  453. gtt_entries / KB(1), local ? "local" : "stolen");
  454. else
  455. printk(KERN_INFO PFX
  456. "No pre-allocated video memory detected.\n");
  457. gtt_entries /= KB(4);
  458. intel_private.gtt_entries = gtt_entries;
  459. }
  460. /* The intel i830 automatically initializes the agp aperture during POST.
  461. * Use the memory already set aside for in the GTT.
  462. */
  463. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  464. {
  465. int page_order;
  466. struct aper_size_info_fixed *size;
  467. int num_entries;
  468. u32 temp;
  469. size = agp_bridge->current_size;
  470. page_order = size->page_order;
  471. num_entries = size->num_entries;
  472. agp_bridge->gatt_table_real = NULL;
  473. pci_read_config_dword(intel_private.pcidev,I810_MMADDR,&temp);
  474. temp &= 0xfff80000;
  475. intel_private.registers = ioremap(temp,128 * 4096);
  476. if (!intel_private.registers)
  477. return -ENOMEM;
  478. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  479. global_cache_flush(); /* FIXME: ?? */
  480. /* we have to call this as early as possible after the MMIO base address is known */
  481. intel_i830_init_gtt_entries();
  482. agp_bridge->gatt_table = NULL;
  483. agp_bridge->gatt_bus_addr = temp;
  484. return 0;
  485. }
  486. /* Return the gatt table to a sane state. Use the top of stolen
  487. * memory for the GTT.
  488. */
  489. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  490. {
  491. return 0;
  492. }
  493. static int intel_i830_fetch_size(void)
  494. {
  495. u16 gmch_ctrl;
  496. struct aper_size_info_fixed *values;
  497. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  498. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  499. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  500. /* 855GM/852GM/865G has 128MB aperture size */
  501. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  502. agp_bridge->aperture_size_idx = 0;
  503. return values[0].size;
  504. }
  505. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  506. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  507. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  508. agp_bridge->aperture_size_idx = 0;
  509. return values[0].size;
  510. } else {
  511. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  512. agp_bridge->aperture_size_idx = 1;
  513. return values[1].size;
  514. }
  515. return 0;
  516. }
  517. static int intel_i830_configure(void)
  518. {
  519. struct aper_size_info_fixed *current_size;
  520. u32 temp;
  521. u16 gmch_ctrl;
  522. int i;
  523. current_size = A_SIZE_FIX(agp_bridge->current_size);
  524. pci_read_config_dword(intel_private.pcidev,I810_GMADDR,&temp);
  525. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  526. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  527. gmch_ctrl |= I830_GMCH_ENABLED;
  528. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  529. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  530. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  531. if (agp_bridge->driver->needs_scratch_page) {
  532. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  533. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  534. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  535. }
  536. }
  537. global_cache_flush();
  538. return 0;
  539. }
  540. static void intel_i830_cleanup(void)
  541. {
  542. iounmap(intel_private.registers);
  543. }
  544. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  545. {
  546. int i,j,num_entries;
  547. void *temp;
  548. int ret = -EINVAL;
  549. int mask_type;
  550. if (mem->page_count == 0)
  551. goto out;
  552. temp = agp_bridge->current_size;
  553. num_entries = A_SIZE_FIX(temp)->num_entries;
  554. if (pg_start < intel_private.gtt_entries) {
  555. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  556. pg_start,intel_private.gtt_entries);
  557. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  558. goto out_err;
  559. }
  560. if ((pg_start + mem->page_count) > num_entries)
  561. goto out_err;
  562. /* The i830 can't check the GTT for entries since its read only,
  563. * depend on the caller to make the correct offset decisions.
  564. */
  565. if (type != mem->type)
  566. goto out_err;
  567. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  568. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  569. mask_type != INTEL_AGP_CACHED_MEMORY)
  570. goto out_err;
  571. if (!mem->is_flushed)
  572. global_cache_flush();
  573. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  574. writel(agp_bridge->driver->mask_memory(agp_bridge,
  575. mem->memory[i], mask_type),
  576. intel_private.registers+I810_PTE_BASE+(j*4));
  577. }
  578. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  579. agp_bridge->driver->tlb_flush(mem);
  580. out:
  581. ret = 0;
  582. out_err:
  583. mem->is_flushed = 1;
  584. return ret;
  585. }
  586. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  587. int type)
  588. {
  589. int i;
  590. if (mem->page_count == 0)
  591. return 0;
  592. if (pg_start < intel_private.gtt_entries) {
  593. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  594. return -EINVAL;
  595. }
  596. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  597. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  598. }
  599. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  600. agp_bridge->driver->tlb_flush(mem);
  601. return 0;
  602. }
  603. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  604. {
  605. if (type == AGP_PHYS_MEMORY)
  606. return alloc_agpphysmem_i8xx(pg_count, type);
  607. /* always return NULL for other allocation types for now */
  608. return NULL;
  609. }
  610. static int intel_i915_configure(void)
  611. {
  612. struct aper_size_info_fixed *current_size;
  613. u32 temp;
  614. u16 gmch_ctrl;
  615. int i;
  616. current_size = A_SIZE_FIX(agp_bridge->current_size);
  617. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  618. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  619. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  620. gmch_ctrl |= I830_GMCH_ENABLED;
  621. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  622. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  623. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  624. if (agp_bridge->driver->needs_scratch_page) {
  625. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  626. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  627. readl(intel_private.gtt+i); /* PCI Posting. */
  628. }
  629. }
  630. global_cache_flush();
  631. return 0;
  632. }
  633. static void intel_i915_cleanup(void)
  634. {
  635. iounmap(intel_private.gtt);
  636. iounmap(intel_private.registers);
  637. }
  638. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  639. int type)
  640. {
  641. int i,j,num_entries;
  642. void *temp;
  643. int ret = -EINVAL;
  644. int mask_type;
  645. if (mem->page_count == 0)
  646. goto out;
  647. temp = agp_bridge->current_size;
  648. num_entries = A_SIZE_FIX(temp)->num_entries;
  649. if (pg_start < intel_private.gtt_entries) {
  650. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  651. pg_start,intel_private.gtt_entries);
  652. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  653. goto out_err;
  654. }
  655. if ((pg_start + mem->page_count) > num_entries)
  656. goto out_err;
  657. /* The i915 can't check the GTT for entries since its read only,
  658. * depend on the caller to make the correct offset decisions.
  659. */
  660. if (type != mem->type)
  661. goto out_err;
  662. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  663. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  664. mask_type != INTEL_AGP_CACHED_MEMORY)
  665. goto out_err;
  666. if (!mem->is_flushed)
  667. global_cache_flush();
  668. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  669. writel(agp_bridge->driver->mask_memory(agp_bridge,
  670. mem->memory[i], mask_type), intel_private.gtt+j);
  671. }
  672. readl(intel_private.gtt+j-1);
  673. agp_bridge->driver->tlb_flush(mem);
  674. out:
  675. ret = 0;
  676. out_err:
  677. mem->is_flushed = 1;
  678. return ret;
  679. }
  680. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  681. int type)
  682. {
  683. int i;
  684. if (mem->page_count == 0)
  685. return 0;
  686. if (pg_start < intel_private.gtt_entries) {
  687. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  688. return -EINVAL;
  689. }
  690. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  691. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  692. }
  693. readl(intel_private.gtt+i-1);
  694. agp_bridge->driver->tlb_flush(mem);
  695. return 0;
  696. }
  697. /* Return the aperture size by just checking the resource length. The effect
  698. * described in the spec of the MSAC registers is just changing of the
  699. * resource size.
  700. */
  701. static int intel_i9xx_fetch_size(void)
  702. {
  703. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  704. int aper_size; /* size in megabytes */
  705. int i;
  706. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  707. for (i = 0; i < num_sizes; i++) {
  708. if (aper_size == intel_i830_sizes[i].size) {
  709. agp_bridge->current_size = intel_i830_sizes + i;
  710. agp_bridge->previous_size = agp_bridge->current_size;
  711. return aper_size;
  712. }
  713. }
  714. return 0;
  715. }
  716. /* The intel i915 automatically initializes the agp aperture during POST.
  717. * Use the memory already set aside for in the GTT.
  718. */
  719. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  720. {
  721. int page_order;
  722. struct aper_size_info_fixed *size;
  723. int num_entries;
  724. u32 temp, temp2;
  725. size = agp_bridge->current_size;
  726. page_order = size->page_order;
  727. num_entries = size->num_entries;
  728. agp_bridge->gatt_table_real = NULL;
  729. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  730. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR,&temp2);
  731. intel_private.gtt = ioremap(temp2, 256 * 1024);
  732. if (!intel_private.gtt)
  733. return -ENOMEM;
  734. temp &= 0xfff80000;
  735. intel_private.registers = ioremap(temp,128 * 4096);
  736. if (!intel_private.registers)
  737. return -ENOMEM;
  738. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  739. global_cache_flush(); /* FIXME: ? */
  740. /* we have to call this as early as possible after the MMIO base address is known */
  741. intel_i830_init_gtt_entries();
  742. agp_bridge->gatt_table = NULL;
  743. agp_bridge->gatt_bus_addr = temp;
  744. return 0;
  745. }
  746. /*
  747. * The i965 supports 36-bit physical addresses, but to keep
  748. * the format of the GTT the same, the bits that don't fit
  749. * in a 32-bit word are shifted down to bits 4..7.
  750. *
  751. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  752. * is always zero on 32-bit architectures, so no need to make
  753. * this conditional.
  754. */
  755. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  756. unsigned long addr, int type)
  757. {
  758. /* Shift high bits down */
  759. addr |= (addr >> 28) & 0xf0;
  760. /* Type checking must be done elsewhere */
  761. return addr | bridge->driver->masks[type].mask;
  762. }
  763. /* The intel i965 automatically initializes the agp aperture during POST.
  764. * Use the memory already set aside for in the GTT.
  765. */
  766. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  767. {
  768. int page_order;
  769. struct aper_size_info_fixed *size;
  770. int num_entries;
  771. u32 temp;
  772. size = agp_bridge->current_size;
  773. page_order = size->page_order;
  774. num_entries = size->num_entries;
  775. agp_bridge->gatt_table_real = NULL;
  776. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  777. temp &= 0xfff00000;
  778. intel_private.gtt = ioremap((temp + (512 * 1024)) , 512 * 1024);
  779. if (!intel_private.gtt)
  780. return -ENOMEM;
  781. intel_private.registers = ioremap(temp,128 * 4096);
  782. if (!intel_private.registers)
  783. return -ENOMEM;
  784. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  785. global_cache_flush(); /* FIXME: ? */
  786. /* we have to call this as early as possible after the MMIO base address is known */
  787. intel_i830_init_gtt_entries();
  788. agp_bridge->gatt_table = NULL;
  789. agp_bridge->gatt_bus_addr = temp;
  790. return 0;
  791. }
  792. static int intel_fetch_size(void)
  793. {
  794. int i;
  795. u16 temp;
  796. struct aper_size_info_16 *values;
  797. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  798. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  799. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  800. if (temp == values[i].size_value) {
  801. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  802. agp_bridge->aperture_size_idx = i;
  803. return values[i].size;
  804. }
  805. }
  806. return 0;
  807. }
  808. static int __intel_8xx_fetch_size(u8 temp)
  809. {
  810. int i;
  811. struct aper_size_info_8 *values;
  812. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  813. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  814. if (temp == values[i].size_value) {
  815. agp_bridge->previous_size =
  816. agp_bridge->current_size = (void *) (values + i);
  817. agp_bridge->aperture_size_idx = i;
  818. return values[i].size;
  819. }
  820. }
  821. return 0;
  822. }
  823. static int intel_8xx_fetch_size(void)
  824. {
  825. u8 temp;
  826. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  827. return __intel_8xx_fetch_size(temp);
  828. }
  829. static int intel_815_fetch_size(void)
  830. {
  831. u8 temp;
  832. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  833. * one non-reserved bit, so mask the others out ... */
  834. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  835. temp &= (1 << 3);
  836. return __intel_8xx_fetch_size(temp);
  837. }
  838. static void intel_tlbflush(struct agp_memory *mem)
  839. {
  840. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  841. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  842. }
  843. static void intel_8xx_tlbflush(struct agp_memory *mem)
  844. {
  845. u32 temp;
  846. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  847. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  848. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  849. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  850. }
  851. static void intel_cleanup(void)
  852. {
  853. u16 temp;
  854. struct aper_size_info_16 *previous_size;
  855. previous_size = A_SIZE_16(agp_bridge->previous_size);
  856. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  857. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  858. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  859. }
  860. static void intel_8xx_cleanup(void)
  861. {
  862. u16 temp;
  863. struct aper_size_info_8 *previous_size;
  864. previous_size = A_SIZE_8(agp_bridge->previous_size);
  865. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  866. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  867. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  868. }
  869. static int intel_configure(void)
  870. {
  871. u32 temp;
  872. u16 temp2;
  873. struct aper_size_info_16 *current_size;
  874. current_size = A_SIZE_16(agp_bridge->current_size);
  875. /* aperture size */
  876. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  877. /* address to map to */
  878. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  879. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  880. /* attbase - aperture base */
  881. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  882. /* agpctrl */
  883. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  884. /* paccfg/nbxcfg */
  885. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  886. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  887. (temp2 & ~(1 << 10)) | (1 << 9));
  888. /* clear any possible error conditions */
  889. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  890. return 0;
  891. }
  892. static int intel_815_configure(void)
  893. {
  894. u32 temp, addr;
  895. u8 temp2;
  896. struct aper_size_info_8 *current_size;
  897. /* attbase - aperture base */
  898. /* the Intel 815 chipset spec. says that bits 29-31 in the
  899. * ATTBASE register are reserved -> try not to write them */
  900. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  901. printk (KERN_EMERG PFX "gatt bus addr too high");
  902. return -EINVAL;
  903. }
  904. current_size = A_SIZE_8(agp_bridge->current_size);
  905. /* aperture size */
  906. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  907. current_size->size_value);
  908. /* address to map to */
  909. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  910. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  911. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  912. addr &= INTEL_815_ATTBASE_MASK;
  913. addr |= agp_bridge->gatt_bus_addr;
  914. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  915. /* agpctrl */
  916. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  917. /* apcont */
  918. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  919. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  920. /* clear any possible error conditions */
  921. /* Oddness : this chipset seems to have no ERRSTS register ! */
  922. return 0;
  923. }
  924. static void intel_820_tlbflush(struct agp_memory *mem)
  925. {
  926. return;
  927. }
  928. static void intel_820_cleanup(void)
  929. {
  930. u8 temp;
  931. struct aper_size_info_8 *previous_size;
  932. previous_size = A_SIZE_8(agp_bridge->previous_size);
  933. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  934. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  935. temp & ~(1 << 1));
  936. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  937. previous_size->size_value);
  938. }
  939. static int intel_820_configure(void)
  940. {
  941. u32 temp;
  942. u8 temp2;
  943. struct aper_size_info_8 *current_size;
  944. current_size = A_SIZE_8(agp_bridge->current_size);
  945. /* aperture size */
  946. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  947. /* address to map to */
  948. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  949. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  950. /* attbase - aperture base */
  951. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  952. /* agpctrl */
  953. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  954. /* global enable aperture access */
  955. /* This flag is not accessed through MCHCFG register as in */
  956. /* i850 chipset. */
  957. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  958. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  959. /* clear any possible AGP-related error conditions */
  960. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  961. return 0;
  962. }
  963. static int intel_840_configure(void)
  964. {
  965. u32 temp;
  966. u16 temp2;
  967. struct aper_size_info_8 *current_size;
  968. current_size = A_SIZE_8(agp_bridge->current_size);
  969. /* aperture size */
  970. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  971. /* address to map to */
  972. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  973. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  974. /* attbase - aperture base */
  975. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  976. /* agpctrl */
  977. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  978. /* mcgcfg */
  979. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  980. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  981. /* clear any possible error conditions */
  982. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  983. return 0;
  984. }
  985. static int intel_845_configure(void)
  986. {
  987. u32 temp;
  988. u8 temp2;
  989. struct aper_size_info_8 *current_size;
  990. current_size = A_SIZE_8(agp_bridge->current_size);
  991. /* aperture size */
  992. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  993. if (agp_bridge->apbase_config != 0) {
  994. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  995. agp_bridge->apbase_config);
  996. } else {
  997. /* address to map to */
  998. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  999. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1000. agp_bridge->apbase_config = temp;
  1001. }
  1002. /* attbase - aperture base */
  1003. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1004. /* agpctrl */
  1005. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1006. /* agpm */
  1007. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1008. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1009. /* clear any possible error conditions */
  1010. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1011. return 0;
  1012. }
  1013. static int intel_850_configure(void)
  1014. {
  1015. u32 temp;
  1016. u16 temp2;
  1017. struct aper_size_info_8 *current_size;
  1018. current_size = A_SIZE_8(agp_bridge->current_size);
  1019. /* aperture size */
  1020. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1021. /* address to map to */
  1022. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1023. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1024. /* attbase - aperture base */
  1025. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1026. /* agpctrl */
  1027. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1028. /* mcgcfg */
  1029. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1030. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1031. /* clear any possible AGP-related error conditions */
  1032. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1033. return 0;
  1034. }
  1035. static int intel_860_configure(void)
  1036. {
  1037. u32 temp;
  1038. u16 temp2;
  1039. struct aper_size_info_8 *current_size;
  1040. current_size = A_SIZE_8(agp_bridge->current_size);
  1041. /* aperture size */
  1042. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1043. /* address to map to */
  1044. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1045. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1046. /* attbase - aperture base */
  1047. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1048. /* agpctrl */
  1049. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1050. /* mcgcfg */
  1051. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1052. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1053. /* clear any possible AGP-related error conditions */
  1054. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1055. return 0;
  1056. }
  1057. static int intel_830mp_configure(void)
  1058. {
  1059. u32 temp;
  1060. u16 temp2;
  1061. struct aper_size_info_8 *current_size;
  1062. current_size = A_SIZE_8(agp_bridge->current_size);
  1063. /* aperture size */
  1064. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1065. /* address to map to */
  1066. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1067. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1068. /* attbase - aperture base */
  1069. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1070. /* agpctrl */
  1071. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1072. /* gmch */
  1073. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1074. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1075. /* clear any possible AGP-related error conditions */
  1076. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1077. return 0;
  1078. }
  1079. static int intel_7505_configure(void)
  1080. {
  1081. u32 temp;
  1082. u16 temp2;
  1083. struct aper_size_info_8 *current_size;
  1084. current_size = A_SIZE_8(agp_bridge->current_size);
  1085. /* aperture size */
  1086. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1087. /* address to map to */
  1088. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1089. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1090. /* attbase - aperture base */
  1091. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1092. /* agpctrl */
  1093. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1094. /* mchcfg */
  1095. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1096. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1097. return 0;
  1098. }
  1099. /* Setup function */
  1100. static const struct gatt_mask intel_generic_masks[] =
  1101. {
  1102. {.mask = 0x00000017, .type = 0}
  1103. };
  1104. static const struct aper_size_info_8 intel_815_sizes[2] =
  1105. {
  1106. {64, 16384, 4, 0},
  1107. {32, 8192, 3, 8},
  1108. };
  1109. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1110. {
  1111. {256, 65536, 6, 0},
  1112. {128, 32768, 5, 32},
  1113. {64, 16384, 4, 48},
  1114. {32, 8192, 3, 56},
  1115. {16, 4096, 2, 60},
  1116. {8, 2048, 1, 62},
  1117. {4, 1024, 0, 63}
  1118. };
  1119. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1120. {
  1121. {256, 65536, 6, 0},
  1122. {128, 32768, 5, 32},
  1123. {64, 16384, 4, 48},
  1124. {32, 8192, 3, 56},
  1125. {16, 4096, 2, 60},
  1126. {8, 2048, 1, 62},
  1127. {4, 1024, 0, 63}
  1128. };
  1129. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1130. {
  1131. {256, 65536, 6, 0},
  1132. {128, 32768, 5, 32},
  1133. {64, 16384, 4, 48},
  1134. {32, 8192, 3, 56}
  1135. };
  1136. static const struct agp_bridge_driver intel_generic_driver = {
  1137. .owner = THIS_MODULE,
  1138. .aperture_sizes = intel_generic_sizes,
  1139. .size_type = U16_APER_SIZE,
  1140. .num_aperture_sizes = 7,
  1141. .configure = intel_configure,
  1142. .fetch_size = intel_fetch_size,
  1143. .cleanup = intel_cleanup,
  1144. .tlb_flush = intel_tlbflush,
  1145. .mask_memory = agp_generic_mask_memory,
  1146. .masks = intel_generic_masks,
  1147. .agp_enable = agp_generic_enable,
  1148. .cache_flush = global_cache_flush,
  1149. .create_gatt_table = agp_generic_create_gatt_table,
  1150. .free_gatt_table = agp_generic_free_gatt_table,
  1151. .insert_memory = agp_generic_insert_memory,
  1152. .remove_memory = agp_generic_remove_memory,
  1153. .alloc_by_type = agp_generic_alloc_by_type,
  1154. .free_by_type = agp_generic_free_by_type,
  1155. .agp_alloc_page = agp_generic_alloc_page,
  1156. .agp_destroy_page = agp_generic_destroy_page,
  1157. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1158. };
  1159. static const struct agp_bridge_driver intel_810_driver = {
  1160. .owner = THIS_MODULE,
  1161. .aperture_sizes = intel_i810_sizes,
  1162. .size_type = FIXED_APER_SIZE,
  1163. .num_aperture_sizes = 2,
  1164. .needs_scratch_page = TRUE,
  1165. .configure = intel_i810_configure,
  1166. .fetch_size = intel_i810_fetch_size,
  1167. .cleanup = intel_i810_cleanup,
  1168. .tlb_flush = intel_i810_tlbflush,
  1169. .mask_memory = intel_i810_mask_memory,
  1170. .masks = intel_i810_masks,
  1171. .agp_enable = intel_i810_agp_enable,
  1172. .cache_flush = global_cache_flush,
  1173. .create_gatt_table = agp_generic_create_gatt_table,
  1174. .free_gatt_table = agp_generic_free_gatt_table,
  1175. .insert_memory = intel_i810_insert_entries,
  1176. .remove_memory = intel_i810_remove_entries,
  1177. .alloc_by_type = intel_i810_alloc_by_type,
  1178. .free_by_type = intel_i810_free_by_type,
  1179. .agp_alloc_page = agp_generic_alloc_page,
  1180. .agp_destroy_page = agp_generic_destroy_page,
  1181. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1182. };
  1183. static const struct agp_bridge_driver intel_815_driver = {
  1184. .owner = THIS_MODULE,
  1185. .aperture_sizes = intel_815_sizes,
  1186. .size_type = U8_APER_SIZE,
  1187. .num_aperture_sizes = 2,
  1188. .configure = intel_815_configure,
  1189. .fetch_size = intel_815_fetch_size,
  1190. .cleanup = intel_8xx_cleanup,
  1191. .tlb_flush = intel_8xx_tlbflush,
  1192. .mask_memory = agp_generic_mask_memory,
  1193. .masks = intel_generic_masks,
  1194. .agp_enable = agp_generic_enable,
  1195. .cache_flush = global_cache_flush,
  1196. .create_gatt_table = agp_generic_create_gatt_table,
  1197. .free_gatt_table = agp_generic_free_gatt_table,
  1198. .insert_memory = agp_generic_insert_memory,
  1199. .remove_memory = agp_generic_remove_memory,
  1200. .alloc_by_type = agp_generic_alloc_by_type,
  1201. .free_by_type = agp_generic_free_by_type,
  1202. .agp_alloc_page = agp_generic_alloc_page,
  1203. .agp_destroy_page = agp_generic_destroy_page,
  1204. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1205. };
  1206. static const struct agp_bridge_driver intel_830_driver = {
  1207. .owner = THIS_MODULE,
  1208. .aperture_sizes = intel_i830_sizes,
  1209. .size_type = FIXED_APER_SIZE,
  1210. .num_aperture_sizes = 4,
  1211. .needs_scratch_page = TRUE,
  1212. .configure = intel_i830_configure,
  1213. .fetch_size = intel_i830_fetch_size,
  1214. .cleanup = intel_i830_cleanup,
  1215. .tlb_flush = intel_i810_tlbflush,
  1216. .mask_memory = intel_i810_mask_memory,
  1217. .masks = intel_i810_masks,
  1218. .agp_enable = intel_i810_agp_enable,
  1219. .cache_flush = global_cache_flush,
  1220. .create_gatt_table = intel_i830_create_gatt_table,
  1221. .free_gatt_table = intel_i830_free_gatt_table,
  1222. .insert_memory = intel_i830_insert_entries,
  1223. .remove_memory = intel_i830_remove_entries,
  1224. .alloc_by_type = intel_i830_alloc_by_type,
  1225. .free_by_type = intel_i810_free_by_type,
  1226. .agp_alloc_page = agp_generic_alloc_page,
  1227. .agp_destroy_page = agp_generic_destroy_page,
  1228. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1229. };
  1230. static const struct agp_bridge_driver intel_820_driver = {
  1231. .owner = THIS_MODULE,
  1232. .aperture_sizes = intel_8xx_sizes,
  1233. .size_type = U8_APER_SIZE,
  1234. .num_aperture_sizes = 7,
  1235. .configure = intel_820_configure,
  1236. .fetch_size = intel_8xx_fetch_size,
  1237. .cleanup = intel_820_cleanup,
  1238. .tlb_flush = intel_820_tlbflush,
  1239. .mask_memory = agp_generic_mask_memory,
  1240. .masks = intel_generic_masks,
  1241. .agp_enable = agp_generic_enable,
  1242. .cache_flush = global_cache_flush,
  1243. .create_gatt_table = agp_generic_create_gatt_table,
  1244. .free_gatt_table = agp_generic_free_gatt_table,
  1245. .insert_memory = agp_generic_insert_memory,
  1246. .remove_memory = agp_generic_remove_memory,
  1247. .alloc_by_type = agp_generic_alloc_by_type,
  1248. .free_by_type = agp_generic_free_by_type,
  1249. .agp_alloc_page = agp_generic_alloc_page,
  1250. .agp_destroy_page = agp_generic_destroy_page,
  1251. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1252. };
  1253. static const struct agp_bridge_driver intel_830mp_driver = {
  1254. .owner = THIS_MODULE,
  1255. .aperture_sizes = intel_830mp_sizes,
  1256. .size_type = U8_APER_SIZE,
  1257. .num_aperture_sizes = 4,
  1258. .configure = intel_830mp_configure,
  1259. .fetch_size = intel_8xx_fetch_size,
  1260. .cleanup = intel_8xx_cleanup,
  1261. .tlb_flush = intel_8xx_tlbflush,
  1262. .mask_memory = agp_generic_mask_memory,
  1263. .masks = intel_generic_masks,
  1264. .agp_enable = agp_generic_enable,
  1265. .cache_flush = global_cache_flush,
  1266. .create_gatt_table = agp_generic_create_gatt_table,
  1267. .free_gatt_table = agp_generic_free_gatt_table,
  1268. .insert_memory = agp_generic_insert_memory,
  1269. .remove_memory = agp_generic_remove_memory,
  1270. .alloc_by_type = agp_generic_alloc_by_type,
  1271. .free_by_type = agp_generic_free_by_type,
  1272. .agp_alloc_page = agp_generic_alloc_page,
  1273. .agp_destroy_page = agp_generic_destroy_page,
  1274. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1275. };
  1276. static const struct agp_bridge_driver intel_840_driver = {
  1277. .owner = THIS_MODULE,
  1278. .aperture_sizes = intel_8xx_sizes,
  1279. .size_type = U8_APER_SIZE,
  1280. .num_aperture_sizes = 7,
  1281. .configure = intel_840_configure,
  1282. .fetch_size = intel_8xx_fetch_size,
  1283. .cleanup = intel_8xx_cleanup,
  1284. .tlb_flush = intel_8xx_tlbflush,
  1285. .mask_memory = agp_generic_mask_memory,
  1286. .masks = intel_generic_masks,
  1287. .agp_enable = agp_generic_enable,
  1288. .cache_flush = global_cache_flush,
  1289. .create_gatt_table = agp_generic_create_gatt_table,
  1290. .free_gatt_table = agp_generic_free_gatt_table,
  1291. .insert_memory = agp_generic_insert_memory,
  1292. .remove_memory = agp_generic_remove_memory,
  1293. .alloc_by_type = agp_generic_alloc_by_type,
  1294. .free_by_type = agp_generic_free_by_type,
  1295. .agp_alloc_page = agp_generic_alloc_page,
  1296. .agp_destroy_page = agp_generic_destroy_page,
  1297. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1298. };
  1299. static const struct agp_bridge_driver intel_845_driver = {
  1300. .owner = THIS_MODULE,
  1301. .aperture_sizes = intel_8xx_sizes,
  1302. .size_type = U8_APER_SIZE,
  1303. .num_aperture_sizes = 7,
  1304. .configure = intel_845_configure,
  1305. .fetch_size = intel_8xx_fetch_size,
  1306. .cleanup = intel_8xx_cleanup,
  1307. .tlb_flush = intel_8xx_tlbflush,
  1308. .mask_memory = agp_generic_mask_memory,
  1309. .masks = intel_generic_masks,
  1310. .agp_enable = agp_generic_enable,
  1311. .cache_flush = global_cache_flush,
  1312. .create_gatt_table = agp_generic_create_gatt_table,
  1313. .free_gatt_table = agp_generic_free_gatt_table,
  1314. .insert_memory = agp_generic_insert_memory,
  1315. .remove_memory = agp_generic_remove_memory,
  1316. .alloc_by_type = agp_generic_alloc_by_type,
  1317. .free_by_type = agp_generic_free_by_type,
  1318. .agp_alloc_page = agp_generic_alloc_page,
  1319. .agp_destroy_page = agp_generic_destroy_page,
  1320. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1321. };
  1322. static const struct agp_bridge_driver intel_850_driver = {
  1323. .owner = THIS_MODULE,
  1324. .aperture_sizes = intel_8xx_sizes,
  1325. .size_type = U8_APER_SIZE,
  1326. .num_aperture_sizes = 7,
  1327. .configure = intel_850_configure,
  1328. .fetch_size = intel_8xx_fetch_size,
  1329. .cleanup = intel_8xx_cleanup,
  1330. .tlb_flush = intel_8xx_tlbflush,
  1331. .mask_memory = agp_generic_mask_memory,
  1332. .masks = intel_generic_masks,
  1333. .agp_enable = agp_generic_enable,
  1334. .cache_flush = global_cache_flush,
  1335. .create_gatt_table = agp_generic_create_gatt_table,
  1336. .free_gatt_table = agp_generic_free_gatt_table,
  1337. .insert_memory = agp_generic_insert_memory,
  1338. .remove_memory = agp_generic_remove_memory,
  1339. .alloc_by_type = agp_generic_alloc_by_type,
  1340. .free_by_type = agp_generic_free_by_type,
  1341. .agp_alloc_page = agp_generic_alloc_page,
  1342. .agp_destroy_page = agp_generic_destroy_page,
  1343. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1344. };
  1345. static const struct agp_bridge_driver intel_860_driver = {
  1346. .owner = THIS_MODULE,
  1347. .aperture_sizes = intel_8xx_sizes,
  1348. .size_type = U8_APER_SIZE,
  1349. .num_aperture_sizes = 7,
  1350. .configure = intel_860_configure,
  1351. .fetch_size = intel_8xx_fetch_size,
  1352. .cleanup = intel_8xx_cleanup,
  1353. .tlb_flush = intel_8xx_tlbflush,
  1354. .mask_memory = agp_generic_mask_memory,
  1355. .masks = intel_generic_masks,
  1356. .agp_enable = agp_generic_enable,
  1357. .cache_flush = global_cache_flush,
  1358. .create_gatt_table = agp_generic_create_gatt_table,
  1359. .free_gatt_table = agp_generic_free_gatt_table,
  1360. .insert_memory = agp_generic_insert_memory,
  1361. .remove_memory = agp_generic_remove_memory,
  1362. .alloc_by_type = agp_generic_alloc_by_type,
  1363. .free_by_type = agp_generic_free_by_type,
  1364. .agp_alloc_page = agp_generic_alloc_page,
  1365. .agp_destroy_page = agp_generic_destroy_page,
  1366. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1367. };
  1368. static const struct agp_bridge_driver intel_915_driver = {
  1369. .owner = THIS_MODULE,
  1370. .aperture_sizes = intel_i830_sizes,
  1371. .size_type = FIXED_APER_SIZE,
  1372. .num_aperture_sizes = 4,
  1373. .needs_scratch_page = TRUE,
  1374. .configure = intel_i915_configure,
  1375. .fetch_size = intel_i9xx_fetch_size,
  1376. .cleanup = intel_i915_cleanup,
  1377. .tlb_flush = intel_i810_tlbflush,
  1378. .mask_memory = intel_i810_mask_memory,
  1379. .masks = intel_i810_masks,
  1380. .agp_enable = intel_i810_agp_enable,
  1381. .cache_flush = global_cache_flush,
  1382. .create_gatt_table = intel_i915_create_gatt_table,
  1383. .free_gatt_table = intel_i830_free_gatt_table,
  1384. .insert_memory = intel_i915_insert_entries,
  1385. .remove_memory = intel_i915_remove_entries,
  1386. .alloc_by_type = intel_i830_alloc_by_type,
  1387. .free_by_type = intel_i810_free_by_type,
  1388. .agp_alloc_page = agp_generic_alloc_page,
  1389. .agp_destroy_page = agp_generic_destroy_page,
  1390. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1391. };
  1392. static const struct agp_bridge_driver intel_i965_driver = {
  1393. .owner = THIS_MODULE,
  1394. .aperture_sizes = intel_i830_sizes,
  1395. .size_type = FIXED_APER_SIZE,
  1396. .num_aperture_sizes = 4,
  1397. .needs_scratch_page = TRUE,
  1398. .configure = intel_i915_configure,
  1399. .fetch_size = intel_i9xx_fetch_size,
  1400. .cleanup = intel_i915_cleanup,
  1401. .tlb_flush = intel_i810_tlbflush,
  1402. .mask_memory = intel_i965_mask_memory,
  1403. .masks = intel_i810_masks,
  1404. .agp_enable = intel_i810_agp_enable,
  1405. .cache_flush = global_cache_flush,
  1406. .create_gatt_table = intel_i965_create_gatt_table,
  1407. .free_gatt_table = intel_i830_free_gatt_table,
  1408. .insert_memory = intel_i915_insert_entries,
  1409. .remove_memory = intel_i915_remove_entries,
  1410. .alloc_by_type = intel_i830_alloc_by_type,
  1411. .free_by_type = intel_i810_free_by_type,
  1412. .agp_alloc_page = agp_generic_alloc_page,
  1413. .agp_destroy_page = agp_generic_destroy_page,
  1414. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1415. };
  1416. static const struct agp_bridge_driver intel_7505_driver = {
  1417. .owner = THIS_MODULE,
  1418. .aperture_sizes = intel_8xx_sizes,
  1419. .size_type = U8_APER_SIZE,
  1420. .num_aperture_sizes = 7,
  1421. .configure = intel_7505_configure,
  1422. .fetch_size = intel_8xx_fetch_size,
  1423. .cleanup = intel_8xx_cleanup,
  1424. .tlb_flush = intel_8xx_tlbflush,
  1425. .mask_memory = agp_generic_mask_memory,
  1426. .masks = intel_generic_masks,
  1427. .agp_enable = agp_generic_enable,
  1428. .cache_flush = global_cache_flush,
  1429. .create_gatt_table = agp_generic_create_gatt_table,
  1430. .free_gatt_table = agp_generic_free_gatt_table,
  1431. .insert_memory = agp_generic_insert_memory,
  1432. .remove_memory = agp_generic_remove_memory,
  1433. .alloc_by_type = agp_generic_alloc_by_type,
  1434. .free_by_type = agp_generic_free_by_type,
  1435. .agp_alloc_page = agp_generic_alloc_page,
  1436. .agp_destroy_page = agp_generic_destroy_page,
  1437. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1438. };
  1439. static int find_i810(u16 device)
  1440. {
  1441. struct pci_dev *i810_dev;
  1442. i810_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1443. if (!i810_dev)
  1444. return 0;
  1445. intel_private.pcidev = i810_dev;
  1446. return 1;
  1447. }
  1448. static int find_i830(u16 device)
  1449. {
  1450. struct pci_dev *i830_dev;
  1451. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1452. if (i830_dev && PCI_FUNC(i830_dev->devfn) != 0) {
  1453. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL,
  1454. device, i830_dev);
  1455. }
  1456. if (!i830_dev)
  1457. return 0;
  1458. intel_private.pcidev = i830_dev;
  1459. return 1;
  1460. }
  1461. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1462. const struct pci_device_id *ent)
  1463. {
  1464. struct agp_bridge_data *bridge;
  1465. char *name = "(unknown)";
  1466. u8 cap_ptr = 0;
  1467. struct resource *r;
  1468. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1469. bridge = agp_alloc_bridge();
  1470. if (!bridge)
  1471. return -ENOMEM;
  1472. switch (pdev->device) {
  1473. case PCI_DEVICE_ID_INTEL_82443LX_0:
  1474. bridge->driver = &intel_generic_driver;
  1475. name = "440LX";
  1476. break;
  1477. case PCI_DEVICE_ID_INTEL_82443BX_0:
  1478. bridge->driver = &intel_generic_driver;
  1479. name = "440BX";
  1480. break;
  1481. case PCI_DEVICE_ID_INTEL_82443GX_0:
  1482. bridge->driver = &intel_generic_driver;
  1483. name = "440GX";
  1484. break;
  1485. case PCI_DEVICE_ID_INTEL_82810_MC1:
  1486. name = "i810";
  1487. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG1))
  1488. goto fail;
  1489. bridge->driver = &intel_810_driver;
  1490. break;
  1491. case PCI_DEVICE_ID_INTEL_82810_MC3:
  1492. name = "i810 DC100";
  1493. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG3))
  1494. goto fail;
  1495. bridge->driver = &intel_810_driver;
  1496. break;
  1497. case PCI_DEVICE_ID_INTEL_82810E_MC:
  1498. name = "i810 E";
  1499. if (!find_i810(PCI_DEVICE_ID_INTEL_82810E_IG))
  1500. goto fail;
  1501. bridge->driver = &intel_810_driver;
  1502. break;
  1503. case PCI_DEVICE_ID_INTEL_82815_MC:
  1504. /*
  1505. * The i815 can operate either as an i810 style
  1506. * integrated device, or as an AGP4X motherboard.
  1507. */
  1508. if (find_i810(PCI_DEVICE_ID_INTEL_82815_CGC))
  1509. bridge->driver = &intel_810_driver;
  1510. else
  1511. bridge->driver = &intel_815_driver;
  1512. name = "i815";
  1513. break;
  1514. case PCI_DEVICE_ID_INTEL_82820_HB:
  1515. case PCI_DEVICE_ID_INTEL_82820_UP_HB:
  1516. bridge->driver = &intel_820_driver;
  1517. name = "i820";
  1518. break;
  1519. case PCI_DEVICE_ID_INTEL_82830_HB:
  1520. if (find_i830(PCI_DEVICE_ID_INTEL_82830_CGC))
  1521. bridge->driver = &intel_830_driver;
  1522. else
  1523. bridge->driver = &intel_830mp_driver;
  1524. name = "830M";
  1525. break;
  1526. case PCI_DEVICE_ID_INTEL_82840_HB:
  1527. bridge->driver = &intel_840_driver;
  1528. name = "i840";
  1529. break;
  1530. case PCI_DEVICE_ID_INTEL_82845_HB:
  1531. bridge->driver = &intel_845_driver;
  1532. name = "i845";
  1533. break;
  1534. case PCI_DEVICE_ID_INTEL_82845G_HB:
  1535. if (find_i830(PCI_DEVICE_ID_INTEL_82845G_IG))
  1536. bridge->driver = &intel_830_driver;
  1537. else
  1538. bridge->driver = &intel_845_driver;
  1539. name = "845G";
  1540. break;
  1541. case PCI_DEVICE_ID_INTEL_82850_HB:
  1542. bridge->driver = &intel_850_driver;
  1543. name = "i850";
  1544. break;
  1545. case PCI_DEVICE_ID_INTEL_82855PM_HB:
  1546. bridge->driver = &intel_845_driver;
  1547. name = "855PM";
  1548. break;
  1549. case PCI_DEVICE_ID_INTEL_82855GM_HB:
  1550. if (find_i830(PCI_DEVICE_ID_INTEL_82855GM_IG)) {
  1551. bridge->driver = &intel_830_driver;
  1552. name = "855";
  1553. } else {
  1554. bridge->driver = &intel_845_driver;
  1555. name = "855GM";
  1556. }
  1557. break;
  1558. case PCI_DEVICE_ID_INTEL_82860_HB:
  1559. bridge->driver = &intel_860_driver;
  1560. name = "i860";
  1561. break;
  1562. case PCI_DEVICE_ID_INTEL_82865_HB:
  1563. if (find_i830(PCI_DEVICE_ID_INTEL_82865_IG))
  1564. bridge->driver = &intel_830_driver;
  1565. else
  1566. bridge->driver = &intel_845_driver;
  1567. name = "865";
  1568. break;
  1569. case PCI_DEVICE_ID_INTEL_82875_HB:
  1570. bridge->driver = &intel_845_driver;
  1571. name = "i875";
  1572. break;
  1573. case PCI_DEVICE_ID_INTEL_82915G_HB:
  1574. if (find_i830(PCI_DEVICE_ID_INTEL_82915G_IG))
  1575. bridge->driver = &intel_915_driver;
  1576. else
  1577. bridge->driver = &intel_845_driver;
  1578. name = "915G";
  1579. break;
  1580. case PCI_DEVICE_ID_INTEL_82915GM_HB:
  1581. if (find_i830(PCI_DEVICE_ID_INTEL_82915GM_IG))
  1582. bridge->driver = &intel_915_driver;
  1583. else
  1584. bridge->driver = &intel_845_driver;
  1585. name = "915GM";
  1586. break;
  1587. case PCI_DEVICE_ID_INTEL_82945G_HB:
  1588. if (find_i830(PCI_DEVICE_ID_INTEL_82945G_IG))
  1589. bridge->driver = &intel_915_driver;
  1590. else
  1591. bridge->driver = &intel_845_driver;
  1592. name = "945G";
  1593. break;
  1594. case PCI_DEVICE_ID_INTEL_82945GM_HB:
  1595. if (find_i830(PCI_DEVICE_ID_INTEL_82945GM_IG))
  1596. bridge->driver = &intel_915_driver;
  1597. else
  1598. bridge->driver = &intel_845_driver;
  1599. name = "945GM";
  1600. break;
  1601. case PCI_DEVICE_ID_INTEL_82946GZ_HB:
  1602. if (find_i830(PCI_DEVICE_ID_INTEL_82946GZ_IG))
  1603. bridge->driver = &intel_i965_driver;
  1604. else
  1605. bridge->driver = &intel_845_driver;
  1606. name = "946GZ";
  1607. break;
  1608. case PCI_DEVICE_ID_INTEL_82965G_1_HB:
  1609. if (find_i830(PCI_DEVICE_ID_INTEL_82965G_1_IG))
  1610. bridge->driver = &intel_i965_driver;
  1611. else
  1612. bridge->driver = &intel_845_driver;
  1613. name = "965G";
  1614. break;
  1615. case PCI_DEVICE_ID_INTEL_82965Q_HB:
  1616. if (find_i830(PCI_DEVICE_ID_INTEL_82965Q_IG))
  1617. bridge->driver = &intel_i965_driver;
  1618. else
  1619. bridge->driver = &intel_845_driver;
  1620. name = "965Q";
  1621. break;
  1622. case PCI_DEVICE_ID_INTEL_82965G_HB:
  1623. if (find_i830(PCI_DEVICE_ID_INTEL_82965G_IG))
  1624. bridge->driver = &intel_i965_driver;
  1625. else
  1626. bridge->driver = &intel_845_driver;
  1627. name = "965G";
  1628. break;
  1629. case PCI_DEVICE_ID_INTEL_82965GM_HB:
  1630. if (find_i830(PCI_DEVICE_ID_INTEL_82965GM_IG))
  1631. bridge->driver = &intel_i965_driver;
  1632. else
  1633. bridge->driver = &intel_845_driver;
  1634. name = "965GM";
  1635. break;
  1636. case PCI_DEVICE_ID_INTEL_7505_0:
  1637. bridge->driver = &intel_7505_driver;
  1638. name = "E7505";
  1639. break;
  1640. case PCI_DEVICE_ID_INTEL_7205_0:
  1641. bridge->driver = &intel_7505_driver;
  1642. name = "E7205";
  1643. break;
  1644. default:
  1645. if (cap_ptr)
  1646. printk(KERN_WARNING PFX "Unsupported Intel chipset (device id: %04x)\n",
  1647. pdev->device);
  1648. agp_put_bridge(bridge);
  1649. return -ENODEV;
  1650. };
  1651. bridge->dev = pdev;
  1652. bridge->capndx = cap_ptr;
  1653. bridge->dev_private_data = &intel_private;
  1654. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n", name);
  1655. /*
  1656. * The following fixes the case where the BIOS has "forgotten" to
  1657. * provide an address range for the GART.
  1658. * 20030610 - hamish@zot.org
  1659. */
  1660. r = &pdev->resource[0];
  1661. if (!r->start && r->end) {
  1662. if (pci_assign_resource(pdev, 0)) {
  1663. printk(KERN_ERR PFX "could not assign resource 0\n");
  1664. agp_put_bridge(bridge);
  1665. return -ENODEV;
  1666. }
  1667. }
  1668. /*
  1669. * If the device has not been properly setup, the following will catch
  1670. * the problem and should stop the system from crashing.
  1671. * 20030610 - hamish@zot.org
  1672. */
  1673. if (pci_enable_device(pdev)) {
  1674. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1675. agp_put_bridge(bridge);
  1676. return -ENODEV;
  1677. }
  1678. /* Fill in the mode register */
  1679. if (cap_ptr) {
  1680. pci_read_config_dword(pdev,
  1681. bridge->capndx+PCI_AGP_STATUS,
  1682. &bridge->mode);
  1683. }
  1684. pci_set_drvdata(pdev, bridge);
  1685. return agp_add_bridge(bridge);
  1686. fail:
  1687. printk(KERN_ERR PFX "Detected an Intel %s chipset, "
  1688. "but could not find the secondary device.\n", name);
  1689. agp_put_bridge(bridge);
  1690. return -ENODEV;
  1691. }
  1692. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1693. {
  1694. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1695. agp_remove_bridge(bridge);
  1696. if (intel_private.pcidev)
  1697. pci_dev_put(intel_private.pcidev);
  1698. agp_put_bridge(bridge);
  1699. }
  1700. #ifdef CONFIG_PM
  1701. static int agp_intel_resume(struct pci_dev *pdev)
  1702. {
  1703. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1704. pci_restore_state(pdev);
  1705. /* We should restore our graphics device's config space,
  1706. * as host bridge (00:00) resumes before graphics device (02:00),
  1707. * then our access to its pci space can work right.
  1708. */
  1709. if (intel_private.pcidev)
  1710. pci_restore_state(intel_private.pcidev);
  1711. if (bridge->driver == &intel_generic_driver)
  1712. intel_configure();
  1713. else if (bridge->driver == &intel_850_driver)
  1714. intel_850_configure();
  1715. else if (bridge->driver == &intel_845_driver)
  1716. intel_845_configure();
  1717. else if (bridge->driver == &intel_830mp_driver)
  1718. intel_830mp_configure();
  1719. else if (bridge->driver == &intel_915_driver)
  1720. intel_i915_configure();
  1721. else if (bridge->driver == &intel_830_driver)
  1722. intel_i830_configure();
  1723. else if (bridge->driver == &intel_810_driver)
  1724. intel_i810_configure();
  1725. else if (bridge->driver == &intel_i965_driver)
  1726. intel_i915_configure();
  1727. return 0;
  1728. }
  1729. #endif
  1730. static struct pci_device_id agp_intel_pci_table[] = {
  1731. #define ID(x) \
  1732. { \
  1733. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1734. .class_mask = ~0, \
  1735. .vendor = PCI_VENDOR_ID_INTEL, \
  1736. .device = x, \
  1737. .subvendor = PCI_ANY_ID, \
  1738. .subdevice = PCI_ANY_ID, \
  1739. }
  1740. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1741. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1742. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1743. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1744. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1745. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1746. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1747. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1748. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1749. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1750. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1751. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1752. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1753. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1754. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1755. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1756. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1757. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1758. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1759. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1760. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1761. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1762. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1763. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1764. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1765. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1766. ID(PCI_DEVICE_ID_INTEL_82965G_1_HB),
  1767. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1768. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1769. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  1770. { }
  1771. };
  1772. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1773. static struct pci_driver agp_intel_pci_driver = {
  1774. .name = "agpgart-intel",
  1775. .id_table = agp_intel_pci_table,
  1776. .probe = agp_intel_probe,
  1777. .remove = __devexit_p(agp_intel_remove),
  1778. #ifdef CONFIG_PM
  1779. .resume = agp_intel_resume,
  1780. #endif
  1781. };
  1782. static int __init agp_intel_init(void)
  1783. {
  1784. if (agp_off)
  1785. return -EINVAL;
  1786. return pci_register_driver(&agp_intel_pci_driver);
  1787. }
  1788. static void __exit agp_intel_cleanup(void)
  1789. {
  1790. pci_unregister_driver(&agp_intel_pci_driver);
  1791. }
  1792. module_init(agp_intel_init);
  1793. module_exit(agp_intel_cleanup);
  1794. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1795. MODULE_LICENSE("GPL and additional rights");