tda998x_drv.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178
  1. /*
  2. * Copyright (C) 2012 Texas Instruments
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/module.h>
  18. #include <drm/drmP.h>
  19. #include <drm/drm_crtc_helper.h>
  20. #include <drm/drm_encoder_slave.h>
  21. #include <drm/drm_edid.h>
  22. #include <drm/i2c/tda998x.h>
  23. #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
  24. struct tda998x_priv {
  25. struct i2c_client *cec;
  26. uint16_t rev;
  27. uint8_t current_page;
  28. int dpms;
  29. bool is_hdmi_sink;
  30. u8 vip_cntrl_0;
  31. u8 vip_cntrl_1;
  32. u8 vip_cntrl_2;
  33. struct tda998x_encoder_params params;
  34. };
  35. #define to_tda998x_priv(x) ((struct tda998x_priv *)to_encoder_slave(x)->slave_priv)
  36. /* The TDA9988 series of devices use a paged register scheme.. to simplify
  37. * things we encode the page # in upper bits of the register #. To read/
  38. * write a given register, we need to make sure CURPAGE register is set
  39. * appropriately. Which implies reads/writes are not atomic. Fun!
  40. */
  41. #define REG(page, addr) (((page) << 8) | (addr))
  42. #define REG2ADDR(reg) ((reg) & 0xff)
  43. #define REG2PAGE(reg) (((reg) >> 8) & 0xff)
  44. #define REG_CURPAGE 0xff /* write */
  45. /* Page 00h: General Control */
  46. #define REG_VERSION_LSB REG(0x00, 0x00) /* read */
  47. #define REG_MAIN_CNTRL0 REG(0x00, 0x01) /* read/write */
  48. # define MAIN_CNTRL0_SR (1 << 0)
  49. # define MAIN_CNTRL0_DECS (1 << 1)
  50. # define MAIN_CNTRL0_DEHS (1 << 2)
  51. # define MAIN_CNTRL0_CECS (1 << 3)
  52. # define MAIN_CNTRL0_CEHS (1 << 4)
  53. # define MAIN_CNTRL0_SCALER (1 << 7)
  54. #define REG_VERSION_MSB REG(0x00, 0x02) /* read */
  55. #define REG_SOFTRESET REG(0x00, 0x0a) /* write */
  56. # define SOFTRESET_AUDIO (1 << 0)
  57. # define SOFTRESET_I2C_MASTER (1 << 1)
  58. #define REG_DDC_DISABLE REG(0x00, 0x0b) /* read/write */
  59. #define REG_CCLK_ON REG(0x00, 0x0c) /* read/write */
  60. #define REG_I2C_MASTER REG(0x00, 0x0d) /* read/write */
  61. # define I2C_MASTER_DIS_MM (1 << 0)
  62. # define I2C_MASTER_DIS_FILT (1 << 1)
  63. # define I2C_MASTER_APP_STRT_LAT (1 << 2)
  64. #define REG_FEAT_POWERDOWN REG(0x00, 0x0e) /* read/write */
  65. # define FEAT_POWERDOWN_SPDIF (1 << 3)
  66. #define REG_INT_FLAGS_0 REG(0x00, 0x0f) /* read/write */
  67. #define REG_INT_FLAGS_1 REG(0x00, 0x10) /* read/write */
  68. #define REG_INT_FLAGS_2 REG(0x00, 0x11) /* read/write */
  69. # define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
  70. #define REG_ENA_ACLK REG(0x00, 0x16) /* read/write */
  71. #define REG_ENA_VP_0 REG(0x00, 0x18) /* read/write */
  72. #define REG_ENA_VP_1 REG(0x00, 0x19) /* read/write */
  73. #define REG_ENA_VP_2 REG(0x00, 0x1a) /* read/write */
  74. #define REG_ENA_AP REG(0x00, 0x1e) /* read/write */
  75. #define REG_VIP_CNTRL_0 REG(0x00, 0x20) /* write */
  76. # define VIP_CNTRL_0_MIRR_A (1 << 7)
  77. # define VIP_CNTRL_0_SWAP_A(x) (((x) & 7) << 4)
  78. # define VIP_CNTRL_0_MIRR_B (1 << 3)
  79. # define VIP_CNTRL_0_SWAP_B(x) (((x) & 7) << 0)
  80. #define REG_VIP_CNTRL_1 REG(0x00, 0x21) /* write */
  81. # define VIP_CNTRL_1_MIRR_C (1 << 7)
  82. # define VIP_CNTRL_1_SWAP_C(x) (((x) & 7) << 4)
  83. # define VIP_CNTRL_1_MIRR_D (1 << 3)
  84. # define VIP_CNTRL_1_SWAP_D(x) (((x) & 7) << 0)
  85. #define REG_VIP_CNTRL_2 REG(0x00, 0x22) /* write */
  86. # define VIP_CNTRL_2_MIRR_E (1 << 7)
  87. # define VIP_CNTRL_2_SWAP_E(x) (((x) & 7) << 4)
  88. # define VIP_CNTRL_2_MIRR_F (1 << 3)
  89. # define VIP_CNTRL_2_SWAP_F(x) (((x) & 7) << 0)
  90. #define REG_VIP_CNTRL_3 REG(0x00, 0x23) /* write */
  91. # define VIP_CNTRL_3_X_TGL (1 << 0)
  92. # define VIP_CNTRL_3_H_TGL (1 << 1)
  93. # define VIP_CNTRL_3_V_TGL (1 << 2)
  94. # define VIP_CNTRL_3_EMB (1 << 3)
  95. # define VIP_CNTRL_3_SYNC_DE (1 << 4)
  96. # define VIP_CNTRL_3_SYNC_HS (1 << 5)
  97. # define VIP_CNTRL_3_DE_INT (1 << 6)
  98. # define VIP_CNTRL_3_EDGE (1 << 7)
  99. #define REG_VIP_CNTRL_4 REG(0x00, 0x24) /* write */
  100. # define VIP_CNTRL_4_BLC(x) (((x) & 3) << 0)
  101. # define VIP_CNTRL_4_BLANKIT(x) (((x) & 3) << 2)
  102. # define VIP_CNTRL_4_CCIR656 (1 << 4)
  103. # define VIP_CNTRL_4_656_ALT (1 << 5)
  104. # define VIP_CNTRL_4_TST_656 (1 << 6)
  105. # define VIP_CNTRL_4_TST_PAT (1 << 7)
  106. #define REG_VIP_CNTRL_5 REG(0x00, 0x25) /* write */
  107. # define VIP_CNTRL_5_CKCASE (1 << 0)
  108. # define VIP_CNTRL_5_SP_CNT(x) (((x) & 3) << 1)
  109. #define REG_MUX_AP REG(0x00, 0x26) /* read/write */
  110. #define REG_MUX_VP_VIP_OUT REG(0x00, 0x27) /* read/write */
  111. #define REG_MAT_CONTRL REG(0x00, 0x80) /* write */
  112. # define MAT_CONTRL_MAT_SC(x) (((x) & 3) << 0)
  113. # define MAT_CONTRL_MAT_BP (1 << 2)
  114. #define REG_VIDFORMAT REG(0x00, 0xa0) /* write */
  115. #define REG_REFPIX_MSB REG(0x00, 0xa1) /* write */
  116. #define REG_REFPIX_LSB REG(0x00, 0xa2) /* write */
  117. #define REG_REFLINE_MSB REG(0x00, 0xa3) /* write */
  118. #define REG_REFLINE_LSB REG(0x00, 0xa4) /* write */
  119. #define REG_NPIX_MSB REG(0x00, 0xa5) /* write */
  120. #define REG_NPIX_LSB REG(0x00, 0xa6) /* write */
  121. #define REG_NLINE_MSB REG(0x00, 0xa7) /* write */
  122. #define REG_NLINE_LSB REG(0x00, 0xa8) /* write */
  123. #define REG_VS_LINE_STRT_1_MSB REG(0x00, 0xa9) /* write */
  124. #define REG_VS_LINE_STRT_1_LSB REG(0x00, 0xaa) /* write */
  125. #define REG_VS_PIX_STRT_1_MSB REG(0x00, 0xab) /* write */
  126. #define REG_VS_PIX_STRT_1_LSB REG(0x00, 0xac) /* write */
  127. #define REG_VS_LINE_END_1_MSB REG(0x00, 0xad) /* write */
  128. #define REG_VS_LINE_END_1_LSB REG(0x00, 0xae) /* write */
  129. #define REG_VS_PIX_END_1_MSB REG(0x00, 0xaf) /* write */
  130. #define REG_VS_PIX_END_1_LSB REG(0x00, 0xb0) /* write */
  131. #define REG_VS_PIX_STRT_2_MSB REG(0x00, 0xb3) /* write */
  132. #define REG_VS_PIX_STRT_2_LSB REG(0x00, 0xb4) /* write */
  133. #define REG_VS_PIX_END_2_MSB REG(0x00, 0xb7) /* write */
  134. #define REG_VS_PIX_END_2_LSB REG(0x00, 0xb8) /* write */
  135. #define REG_HS_PIX_START_MSB REG(0x00, 0xb9) /* write */
  136. #define REG_HS_PIX_START_LSB REG(0x00, 0xba) /* write */
  137. #define REG_HS_PIX_STOP_MSB REG(0x00, 0xbb) /* write */
  138. #define REG_HS_PIX_STOP_LSB REG(0x00, 0xbc) /* write */
  139. #define REG_VWIN_START_1_MSB REG(0x00, 0xbd) /* write */
  140. #define REG_VWIN_START_1_LSB REG(0x00, 0xbe) /* write */
  141. #define REG_VWIN_END_1_MSB REG(0x00, 0xbf) /* write */
  142. #define REG_VWIN_END_1_LSB REG(0x00, 0xc0) /* write */
  143. #define REG_DE_START_MSB REG(0x00, 0xc5) /* write */
  144. #define REG_DE_START_LSB REG(0x00, 0xc6) /* write */
  145. #define REG_DE_STOP_MSB REG(0x00, 0xc7) /* write */
  146. #define REG_DE_STOP_LSB REG(0x00, 0xc8) /* write */
  147. #define REG_TBG_CNTRL_0 REG(0x00, 0xca) /* write */
  148. # define TBG_CNTRL_0_FRAME_DIS (1 << 5)
  149. # define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
  150. # define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
  151. #define REG_TBG_CNTRL_1 REG(0x00, 0xcb) /* write */
  152. # define TBG_CNTRL_1_VH_TGL_0 (1 << 0)
  153. # define TBG_CNTRL_1_VH_TGL_1 (1 << 1)
  154. # define TBG_CNTRL_1_VH_TGL_2 (1 << 2)
  155. # define TBG_CNTRL_1_VHX_EXT_DE (1 << 3)
  156. # define TBG_CNTRL_1_VHX_EXT_HS (1 << 4)
  157. # define TBG_CNTRL_1_VHX_EXT_VS (1 << 5)
  158. # define TBG_CNTRL_1_DWIN_DIS (1 << 6)
  159. #define REG_ENABLE_SPACE REG(0x00, 0xd6) /* write */
  160. #define REG_HVF_CNTRL_0 REG(0x00, 0xe4) /* write */
  161. # define HVF_CNTRL_0_SM (1 << 7)
  162. # define HVF_CNTRL_0_RWB (1 << 6)
  163. # define HVF_CNTRL_0_PREFIL(x) (((x) & 3) << 2)
  164. # define HVF_CNTRL_0_INTPOL(x) (((x) & 3) << 0)
  165. #define REG_HVF_CNTRL_1 REG(0x00, 0xe5) /* write */
  166. # define HVF_CNTRL_1_FOR (1 << 0)
  167. # define HVF_CNTRL_1_YUVBLK (1 << 1)
  168. # define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
  169. # define HVF_CNTRL_1_PAD(x) (((x) & 3) << 4)
  170. # define HVF_CNTRL_1_SEMI_PLANAR (1 << 6)
  171. #define REG_RPT_CNTRL REG(0x00, 0xf0) /* write */
  172. #define REG_I2S_FORMAT REG(0x00, 0xfc) /* read/write */
  173. # define I2S_FORMAT(x) (((x) & 3) << 0)
  174. #define REG_AIP_CLKSEL REG(0x00, 0xfd) /* write */
  175. # define AIP_CLKSEL_FS(x) (((x) & 3) << 0)
  176. # define AIP_CLKSEL_CLK_POL(x) (((x) & 1) << 2)
  177. # define AIP_CLKSEL_AIP(x) (((x) & 7) << 3)
  178. /* Page 02h: PLL settings */
  179. #define REG_PLL_SERIAL_1 REG(0x02, 0x00) /* read/write */
  180. # define PLL_SERIAL_1_SRL_FDN (1 << 0)
  181. # define PLL_SERIAL_1_SRL_IZ(x) (((x) & 3) << 1)
  182. # define PLL_SERIAL_1_SRL_MAN_IZ (1 << 6)
  183. #define REG_PLL_SERIAL_2 REG(0x02, 0x01) /* read/write */
  184. # define PLL_SERIAL_2_SRL_NOSC(x) (((x) & 3) << 0)
  185. # define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
  186. #define REG_PLL_SERIAL_3 REG(0x02, 0x02) /* read/write */
  187. # define PLL_SERIAL_3_SRL_CCIR (1 << 0)
  188. # define PLL_SERIAL_3_SRL_DE (1 << 2)
  189. # define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
  190. #define REG_SERIALIZER REG(0x02, 0x03) /* read/write */
  191. #define REG_BUFFER_OUT REG(0x02, 0x04) /* read/write */
  192. #define REG_PLL_SCG1 REG(0x02, 0x05) /* read/write */
  193. #define REG_PLL_SCG2 REG(0x02, 0x06) /* read/write */
  194. #define REG_PLL_SCGN1 REG(0x02, 0x07) /* read/write */
  195. #define REG_PLL_SCGN2 REG(0x02, 0x08) /* read/write */
  196. #define REG_PLL_SCGR1 REG(0x02, 0x09) /* read/write */
  197. #define REG_PLL_SCGR2 REG(0x02, 0x0a) /* read/write */
  198. #define REG_AUDIO_DIV REG(0x02, 0x0e) /* read/write */
  199. # define AUDIO_DIV_SERCLK_1 0
  200. # define AUDIO_DIV_SERCLK_2 1
  201. # define AUDIO_DIV_SERCLK_4 2
  202. # define AUDIO_DIV_SERCLK_8 3
  203. # define AUDIO_DIV_SERCLK_16 4
  204. # define AUDIO_DIV_SERCLK_32 5
  205. #define REG_SEL_CLK REG(0x02, 0x11) /* read/write */
  206. # define SEL_CLK_SEL_CLK1 (1 << 0)
  207. # define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
  208. # define SEL_CLK_ENA_SC_CLK (1 << 3)
  209. #define REG_ANA_GENERAL REG(0x02, 0x12) /* read/write */
  210. /* Page 09h: EDID Control */
  211. #define REG_EDID_DATA_0 REG(0x09, 0x00) /* read */
  212. /* next 127 successive registers are the EDID block */
  213. #define REG_EDID_CTRL REG(0x09, 0xfa) /* read/write */
  214. #define REG_DDC_ADDR REG(0x09, 0xfb) /* read/write */
  215. #define REG_DDC_OFFS REG(0x09, 0xfc) /* read/write */
  216. #define REG_DDC_SEGM_ADDR REG(0x09, 0xfd) /* read/write */
  217. #define REG_DDC_SEGM REG(0x09, 0xfe) /* read/write */
  218. /* Page 10h: information frames and packets */
  219. #define REG_IF1_HB0 REG(0x10, 0x20) /* read/write */
  220. #define REG_IF2_HB0 REG(0x10, 0x40) /* read/write */
  221. #define REG_IF3_HB0 REG(0x10, 0x60) /* read/write */
  222. #define REG_IF4_HB0 REG(0x10, 0x80) /* read/write */
  223. #define REG_IF5_HB0 REG(0x10, 0xa0) /* read/write */
  224. /* Page 11h: audio settings and content info packets */
  225. #define REG_AIP_CNTRL_0 REG(0x11, 0x00) /* read/write */
  226. # define AIP_CNTRL_0_RST_FIFO (1 << 0)
  227. # define AIP_CNTRL_0_SWAP (1 << 1)
  228. # define AIP_CNTRL_0_LAYOUT (1 << 2)
  229. # define AIP_CNTRL_0_ACR_MAN (1 << 5)
  230. # define AIP_CNTRL_0_RST_CTS (1 << 6)
  231. #define REG_CA_I2S REG(0x11, 0x01) /* read/write */
  232. # define CA_I2S_CA_I2S(x) (((x) & 31) << 0)
  233. # define CA_I2S_HBR_CHSTAT (1 << 6)
  234. #define REG_LATENCY_RD REG(0x11, 0x04) /* read/write */
  235. #define REG_ACR_CTS_0 REG(0x11, 0x05) /* read/write */
  236. #define REG_ACR_CTS_1 REG(0x11, 0x06) /* read/write */
  237. #define REG_ACR_CTS_2 REG(0x11, 0x07) /* read/write */
  238. #define REG_ACR_N_0 REG(0x11, 0x08) /* read/write */
  239. #define REG_ACR_N_1 REG(0x11, 0x09) /* read/write */
  240. #define REG_ACR_N_2 REG(0x11, 0x0a) /* read/write */
  241. #define REG_CTS_N REG(0x11, 0x0c) /* read/write */
  242. # define CTS_N_K(x) (((x) & 7) << 0)
  243. # define CTS_N_M(x) (((x) & 3) << 4)
  244. #define REG_ENC_CNTRL REG(0x11, 0x0d) /* read/write */
  245. # define ENC_CNTRL_RST_ENC (1 << 0)
  246. # define ENC_CNTRL_RST_SEL (1 << 1)
  247. # define ENC_CNTRL_CTL_CODE(x) (((x) & 3) << 2)
  248. #define REG_DIP_FLAGS REG(0x11, 0x0e) /* read/write */
  249. # define DIP_FLAGS_ACR (1 << 0)
  250. # define DIP_FLAGS_GC (1 << 1)
  251. #define REG_DIP_IF_FLAGS REG(0x11, 0x0f) /* read/write */
  252. # define DIP_IF_FLAGS_IF1 (1 << 1)
  253. # define DIP_IF_FLAGS_IF2 (1 << 2)
  254. # define DIP_IF_FLAGS_IF3 (1 << 3)
  255. # define DIP_IF_FLAGS_IF4 (1 << 4)
  256. # define DIP_IF_FLAGS_IF5 (1 << 5)
  257. #define REG_CH_STAT_B(x) REG(0x11, 0x14 + (x)) /* read/write */
  258. /* Page 12h: HDCP and OTP */
  259. #define REG_TX3 REG(0x12, 0x9a) /* read/write */
  260. #define REG_TX4 REG(0x12, 0x9b) /* read/write */
  261. # define TX4_PD_RAM (1 << 1)
  262. #define REG_TX33 REG(0x12, 0xb8) /* read/write */
  263. # define TX33_HDMI (1 << 1)
  264. /* Page 13h: Gamut related metadata packets */
  265. /* CEC registers: (not paged)
  266. */
  267. #define REG_CEC_FRO_IM_CLK_CTRL 0xfb /* read/write */
  268. # define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
  269. # define CEC_FRO_IM_CLK_CTRL_ENA_OTP (1 << 6)
  270. # define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
  271. # define CEC_FRO_IM_CLK_CTRL_FRO_DIV (1 << 0)
  272. #define REG_CEC_RXSHPDLEV 0xfe /* read */
  273. # define CEC_RXSHPDLEV_RXSENS (1 << 0)
  274. # define CEC_RXSHPDLEV_HPD (1 << 1)
  275. #define REG_CEC_ENAMODS 0xff /* read/write */
  276. # define CEC_ENAMODS_DIS_FRO (1 << 6)
  277. # define CEC_ENAMODS_DIS_CCLK (1 << 5)
  278. # define CEC_ENAMODS_EN_RXSENS (1 << 2)
  279. # define CEC_ENAMODS_EN_HDMI (1 << 1)
  280. # define CEC_ENAMODS_EN_CEC (1 << 0)
  281. /* Device versions: */
  282. #define TDA9989N2 0x0101
  283. #define TDA19989 0x0201
  284. #define TDA19989N2 0x0202
  285. #define TDA19988 0x0301
  286. static void
  287. cec_write(struct drm_encoder *encoder, uint16_t addr, uint8_t val)
  288. {
  289. struct i2c_client *client = to_tda998x_priv(encoder)->cec;
  290. uint8_t buf[] = {addr, val};
  291. int ret;
  292. ret = i2c_master_send(client, buf, ARRAY_SIZE(buf));
  293. if (ret < 0)
  294. dev_err(&client->dev, "Error %d writing to cec:0x%x\n", ret, addr);
  295. }
  296. static uint8_t
  297. cec_read(struct drm_encoder *encoder, uint8_t addr)
  298. {
  299. struct i2c_client *client = to_tda998x_priv(encoder)->cec;
  300. uint8_t val;
  301. int ret;
  302. ret = i2c_master_send(client, &addr, sizeof(addr));
  303. if (ret < 0)
  304. goto fail;
  305. ret = i2c_master_recv(client, &val, sizeof(val));
  306. if (ret < 0)
  307. goto fail;
  308. return val;
  309. fail:
  310. dev_err(&client->dev, "Error %d reading from cec:0x%x\n", ret, addr);
  311. return 0;
  312. }
  313. static void
  314. set_page(struct drm_encoder *encoder, uint16_t reg)
  315. {
  316. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  317. if (REG2PAGE(reg) != priv->current_page) {
  318. struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
  319. uint8_t buf[] = {
  320. REG_CURPAGE, REG2PAGE(reg)
  321. };
  322. int ret = i2c_master_send(client, buf, sizeof(buf));
  323. if (ret < 0)
  324. dev_err(&client->dev, "Error %d writing to REG_CURPAGE\n", ret);
  325. priv->current_page = REG2PAGE(reg);
  326. }
  327. }
  328. static int
  329. reg_read_range(struct drm_encoder *encoder, uint16_t reg, char *buf, int cnt)
  330. {
  331. struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
  332. uint8_t addr = REG2ADDR(reg);
  333. int ret;
  334. set_page(encoder, reg);
  335. ret = i2c_master_send(client, &addr, sizeof(addr));
  336. if (ret < 0)
  337. goto fail;
  338. ret = i2c_master_recv(client, buf, cnt);
  339. if (ret < 0)
  340. goto fail;
  341. return ret;
  342. fail:
  343. dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
  344. return ret;
  345. }
  346. static void
  347. reg_write_range(struct drm_encoder *encoder, uint16_t reg, uint8_t *p, int cnt)
  348. {
  349. struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
  350. uint8_t buf[cnt+1];
  351. int ret;
  352. buf[0] = REG2ADDR(reg);
  353. memcpy(&buf[1], p, cnt);
  354. set_page(encoder, reg);
  355. ret = i2c_master_send(client, buf, cnt + 1);
  356. if (ret < 0)
  357. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  358. }
  359. static uint8_t
  360. reg_read(struct drm_encoder *encoder, uint16_t reg)
  361. {
  362. uint8_t val = 0;
  363. reg_read_range(encoder, reg, &val, sizeof(val));
  364. return val;
  365. }
  366. static void
  367. reg_write(struct drm_encoder *encoder, uint16_t reg, uint8_t val)
  368. {
  369. struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
  370. uint8_t buf[] = {REG2ADDR(reg), val};
  371. int ret;
  372. set_page(encoder, reg);
  373. ret = i2c_master_send(client, buf, ARRAY_SIZE(buf));
  374. if (ret < 0)
  375. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  376. }
  377. static void
  378. reg_write16(struct drm_encoder *encoder, uint16_t reg, uint16_t val)
  379. {
  380. struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
  381. uint8_t buf[] = {REG2ADDR(reg), val >> 8, val};
  382. int ret;
  383. set_page(encoder, reg);
  384. ret = i2c_master_send(client, buf, ARRAY_SIZE(buf));
  385. if (ret < 0)
  386. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  387. }
  388. static void
  389. reg_set(struct drm_encoder *encoder, uint16_t reg, uint8_t val)
  390. {
  391. reg_write(encoder, reg, reg_read(encoder, reg) | val);
  392. }
  393. static void
  394. reg_clear(struct drm_encoder *encoder, uint16_t reg, uint8_t val)
  395. {
  396. reg_write(encoder, reg, reg_read(encoder, reg) & ~val);
  397. }
  398. static void
  399. tda998x_reset(struct drm_encoder *encoder)
  400. {
  401. /* reset audio and i2c master: */
  402. reg_set(encoder, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
  403. msleep(50);
  404. reg_clear(encoder, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
  405. msleep(50);
  406. /* reset transmitter: */
  407. reg_set(encoder, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  408. reg_clear(encoder, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  409. /* PLL registers common configuration */
  410. reg_write(encoder, REG_PLL_SERIAL_1, 0x00);
  411. reg_write(encoder, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
  412. reg_write(encoder, REG_PLL_SERIAL_3, 0x00);
  413. reg_write(encoder, REG_SERIALIZER, 0x00);
  414. reg_write(encoder, REG_BUFFER_OUT, 0x00);
  415. reg_write(encoder, REG_PLL_SCG1, 0x00);
  416. reg_write(encoder, REG_AUDIO_DIV, AUDIO_DIV_SERCLK_8);
  417. reg_write(encoder, REG_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  418. reg_write(encoder, REG_PLL_SCGN1, 0xfa);
  419. reg_write(encoder, REG_PLL_SCGN2, 0x00);
  420. reg_write(encoder, REG_PLL_SCGR1, 0x5b);
  421. reg_write(encoder, REG_PLL_SCGR2, 0x00);
  422. reg_write(encoder, REG_PLL_SCG2, 0x10);
  423. /* Write the default value MUX register */
  424. reg_write(encoder, REG_MUX_VP_VIP_OUT, 0x24);
  425. }
  426. static uint8_t tda998x_cksum(uint8_t *buf, size_t bytes)
  427. {
  428. uint8_t sum = 0;
  429. while (bytes--)
  430. sum += *buf++;
  431. return (255 - sum) + 1;
  432. }
  433. #define HB(x) (x)
  434. #define PB(x) (HB(2) + 1 + (x))
  435. static void
  436. tda998x_write_if(struct drm_encoder *encoder, uint8_t bit, uint16_t addr,
  437. uint8_t *buf, size_t size)
  438. {
  439. buf[PB(0)] = tda998x_cksum(buf, size);
  440. reg_clear(encoder, REG_DIP_IF_FLAGS, bit);
  441. reg_write_range(encoder, addr, buf, size);
  442. reg_set(encoder, REG_DIP_IF_FLAGS, bit);
  443. }
  444. static void
  445. tda998x_write_aif(struct drm_encoder *encoder, struct tda998x_encoder_params *p)
  446. {
  447. uint8_t buf[PB(5) + 1];
  448. buf[HB(0)] = 0x84;
  449. buf[HB(1)] = 0x01;
  450. buf[HB(2)] = 10;
  451. buf[PB(0)] = 0;
  452. buf[PB(1)] = p->audio_frame[1] & 0x07; /* CC */
  453. buf[PB(2)] = p->audio_frame[2] & 0x1c; /* SF */
  454. buf[PB(4)] = p->audio_frame[4];
  455. buf[PB(5)] = p->audio_frame[5] & 0xf8; /* DM_INH + LSV */
  456. tda998x_write_if(encoder, DIP_IF_FLAGS_IF4, REG_IF4_HB0, buf,
  457. sizeof(buf));
  458. }
  459. static void
  460. tda998x_write_avi(struct drm_encoder *encoder, struct drm_display_mode *mode)
  461. {
  462. uint8_t buf[PB(13) + 1];
  463. memset(buf, 0, sizeof(buf));
  464. buf[HB(0)] = 0x82;
  465. buf[HB(1)] = 0x02;
  466. buf[HB(2)] = 13;
  467. buf[PB(4)] = drm_match_cea_mode(mode);
  468. tda998x_write_if(encoder, DIP_IF_FLAGS_IF2, REG_IF2_HB0, buf,
  469. sizeof(buf));
  470. }
  471. static void tda998x_audio_mute(struct drm_encoder *encoder, bool on)
  472. {
  473. if (on) {
  474. reg_set(encoder, REG_SOFTRESET, SOFTRESET_AUDIO);
  475. reg_clear(encoder, REG_SOFTRESET, SOFTRESET_AUDIO);
  476. reg_set(encoder, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  477. } else {
  478. reg_clear(encoder, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  479. }
  480. }
  481. static void
  482. tda998x_configure_audio(struct drm_encoder *encoder,
  483. struct drm_display_mode *mode, struct tda998x_encoder_params *p)
  484. {
  485. uint8_t buf[6], clksel_aip, clksel_fs, ca_i2s, cts_n, adiv;
  486. uint32_t n;
  487. /* Enable audio ports */
  488. reg_write(encoder, REG_ENA_AP, p->audio_cfg);
  489. reg_write(encoder, REG_ENA_ACLK, p->audio_clk_cfg);
  490. /* Set audio input source */
  491. switch (p->audio_format) {
  492. case AFMT_SPDIF:
  493. reg_write(encoder, REG_MUX_AP, 0x40);
  494. clksel_aip = AIP_CLKSEL_AIP(0);
  495. /* FS64SPDIF */
  496. clksel_fs = AIP_CLKSEL_FS(2);
  497. cts_n = CTS_N_M(3) | CTS_N_K(3);
  498. ca_i2s = 0;
  499. break;
  500. case AFMT_I2S:
  501. reg_write(encoder, REG_MUX_AP, 0x64);
  502. clksel_aip = AIP_CLKSEL_AIP(1);
  503. /* ACLK */
  504. clksel_fs = AIP_CLKSEL_FS(0);
  505. cts_n = CTS_N_M(3) | CTS_N_K(3);
  506. ca_i2s = CA_I2S_CA_I2S(0);
  507. break;
  508. }
  509. reg_write(encoder, REG_AIP_CLKSEL, clksel_aip);
  510. reg_clear(encoder, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT);
  511. /* Enable automatic CTS generation */
  512. reg_clear(encoder, REG_AIP_CNTRL_0, AIP_CNTRL_0_ACR_MAN);
  513. reg_write(encoder, REG_CTS_N, cts_n);
  514. /*
  515. * Audio input somehow depends on HDMI line rate which is
  516. * related to pixclk. Testing showed that modes with pixclk
  517. * >100MHz need a larger divider while <40MHz need the default.
  518. * There is no detailed info in the datasheet, so we just
  519. * assume 100MHz requires larger divider.
  520. */
  521. if (mode->clock > 100000)
  522. adiv = AUDIO_DIV_SERCLK_16;
  523. else
  524. adiv = AUDIO_DIV_SERCLK_8;
  525. reg_write(encoder, REG_AUDIO_DIV, adiv);
  526. /*
  527. * This is the approximate value of N, which happens to be
  528. * the recommended values for non-coherent clocks.
  529. */
  530. n = 128 * p->audio_sample_rate / 1000;
  531. /* Write the CTS and N values */
  532. buf[0] = 0x44;
  533. buf[1] = 0x42;
  534. buf[2] = 0x01;
  535. buf[3] = n;
  536. buf[4] = n >> 8;
  537. buf[5] = n >> 16;
  538. reg_write_range(encoder, REG_ACR_CTS_0, buf, 6);
  539. /* Set CTS clock reference */
  540. reg_write(encoder, REG_AIP_CLKSEL, clksel_aip | clksel_fs);
  541. /* Reset CTS generator */
  542. reg_set(encoder, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  543. reg_clear(encoder, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  544. /* Write the channel status */
  545. buf[0] = 0x04;
  546. buf[1] = 0x00;
  547. buf[2] = 0x00;
  548. buf[3] = 0xf1;
  549. reg_write_range(encoder, REG_CH_STAT_B(0), buf, 4);
  550. tda998x_audio_mute(encoder, true);
  551. mdelay(20);
  552. tda998x_audio_mute(encoder, false);
  553. /* Write the audio information packet */
  554. tda998x_write_aif(encoder, p);
  555. }
  556. /* DRM encoder functions */
  557. static void
  558. tda998x_encoder_set_config(struct drm_encoder *encoder, void *params)
  559. {
  560. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  561. struct tda998x_encoder_params *p = params;
  562. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) |
  563. (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) |
  564. VIP_CNTRL_0_SWAP_B(p->swap_b) |
  565. (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0);
  566. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) |
  567. (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) |
  568. VIP_CNTRL_1_SWAP_D(p->swap_d) |
  569. (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0);
  570. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) |
  571. (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) |
  572. VIP_CNTRL_2_SWAP_F(p->swap_f) |
  573. (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0);
  574. priv->params = *p;
  575. }
  576. static void
  577. tda998x_encoder_dpms(struct drm_encoder *encoder, int mode)
  578. {
  579. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  580. /* we only care about on or off: */
  581. if (mode != DRM_MODE_DPMS_ON)
  582. mode = DRM_MODE_DPMS_OFF;
  583. if (mode == priv->dpms)
  584. return;
  585. switch (mode) {
  586. case DRM_MODE_DPMS_ON:
  587. /* enable video ports, audio will be enabled later */
  588. reg_write(encoder, REG_ENA_VP_0, 0xff);
  589. reg_write(encoder, REG_ENA_VP_1, 0xff);
  590. reg_write(encoder, REG_ENA_VP_2, 0xff);
  591. /* set muxing after enabling ports: */
  592. reg_write(encoder, REG_VIP_CNTRL_0, priv->vip_cntrl_0);
  593. reg_write(encoder, REG_VIP_CNTRL_1, priv->vip_cntrl_1);
  594. reg_write(encoder, REG_VIP_CNTRL_2, priv->vip_cntrl_2);
  595. break;
  596. case DRM_MODE_DPMS_OFF:
  597. /* disable audio and video ports */
  598. reg_write(encoder, REG_ENA_AP, 0x00);
  599. reg_write(encoder, REG_ENA_VP_0, 0x00);
  600. reg_write(encoder, REG_ENA_VP_1, 0x00);
  601. reg_write(encoder, REG_ENA_VP_2, 0x00);
  602. break;
  603. }
  604. priv->dpms = mode;
  605. }
  606. static void
  607. tda998x_encoder_save(struct drm_encoder *encoder)
  608. {
  609. DBG("");
  610. }
  611. static void
  612. tda998x_encoder_restore(struct drm_encoder *encoder)
  613. {
  614. DBG("");
  615. }
  616. static bool
  617. tda998x_encoder_mode_fixup(struct drm_encoder *encoder,
  618. const struct drm_display_mode *mode,
  619. struct drm_display_mode *adjusted_mode)
  620. {
  621. return true;
  622. }
  623. static int
  624. tda998x_encoder_mode_valid(struct drm_encoder *encoder,
  625. struct drm_display_mode *mode)
  626. {
  627. return MODE_OK;
  628. }
  629. static void
  630. tda998x_encoder_mode_set(struct drm_encoder *encoder,
  631. struct drm_display_mode *mode,
  632. struct drm_display_mode *adjusted_mode)
  633. {
  634. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  635. uint16_t hs_start, hs_end, line_start, line_end;
  636. uint16_t vwin_start, vwin_end, de_start, de_end;
  637. uint16_t ref_pix, ref_line, pix_start2;
  638. uint8_t reg, div, rep;
  639. hs_start = mode->hsync_start - mode->hdisplay;
  640. hs_end = mode->hsync_end - mode->hdisplay;
  641. line_start = 1;
  642. line_end = 1 + mode->vsync_end - mode->vsync_start;
  643. vwin_start = mode->vtotal - mode->vsync_start;
  644. vwin_end = vwin_start + mode->vdisplay;
  645. de_start = mode->htotal - mode->hdisplay;
  646. de_end = mode->htotal;
  647. pix_start2 = 0;
  648. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  649. pix_start2 = (mode->htotal / 2) + hs_start;
  650. /* TODO how is this value calculated? It is 2 for all common
  651. * formats in the tables in out of tree nxp driver (assuming
  652. * I've properly deciphered their byzantine table system)
  653. */
  654. ref_line = 2;
  655. /* this might changes for other color formats from the CRTC: */
  656. ref_pix = 3 + hs_start;
  657. div = 148500 / mode->clock;
  658. DBG("clock=%d, div=%u", mode->clock, div);
  659. DBG("hs_start=%u, hs_end=%u, line_start=%u, line_end=%u",
  660. hs_start, hs_end, line_start, line_end);
  661. DBG("vwin_start=%u, vwin_end=%u, de_start=%u, de_end=%u",
  662. vwin_start, vwin_end, de_start, de_end);
  663. DBG("ref_line=%u, ref_pix=%u, pix_start2=%u",
  664. ref_line, ref_pix, pix_start2);
  665. /* mute the audio FIFO: */
  666. reg_set(encoder, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  667. /* set HDMI HDCP mode off: */
  668. reg_set(encoder, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
  669. reg_clear(encoder, REG_TX33, TX33_HDMI);
  670. reg_write(encoder, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
  671. /* no pre-filter or interpolator: */
  672. reg_write(encoder, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
  673. HVF_CNTRL_0_INTPOL(0));
  674. reg_write(encoder, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
  675. reg_write(encoder, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
  676. VIP_CNTRL_4_BLC(0));
  677. reg_clear(encoder, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR);
  678. reg_clear(encoder, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
  679. reg_clear(encoder, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_DE);
  680. reg_write(encoder, REG_SERIALIZER, 0);
  681. reg_write(encoder, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
  682. /* TODO enable pixel repeat for pixel rates less than 25Msamp/s */
  683. rep = 0;
  684. reg_write(encoder, REG_RPT_CNTRL, 0);
  685. reg_write(encoder, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
  686. SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  687. reg_write(encoder, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
  688. PLL_SERIAL_2_SRL_PR(rep));
  689. reg_write16(encoder, REG_VS_PIX_STRT_2_MSB, pix_start2);
  690. reg_write16(encoder, REG_VS_PIX_END_2_MSB, pix_start2);
  691. /* set color matrix bypass flag: */
  692. reg_set(encoder, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP);
  693. /* set BIAS tmds value: */
  694. reg_write(encoder, REG_ANA_GENERAL, 0x09);
  695. reg_clear(encoder, REG_TBG_CNTRL_0, TBG_CNTRL_0_SYNC_MTHD);
  696. reg_write(encoder, REG_VIP_CNTRL_3, 0);
  697. reg_set(encoder, REG_VIP_CNTRL_3, VIP_CNTRL_3_SYNC_HS);
  698. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  699. reg_set(encoder, REG_VIP_CNTRL_3, VIP_CNTRL_3_V_TGL);
  700. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  701. reg_set(encoder, REG_VIP_CNTRL_3, VIP_CNTRL_3_H_TGL);
  702. reg_write(encoder, REG_VIDFORMAT, 0x00);
  703. reg_write16(encoder, REG_NPIX_MSB, mode->htotal);
  704. reg_write16(encoder, REG_NLINE_MSB, mode->vtotal);
  705. reg_write16(encoder, REG_VS_LINE_STRT_1_MSB, line_start);
  706. reg_write16(encoder, REG_VS_LINE_END_1_MSB, line_end);
  707. reg_write16(encoder, REG_VS_PIX_STRT_1_MSB, hs_start);
  708. reg_write16(encoder, REG_VS_PIX_END_1_MSB, hs_start);
  709. reg_write16(encoder, REG_HS_PIX_START_MSB, hs_start);
  710. reg_write16(encoder, REG_HS_PIX_STOP_MSB, hs_end);
  711. reg_write16(encoder, REG_VWIN_START_1_MSB, vwin_start);
  712. reg_write16(encoder, REG_VWIN_END_1_MSB, vwin_end);
  713. reg_write16(encoder, REG_DE_START_MSB, de_start);
  714. reg_write16(encoder, REG_DE_STOP_MSB, de_end);
  715. if (priv->rev == TDA19988) {
  716. /* let incoming pixels fill the active space (if any) */
  717. reg_write(encoder, REG_ENABLE_SPACE, 0x01);
  718. }
  719. reg_write16(encoder, REG_REFPIX_MSB, ref_pix);
  720. reg_write16(encoder, REG_REFLINE_MSB, ref_line);
  721. reg = TBG_CNTRL_1_DWIN_DIS | /* HDCP off */
  722. TBG_CNTRL_1_VH_TGL_2;
  723. /*
  724. * It is questionable whether this is correct - the nxp driver
  725. * does not set VH_TGL_2 and the below for all display modes.
  726. */
  727. if (mode->flags & (DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC))
  728. reg |= TBG_CNTRL_1_VH_TGL_0;
  729. reg_set(encoder, REG_TBG_CNTRL_1, reg);
  730. /* must be last register set: */
  731. reg_clear(encoder, REG_TBG_CNTRL_0, TBG_CNTRL_0_SYNC_ONCE);
  732. /* Only setup the info frames if the sink is HDMI */
  733. if (priv->is_hdmi_sink) {
  734. /* We need to turn HDMI HDCP stuff on to get audio through */
  735. reg_clear(encoder, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
  736. reg_write(encoder, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
  737. reg_set(encoder, REG_TX33, TX33_HDMI);
  738. tda998x_write_avi(encoder, adjusted_mode);
  739. if (priv->params.audio_cfg)
  740. tda998x_configure_audio(encoder, adjusted_mode,
  741. &priv->params);
  742. }
  743. }
  744. static enum drm_connector_status
  745. tda998x_encoder_detect(struct drm_encoder *encoder,
  746. struct drm_connector *connector)
  747. {
  748. uint8_t val = cec_read(encoder, REG_CEC_RXSHPDLEV);
  749. return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
  750. connector_status_disconnected;
  751. }
  752. static int
  753. read_edid_block(struct drm_encoder *encoder, uint8_t *buf, int blk)
  754. {
  755. uint8_t offset, segptr;
  756. int ret, i;
  757. /* enable EDID read irq: */
  758. reg_set(encoder, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  759. offset = (blk & 1) ? 128 : 0;
  760. segptr = blk / 2;
  761. reg_write(encoder, REG_DDC_ADDR, 0xa0);
  762. reg_write(encoder, REG_DDC_OFFS, offset);
  763. reg_write(encoder, REG_DDC_SEGM_ADDR, 0x60);
  764. reg_write(encoder, REG_DDC_SEGM, segptr);
  765. /* enable reading EDID: */
  766. reg_write(encoder, REG_EDID_CTRL, 0x1);
  767. /* flag must be cleared by sw: */
  768. reg_write(encoder, REG_EDID_CTRL, 0x0);
  769. /* wait for block read to complete: */
  770. for (i = 100; i > 0; i--) {
  771. uint8_t val = reg_read(encoder, REG_INT_FLAGS_2);
  772. if (val & INT_FLAGS_2_EDID_BLK_RD)
  773. break;
  774. msleep(1);
  775. }
  776. if (i == 0)
  777. return -ETIMEDOUT;
  778. ret = reg_read_range(encoder, REG_EDID_DATA_0, buf, EDID_LENGTH);
  779. if (ret != EDID_LENGTH) {
  780. dev_err(encoder->dev->dev, "failed to read edid block %d: %d",
  781. blk, ret);
  782. return ret;
  783. }
  784. reg_clear(encoder, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  785. return 0;
  786. }
  787. static uint8_t *
  788. do_get_edid(struct drm_encoder *encoder)
  789. {
  790. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  791. int j = 0, valid_extensions = 0;
  792. uint8_t *block, *new;
  793. bool print_bad_edid = drm_debug & DRM_UT_KMS;
  794. if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
  795. return NULL;
  796. if (priv->rev == TDA19988)
  797. reg_clear(encoder, REG_TX4, TX4_PD_RAM);
  798. /* base block fetch */
  799. if (read_edid_block(encoder, block, 0))
  800. goto fail;
  801. if (!drm_edid_block_valid(block, 0, print_bad_edid))
  802. goto fail;
  803. /* if there's no extensions, we're done */
  804. if (block[0x7e] == 0)
  805. goto done;
  806. new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
  807. if (!new)
  808. goto fail;
  809. block = new;
  810. for (j = 1; j <= block[0x7e]; j++) {
  811. uint8_t *ext_block = block + (valid_extensions + 1) * EDID_LENGTH;
  812. if (read_edid_block(encoder, ext_block, j))
  813. goto fail;
  814. if (!drm_edid_block_valid(ext_block, j, print_bad_edid))
  815. goto fail;
  816. valid_extensions++;
  817. }
  818. if (valid_extensions != block[0x7e]) {
  819. block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
  820. block[0x7e] = valid_extensions;
  821. new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
  822. if (!new)
  823. goto fail;
  824. block = new;
  825. }
  826. done:
  827. if (priv->rev == TDA19988)
  828. reg_set(encoder, REG_TX4, TX4_PD_RAM);
  829. return block;
  830. fail:
  831. if (priv->rev == TDA19988)
  832. reg_set(encoder, REG_TX4, TX4_PD_RAM);
  833. dev_warn(encoder->dev->dev, "failed to read EDID\n");
  834. kfree(block);
  835. return NULL;
  836. }
  837. static int
  838. tda998x_encoder_get_modes(struct drm_encoder *encoder,
  839. struct drm_connector *connector)
  840. {
  841. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  842. struct edid *edid = (struct edid *)do_get_edid(encoder);
  843. int n = 0;
  844. if (edid) {
  845. drm_mode_connector_update_edid_property(connector, edid);
  846. n = drm_add_edid_modes(connector, edid);
  847. priv->is_hdmi_sink = drm_detect_hdmi_monitor(edid);
  848. kfree(edid);
  849. }
  850. return n;
  851. }
  852. static int
  853. tda998x_encoder_create_resources(struct drm_encoder *encoder,
  854. struct drm_connector *connector)
  855. {
  856. DBG("");
  857. return 0;
  858. }
  859. static int
  860. tda998x_encoder_set_property(struct drm_encoder *encoder,
  861. struct drm_connector *connector,
  862. struct drm_property *property,
  863. uint64_t val)
  864. {
  865. DBG("");
  866. return 0;
  867. }
  868. static void
  869. tda998x_encoder_destroy(struct drm_encoder *encoder)
  870. {
  871. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  872. drm_i2c_encoder_destroy(encoder);
  873. kfree(priv);
  874. }
  875. static struct drm_encoder_slave_funcs tda998x_encoder_funcs = {
  876. .set_config = tda998x_encoder_set_config,
  877. .destroy = tda998x_encoder_destroy,
  878. .dpms = tda998x_encoder_dpms,
  879. .save = tda998x_encoder_save,
  880. .restore = tda998x_encoder_restore,
  881. .mode_fixup = tda998x_encoder_mode_fixup,
  882. .mode_valid = tda998x_encoder_mode_valid,
  883. .mode_set = tda998x_encoder_mode_set,
  884. .detect = tda998x_encoder_detect,
  885. .get_modes = tda998x_encoder_get_modes,
  886. .create_resources = tda998x_encoder_create_resources,
  887. .set_property = tda998x_encoder_set_property,
  888. };
  889. /* I2C driver functions */
  890. static int
  891. tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
  892. {
  893. return 0;
  894. }
  895. static int
  896. tda998x_remove(struct i2c_client *client)
  897. {
  898. return 0;
  899. }
  900. static int
  901. tda998x_encoder_init(struct i2c_client *client,
  902. struct drm_device *dev,
  903. struct drm_encoder_slave *encoder_slave)
  904. {
  905. struct drm_encoder *encoder = &encoder_slave->base;
  906. struct tda998x_priv *priv;
  907. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  908. if (!priv)
  909. return -ENOMEM;
  910. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3);
  911. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1);
  912. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5);
  913. priv->current_page = 0;
  914. priv->cec = i2c_new_dummy(client->adapter, 0x34);
  915. priv->dpms = DRM_MODE_DPMS_OFF;
  916. encoder_slave->slave_priv = priv;
  917. encoder_slave->slave_funcs = &tda998x_encoder_funcs;
  918. /* wake up the device: */
  919. cec_write(encoder, REG_CEC_ENAMODS,
  920. CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
  921. tda998x_reset(encoder);
  922. /* read version: */
  923. priv->rev = reg_read(encoder, REG_VERSION_LSB) |
  924. reg_read(encoder, REG_VERSION_MSB) << 8;
  925. /* mask off feature bits: */
  926. priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */
  927. switch (priv->rev) {
  928. case TDA9989N2: dev_info(dev->dev, "found TDA9989 n2"); break;
  929. case TDA19989: dev_info(dev->dev, "found TDA19989"); break;
  930. case TDA19989N2: dev_info(dev->dev, "found TDA19989 n2"); break;
  931. case TDA19988: dev_info(dev->dev, "found TDA19988"); break;
  932. default:
  933. DBG("found unsupported device: %04x", priv->rev);
  934. goto fail;
  935. }
  936. /* after reset, enable DDC: */
  937. reg_write(encoder, REG_DDC_DISABLE, 0x00);
  938. /* set clock on DDC channel: */
  939. reg_write(encoder, REG_TX3, 39);
  940. /* if necessary, disable multi-master: */
  941. if (priv->rev == TDA19989)
  942. reg_set(encoder, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
  943. cec_write(encoder, REG_CEC_FRO_IM_CLK_CTRL,
  944. CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
  945. return 0;
  946. fail:
  947. /* if encoder_init fails, the encoder slave is never registered,
  948. * so cleanup here:
  949. */
  950. if (priv->cec)
  951. i2c_unregister_device(priv->cec);
  952. kfree(priv);
  953. encoder_slave->slave_priv = NULL;
  954. encoder_slave->slave_funcs = NULL;
  955. return -ENXIO;
  956. }
  957. static struct i2c_device_id tda998x_ids[] = {
  958. { "tda998x", 0 },
  959. { }
  960. };
  961. MODULE_DEVICE_TABLE(i2c, tda998x_ids);
  962. static struct drm_i2c_encoder_driver tda998x_driver = {
  963. .i2c_driver = {
  964. .probe = tda998x_probe,
  965. .remove = tda998x_remove,
  966. .driver = {
  967. .name = "tda998x",
  968. },
  969. .id_table = tda998x_ids,
  970. },
  971. .encoder_init = tda998x_encoder_init,
  972. };
  973. /* Module initialization */
  974. static int __init
  975. tda998x_init(void)
  976. {
  977. DBG("");
  978. return drm_i2c_encoder_register(THIS_MODULE, &tda998x_driver);
  979. }
  980. static void __exit
  981. tda998x_exit(void)
  982. {
  983. DBG("");
  984. drm_i2c_encoder_unregister(&tda998x_driver);
  985. }
  986. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  987. MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
  988. MODULE_LICENSE("GPL");
  989. module_init(tda998x_init);
  990. module_exit(tda998x_exit);