phy-twl4030-usb.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794
  1. /*
  2. * twl4030_usb - TWL4030 USB transceiver, talking to OMAP OTG controller
  3. *
  4. * Copyright (C) 2004-2007 Texas Instruments
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Contact: Felipe Balbi <felipe.balbi@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. * Current status:
  23. * - HS USB ULPI mode works.
  24. * - 3-pin mode support may be added in future.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/io.h>
  33. #include <linux/delay.h>
  34. #include <linux/usb/otg.h>
  35. #include <linux/usb/musb-omap.h>
  36. #include <linux/usb/ulpi.h>
  37. #include <linux/i2c/twl.h>
  38. #include <linux/regulator/consumer.h>
  39. #include <linux/err.h>
  40. #include <linux/slab.h>
  41. /* Register defines */
  42. #define MCPC_CTRL 0x30
  43. #define MCPC_CTRL_RTSOL (1 << 7)
  44. #define MCPC_CTRL_EXTSWR (1 << 6)
  45. #define MCPC_CTRL_EXTSWC (1 << 5)
  46. #define MCPC_CTRL_VOICESW (1 << 4)
  47. #define MCPC_CTRL_OUT64K (1 << 3)
  48. #define MCPC_CTRL_RTSCTSSW (1 << 2)
  49. #define MCPC_CTRL_HS_UART (1 << 0)
  50. #define MCPC_IO_CTRL 0x33
  51. #define MCPC_IO_CTRL_MICBIASEN (1 << 5)
  52. #define MCPC_IO_CTRL_CTS_NPU (1 << 4)
  53. #define MCPC_IO_CTRL_RXD_PU (1 << 3)
  54. #define MCPC_IO_CTRL_TXDTYP (1 << 2)
  55. #define MCPC_IO_CTRL_CTSTYP (1 << 1)
  56. #define MCPC_IO_CTRL_RTSTYP (1 << 0)
  57. #define MCPC_CTRL2 0x36
  58. #define MCPC_CTRL2_MCPC_CK_EN (1 << 0)
  59. #define OTHER_FUNC_CTRL 0x80
  60. #define OTHER_FUNC_CTRL_BDIS_ACON_EN (1 << 4)
  61. #define OTHER_FUNC_CTRL_FIVEWIRE_MODE (1 << 2)
  62. #define OTHER_IFC_CTRL 0x83
  63. #define OTHER_IFC_CTRL_OE_INT_EN (1 << 6)
  64. #define OTHER_IFC_CTRL_CEA2011_MODE (1 << 5)
  65. #define OTHER_IFC_CTRL_FSLSSERIALMODE_4PIN (1 << 4)
  66. #define OTHER_IFC_CTRL_HIZ_ULPI_60MHZ_OUT (1 << 3)
  67. #define OTHER_IFC_CTRL_HIZ_ULPI (1 << 2)
  68. #define OTHER_IFC_CTRL_ALT_INT_REROUTE (1 << 0)
  69. #define OTHER_INT_EN_RISE 0x86
  70. #define OTHER_INT_EN_FALL 0x89
  71. #define OTHER_INT_STS 0x8C
  72. #define OTHER_INT_LATCH 0x8D
  73. #define OTHER_INT_VB_SESS_VLD (1 << 7)
  74. #define OTHER_INT_DM_HI (1 << 6) /* not valid for "latch" reg */
  75. #define OTHER_INT_DP_HI (1 << 5) /* not valid for "latch" reg */
  76. #define OTHER_INT_BDIS_ACON (1 << 3) /* not valid for "fall" regs */
  77. #define OTHER_INT_MANU (1 << 1)
  78. #define OTHER_INT_ABNORMAL_STRESS (1 << 0)
  79. #define ID_STATUS 0x96
  80. #define ID_RES_FLOAT (1 << 4)
  81. #define ID_RES_440K (1 << 3)
  82. #define ID_RES_200K (1 << 2)
  83. #define ID_RES_102K (1 << 1)
  84. #define ID_RES_GND (1 << 0)
  85. #define POWER_CTRL 0xAC
  86. #define POWER_CTRL_OTG_ENAB (1 << 5)
  87. #define OTHER_IFC_CTRL2 0xAF
  88. #define OTHER_IFC_CTRL2_ULPI_STP_LOW (1 << 4)
  89. #define OTHER_IFC_CTRL2_ULPI_TXEN_POL (1 << 3)
  90. #define OTHER_IFC_CTRL2_ULPI_4PIN_2430 (1 << 2)
  91. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_MASK (3 << 0) /* bits 0 and 1 */
  92. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT1N (0 << 0)
  93. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT2N (1 << 0)
  94. #define REG_CTRL_EN 0xB2
  95. #define REG_CTRL_ERROR 0xB5
  96. #define ULPI_I2C_CONFLICT_INTEN (1 << 0)
  97. #define OTHER_FUNC_CTRL2 0xB8
  98. #define OTHER_FUNC_CTRL2_VBAT_TIMER_EN (1 << 0)
  99. /* following registers do not have separate _clr and _set registers */
  100. #define VBUS_DEBOUNCE 0xC0
  101. #define ID_DEBOUNCE 0xC1
  102. #define VBAT_TIMER 0xD3
  103. #define PHY_PWR_CTRL 0xFD
  104. #define PHY_PWR_PHYPWD (1 << 0)
  105. #define PHY_CLK_CTRL 0xFE
  106. #define PHY_CLK_CTRL_CLOCKGATING_EN (1 << 2)
  107. #define PHY_CLK_CTRL_CLK32K_EN (1 << 1)
  108. #define REQ_PHY_DPLL_CLK (1 << 0)
  109. #define PHY_CLK_CTRL_STS 0xFF
  110. #define PHY_DPLL_CLK (1 << 0)
  111. /* In module TWL_MODULE_PM_MASTER */
  112. #define STS_HW_CONDITIONS 0x0F
  113. /* In module TWL_MODULE_PM_RECEIVER */
  114. #define VUSB_DEDICATED1 0x7D
  115. #define VUSB_DEDICATED2 0x7E
  116. #define VUSB1V5_DEV_GRP 0x71
  117. #define VUSB1V5_TYPE 0x72
  118. #define VUSB1V5_REMAP 0x73
  119. #define VUSB1V8_DEV_GRP 0x74
  120. #define VUSB1V8_TYPE 0x75
  121. #define VUSB1V8_REMAP 0x76
  122. #define VUSB3V1_DEV_GRP 0x77
  123. #define VUSB3V1_TYPE 0x78
  124. #define VUSB3V1_REMAP 0x79
  125. /* In module TWL4030_MODULE_INTBR */
  126. #define PMBR1 0x0D
  127. #define GPIO_USB_4PIN_ULPI_2430C (3 << 0)
  128. struct twl4030_usb {
  129. struct usb_phy phy;
  130. struct device *dev;
  131. /* TWL4030 internal USB regulator supplies */
  132. struct regulator *usb1v5;
  133. struct regulator *usb1v8;
  134. struct regulator *usb3v1;
  135. /* for vbus reporting with irqs disabled */
  136. spinlock_t lock;
  137. /* pin configuration */
  138. enum twl4030_usb_mode usb_mode;
  139. int irq;
  140. enum omap_musb_vbus_id_status linkstat;
  141. bool vbus_supplied;
  142. u8 asleep;
  143. bool irq_enabled;
  144. struct delayed_work id_workaround_work;
  145. };
  146. /* internal define on top of container_of */
  147. #define phy_to_twl(x) container_of((x), struct twl4030_usb, phy)
  148. /*-------------------------------------------------------------------------*/
  149. static int twl4030_i2c_write_u8_verify(struct twl4030_usb *twl,
  150. u8 module, u8 data, u8 address)
  151. {
  152. u8 check;
  153. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  154. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  155. (check == data))
  156. return 0;
  157. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  158. 1, module, address, check, data);
  159. /* Failed once: Try again */
  160. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  161. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  162. (check == data))
  163. return 0;
  164. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  165. 2, module, address, check, data);
  166. /* Failed again: Return error */
  167. return -EBUSY;
  168. }
  169. #define twl4030_usb_write_verify(twl, address, data) \
  170. twl4030_i2c_write_u8_verify(twl, TWL_MODULE_USB, (data), (address))
  171. static inline int twl4030_usb_write(struct twl4030_usb *twl,
  172. u8 address, u8 data)
  173. {
  174. int ret = 0;
  175. ret = twl_i2c_write_u8(TWL_MODULE_USB, data, address);
  176. if (ret < 0)
  177. dev_dbg(twl->dev,
  178. "TWL4030:USB:Write[0x%x] Error %d\n", address, ret);
  179. return ret;
  180. }
  181. static inline int twl4030_readb(struct twl4030_usb *twl, u8 module, u8 address)
  182. {
  183. u8 data;
  184. int ret = 0;
  185. ret = twl_i2c_read_u8(module, &data, address);
  186. if (ret >= 0)
  187. ret = data;
  188. else
  189. dev_dbg(twl->dev,
  190. "TWL4030:readb[0x%x,0x%x] Error %d\n",
  191. module, address, ret);
  192. return ret;
  193. }
  194. static inline int twl4030_usb_read(struct twl4030_usb *twl, u8 address)
  195. {
  196. return twl4030_readb(twl, TWL_MODULE_USB, address);
  197. }
  198. /*-------------------------------------------------------------------------*/
  199. static inline int
  200. twl4030_usb_set_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  201. {
  202. return twl4030_usb_write(twl, ULPI_SET(reg), bits);
  203. }
  204. static inline int
  205. twl4030_usb_clear_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  206. {
  207. return twl4030_usb_write(twl, ULPI_CLR(reg), bits);
  208. }
  209. /*-------------------------------------------------------------------------*/
  210. static bool twl4030_is_driving_vbus(struct twl4030_usb *twl)
  211. {
  212. int ret;
  213. ret = twl4030_usb_read(twl, PHY_CLK_CTRL_STS);
  214. if (ret < 0 || !(ret & PHY_DPLL_CLK))
  215. /*
  216. * if clocks are off, registers are not updated,
  217. * but we can assume we don't drive VBUS in this case
  218. */
  219. return false;
  220. ret = twl4030_usb_read(twl, ULPI_OTG_CTRL);
  221. if (ret < 0)
  222. return false;
  223. return (ret & (ULPI_OTG_DRVVBUS | ULPI_OTG_CHRGVBUS)) ? true : false;
  224. }
  225. static enum omap_musb_vbus_id_status
  226. twl4030_usb_linkstat(struct twl4030_usb *twl)
  227. {
  228. int status;
  229. enum omap_musb_vbus_id_status linkstat = OMAP_MUSB_UNKNOWN;
  230. twl->vbus_supplied = false;
  231. /*
  232. * For ID/VBUS sensing, see manual section 15.4.8 ...
  233. * except when using only battery backup power, two
  234. * comparators produce VBUS_PRES and ID_PRES signals,
  235. * which don't match docs elsewhere. But ... BIT(7)
  236. * and BIT(2) of STS_HW_CONDITIONS, respectively, do
  237. * seem to match up. If either is true the USB_PRES
  238. * signal is active, the OTG module is activated, and
  239. * its interrupt may be raised (may wake the system).
  240. */
  241. status = twl4030_readb(twl, TWL_MODULE_PM_MASTER, STS_HW_CONDITIONS);
  242. if (status < 0)
  243. dev_err(twl->dev, "USB link status err %d\n", status);
  244. else if (status & (BIT(7) | BIT(2))) {
  245. if (status & BIT(7)) {
  246. if (twl4030_is_driving_vbus(twl))
  247. status &= ~BIT(7);
  248. else
  249. twl->vbus_supplied = true;
  250. }
  251. if (status & BIT(2))
  252. linkstat = OMAP_MUSB_ID_GROUND;
  253. else if (status & BIT(7))
  254. linkstat = OMAP_MUSB_VBUS_VALID;
  255. else
  256. linkstat = OMAP_MUSB_VBUS_OFF;
  257. } else {
  258. if (twl->linkstat != OMAP_MUSB_UNKNOWN)
  259. linkstat = OMAP_MUSB_VBUS_OFF;
  260. }
  261. dev_dbg(twl->dev, "HW_CONDITIONS 0x%02x/%d; link %d\n",
  262. status, status, linkstat);
  263. /* REVISIT this assumes host and peripheral controllers
  264. * are registered, and that both are active...
  265. */
  266. return linkstat;
  267. }
  268. static void twl4030_usb_set_mode(struct twl4030_usb *twl, int mode)
  269. {
  270. twl->usb_mode = mode;
  271. switch (mode) {
  272. case T2_USB_MODE_ULPI:
  273. twl4030_usb_clear_bits(twl, ULPI_IFC_CTRL,
  274. ULPI_IFC_CTRL_CARKITMODE);
  275. twl4030_usb_set_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  276. twl4030_usb_clear_bits(twl, ULPI_FUNC_CTRL,
  277. ULPI_FUNC_CTRL_XCVRSEL_MASK |
  278. ULPI_FUNC_CTRL_OPMODE_MASK);
  279. break;
  280. case -1:
  281. /* FIXME: power on defaults */
  282. break;
  283. default:
  284. dev_err(twl->dev, "unsupported T2 transceiver mode %d\n",
  285. mode);
  286. break;
  287. };
  288. }
  289. static void twl4030_i2c_access(struct twl4030_usb *twl, int on)
  290. {
  291. unsigned long timeout;
  292. int val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  293. if (val >= 0) {
  294. if (on) {
  295. /* enable DPLL to access PHY registers over I2C */
  296. val |= REQ_PHY_DPLL_CLK;
  297. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  298. (u8)val) < 0);
  299. timeout = jiffies + HZ;
  300. while (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  301. PHY_DPLL_CLK)
  302. && time_before(jiffies, timeout))
  303. udelay(10);
  304. if (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  305. PHY_DPLL_CLK))
  306. dev_err(twl->dev, "Timeout setting T2 HSUSB "
  307. "PHY DPLL clock\n");
  308. } else {
  309. /* let ULPI control the DPLL clock */
  310. val &= ~REQ_PHY_DPLL_CLK;
  311. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  312. (u8)val) < 0);
  313. }
  314. }
  315. }
  316. static void __twl4030_phy_power(struct twl4030_usb *twl, int on)
  317. {
  318. u8 pwr = twl4030_usb_read(twl, PHY_PWR_CTRL);
  319. if (on)
  320. pwr &= ~PHY_PWR_PHYPWD;
  321. else
  322. pwr |= PHY_PWR_PHYPWD;
  323. WARN_ON(twl4030_usb_write_verify(twl, PHY_PWR_CTRL, pwr) < 0);
  324. }
  325. static void twl4030_phy_power(struct twl4030_usb *twl, int on)
  326. {
  327. int ret;
  328. if (on) {
  329. ret = regulator_enable(twl->usb3v1);
  330. if (ret)
  331. dev_err(twl->dev, "Failed to enable usb3v1\n");
  332. ret = regulator_enable(twl->usb1v8);
  333. if (ret)
  334. dev_err(twl->dev, "Failed to enable usb1v8\n");
  335. /*
  336. * Disabling usb3v1 regulator (= writing 0 to VUSB3V1_DEV_GRP
  337. * in twl4030) resets the VUSB_DEDICATED2 register. This reset
  338. * enables VUSB3V1_SLEEP bit that remaps usb3v1 ACTIVE state to
  339. * SLEEP. We work around this by clearing the bit after usv3v1
  340. * is re-activated. This ensures that VUSB3V1 is really active.
  341. */
  342. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);
  343. ret = regulator_enable(twl->usb1v5);
  344. if (ret)
  345. dev_err(twl->dev, "Failed to enable usb1v5\n");
  346. __twl4030_phy_power(twl, 1);
  347. twl4030_usb_write(twl, PHY_CLK_CTRL,
  348. twl4030_usb_read(twl, PHY_CLK_CTRL) |
  349. (PHY_CLK_CTRL_CLOCKGATING_EN |
  350. PHY_CLK_CTRL_CLK32K_EN));
  351. } else {
  352. __twl4030_phy_power(twl, 0);
  353. regulator_disable(twl->usb1v5);
  354. regulator_disable(twl->usb1v8);
  355. regulator_disable(twl->usb3v1);
  356. }
  357. }
  358. static void twl4030_phy_suspend(struct twl4030_usb *twl, int controller_off)
  359. {
  360. if (twl->asleep)
  361. return;
  362. twl4030_phy_power(twl, 0);
  363. twl->asleep = 1;
  364. dev_dbg(twl->dev, "%s\n", __func__);
  365. }
  366. static void __twl4030_phy_resume(struct twl4030_usb *twl)
  367. {
  368. twl4030_phy_power(twl, 1);
  369. twl4030_i2c_access(twl, 1);
  370. twl4030_usb_set_mode(twl, twl->usb_mode);
  371. if (twl->usb_mode == T2_USB_MODE_ULPI)
  372. twl4030_i2c_access(twl, 0);
  373. }
  374. static void twl4030_phy_resume(struct twl4030_usb *twl)
  375. {
  376. if (!twl->asleep)
  377. return;
  378. __twl4030_phy_resume(twl);
  379. twl->asleep = 0;
  380. dev_dbg(twl->dev, "%s\n", __func__);
  381. /*
  382. * XXX When VBUS gets driven after musb goes to A mode,
  383. * ID_PRES related interrupts no longer arrive, why?
  384. * Register itself is updated fine though, so we must poll.
  385. */
  386. if (twl->linkstat == OMAP_MUSB_ID_GROUND) {
  387. cancel_delayed_work(&twl->id_workaround_work);
  388. schedule_delayed_work(&twl->id_workaround_work, HZ);
  389. }
  390. }
  391. static int twl4030_usb_ldo_init(struct twl4030_usb *twl)
  392. {
  393. /* Enable writing to power configuration registers */
  394. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG1,
  395. TWL4030_PM_MASTER_PROTECT_KEY);
  396. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG2,
  397. TWL4030_PM_MASTER_PROTECT_KEY);
  398. /* Keep VUSB3V1 LDO in sleep state until VBUS/ID change detected*/
  399. /*twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);*/
  400. /* input to VUSB3V1 LDO is from VBAT, not VBUS */
  401. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0x14, VUSB_DEDICATED1);
  402. /* Initialize 3.1V regulator */
  403. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_DEV_GRP);
  404. twl->usb3v1 = devm_regulator_get(twl->dev, "usb3v1");
  405. if (IS_ERR(twl->usb3v1))
  406. return -ENODEV;
  407. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_TYPE);
  408. /* Initialize 1.5V regulator */
  409. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_DEV_GRP);
  410. twl->usb1v5 = devm_regulator_get(twl->dev, "usb1v5");
  411. if (IS_ERR(twl->usb1v5))
  412. return -ENODEV;
  413. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_TYPE);
  414. /* Initialize 1.8V regulator */
  415. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_DEV_GRP);
  416. twl->usb1v8 = devm_regulator_get(twl->dev, "usb1v8");
  417. if (IS_ERR(twl->usb1v8))
  418. return -ENODEV;
  419. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_TYPE);
  420. /* disable access to power configuration registers */
  421. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, 0,
  422. TWL4030_PM_MASTER_PROTECT_KEY);
  423. return 0;
  424. }
  425. static ssize_t twl4030_usb_vbus_show(struct device *dev,
  426. struct device_attribute *attr, char *buf)
  427. {
  428. struct twl4030_usb *twl = dev_get_drvdata(dev);
  429. unsigned long flags;
  430. int ret = -EINVAL;
  431. spin_lock_irqsave(&twl->lock, flags);
  432. ret = sprintf(buf, "%s\n",
  433. twl->vbus_supplied ? "on" : "off");
  434. spin_unlock_irqrestore(&twl->lock, flags);
  435. return ret;
  436. }
  437. static DEVICE_ATTR(vbus, 0444, twl4030_usb_vbus_show, NULL);
  438. static irqreturn_t twl4030_usb_irq(int irq, void *_twl)
  439. {
  440. struct twl4030_usb *twl = _twl;
  441. enum omap_musb_vbus_id_status status;
  442. bool status_changed = false;
  443. status = twl4030_usb_linkstat(twl);
  444. spin_lock_irq(&twl->lock);
  445. if (status >= 0 && status != twl->linkstat) {
  446. twl->linkstat = status;
  447. status_changed = true;
  448. }
  449. spin_unlock_irq(&twl->lock);
  450. if (status_changed) {
  451. /* FIXME add a set_power() method so that B-devices can
  452. * configure the charger appropriately. It's not always
  453. * correct to consume VBUS power, and how much current to
  454. * consume is a function of the USB configuration chosen
  455. * by the host.
  456. *
  457. * REVISIT usb_gadget_vbus_connect(...) as needed, ditto
  458. * its disconnect() sibling, when changing to/from the
  459. * USB_LINK_VBUS state. musb_hdrc won't care until it
  460. * starts to handle softconnect right.
  461. */
  462. omap_musb_mailbox(status);
  463. }
  464. sysfs_notify(&twl->dev->kobj, NULL, "vbus");
  465. return IRQ_HANDLED;
  466. }
  467. static void twl4030_id_workaround_work(struct work_struct *work)
  468. {
  469. struct twl4030_usb *twl = container_of(work, struct twl4030_usb,
  470. id_workaround_work.work);
  471. enum omap_musb_vbus_id_status status;
  472. bool status_changed = false;
  473. status = twl4030_usb_linkstat(twl);
  474. spin_lock_irq(&twl->lock);
  475. if (status >= 0 && status != twl->linkstat) {
  476. twl->linkstat = status;
  477. status_changed = true;
  478. }
  479. spin_unlock_irq(&twl->lock);
  480. if (status_changed) {
  481. dev_dbg(twl->dev, "handle missing status change to %d\n",
  482. status);
  483. omap_musb_mailbox(status);
  484. }
  485. /* don't schedule during sleep - irq works right then */
  486. if (status == OMAP_MUSB_ID_GROUND && !twl->asleep) {
  487. cancel_delayed_work(&twl->id_workaround_work);
  488. schedule_delayed_work(&twl->id_workaround_work, HZ);
  489. }
  490. }
  491. static int twl4030_usb_phy_init(struct usb_phy *phy)
  492. {
  493. struct twl4030_usb *twl = phy_to_twl(phy);
  494. enum omap_musb_vbus_id_status status;
  495. /*
  496. * Start in sleep state, we'll get called through set_suspend()
  497. * callback when musb is runtime resumed and it's time to start.
  498. */
  499. __twl4030_phy_power(twl, 0);
  500. twl->asleep = 1;
  501. status = twl4030_usb_linkstat(twl);
  502. twl->linkstat = status;
  503. if (status == OMAP_MUSB_ID_GROUND || status == OMAP_MUSB_VBUS_VALID)
  504. omap_musb_mailbox(twl->linkstat);
  505. sysfs_notify(&twl->dev->kobj, NULL, "vbus");
  506. return 0;
  507. }
  508. static int twl4030_set_suspend(struct usb_phy *x, int suspend)
  509. {
  510. struct twl4030_usb *twl = phy_to_twl(x);
  511. if (suspend)
  512. twl4030_phy_suspend(twl, 1);
  513. else
  514. twl4030_phy_resume(twl);
  515. return 0;
  516. }
  517. static int twl4030_set_peripheral(struct usb_otg *otg,
  518. struct usb_gadget *gadget)
  519. {
  520. if (!otg)
  521. return -ENODEV;
  522. otg->gadget = gadget;
  523. if (!gadget)
  524. otg->phy->state = OTG_STATE_UNDEFINED;
  525. return 0;
  526. }
  527. static int twl4030_set_host(struct usb_otg *otg, struct usb_bus *host)
  528. {
  529. if (!otg)
  530. return -ENODEV;
  531. otg->host = host;
  532. if (!host)
  533. otg->phy->state = OTG_STATE_UNDEFINED;
  534. return 0;
  535. }
  536. static int twl4030_usb_probe(struct platform_device *pdev)
  537. {
  538. struct twl4030_usb_data *pdata = pdev->dev.platform_data;
  539. struct twl4030_usb *twl;
  540. int status, err;
  541. struct usb_otg *otg;
  542. struct device_node *np = pdev->dev.of_node;
  543. twl = devm_kzalloc(&pdev->dev, sizeof *twl, GFP_KERNEL);
  544. if (!twl)
  545. return -ENOMEM;
  546. if (np)
  547. of_property_read_u32(np, "usb_mode",
  548. (enum twl4030_usb_mode *)&twl->usb_mode);
  549. else if (pdata)
  550. twl->usb_mode = pdata->usb_mode;
  551. else {
  552. dev_err(&pdev->dev, "twl4030 initialized without pdata\n");
  553. return -EINVAL;
  554. }
  555. otg = devm_kzalloc(&pdev->dev, sizeof *otg, GFP_KERNEL);
  556. if (!otg)
  557. return -ENOMEM;
  558. twl->dev = &pdev->dev;
  559. twl->irq = platform_get_irq(pdev, 0);
  560. twl->vbus_supplied = false;
  561. twl->asleep = 1;
  562. twl->linkstat = OMAP_MUSB_UNKNOWN;
  563. twl->phy.dev = twl->dev;
  564. twl->phy.label = "twl4030";
  565. twl->phy.otg = otg;
  566. twl->phy.type = USB_PHY_TYPE_USB2;
  567. twl->phy.set_suspend = twl4030_set_suspend;
  568. twl->phy.init = twl4030_usb_phy_init;
  569. otg->phy = &twl->phy;
  570. otg->set_host = twl4030_set_host;
  571. otg->set_peripheral = twl4030_set_peripheral;
  572. /* init spinlock for workqueue */
  573. spin_lock_init(&twl->lock);
  574. INIT_DELAYED_WORK(&twl->id_workaround_work, twl4030_id_workaround_work);
  575. err = twl4030_usb_ldo_init(twl);
  576. if (err) {
  577. dev_err(&pdev->dev, "ldo init failed\n");
  578. return err;
  579. }
  580. usb_add_phy_dev(&twl->phy);
  581. platform_set_drvdata(pdev, twl);
  582. if (device_create_file(&pdev->dev, &dev_attr_vbus))
  583. dev_warn(&pdev->dev, "could not create sysfs file\n");
  584. /* Our job is to use irqs and status from the power module
  585. * to keep the transceiver disabled when nothing's connected.
  586. *
  587. * FIXME we actually shouldn't start enabling it until the
  588. * USB controller drivers have said they're ready, by calling
  589. * set_host() and/or set_peripheral() ... OTG_capable boards
  590. * need both handles, otherwise just one suffices.
  591. */
  592. twl->irq_enabled = true;
  593. status = devm_request_threaded_irq(twl->dev, twl->irq, NULL,
  594. twl4030_usb_irq, IRQF_TRIGGER_FALLING |
  595. IRQF_TRIGGER_RISING | IRQF_ONESHOT, "twl4030_usb", twl);
  596. if (status < 0) {
  597. dev_dbg(&pdev->dev, "can't get IRQ %d, err %d\n",
  598. twl->irq, status);
  599. return status;
  600. }
  601. dev_info(&pdev->dev, "Initialized TWL4030 USB module\n");
  602. return 0;
  603. }
  604. static int twl4030_usb_remove(struct platform_device *pdev)
  605. {
  606. struct twl4030_usb *twl = platform_get_drvdata(pdev);
  607. int val;
  608. cancel_delayed_work(&twl->id_workaround_work);
  609. device_remove_file(twl->dev, &dev_attr_vbus);
  610. /* set transceiver mode to power on defaults */
  611. twl4030_usb_set_mode(twl, -1);
  612. /* autogate 60MHz ULPI clock,
  613. * clear dpll clock request for i2c access,
  614. * disable 32KHz
  615. */
  616. val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  617. if (val >= 0) {
  618. val |= PHY_CLK_CTRL_CLOCKGATING_EN;
  619. val &= ~(PHY_CLK_CTRL_CLK32K_EN | REQ_PHY_DPLL_CLK);
  620. twl4030_usb_write(twl, PHY_CLK_CTRL, (u8)val);
  621. }
  622. /* disable complete OTG block */
  623. twl4030_usb_clear_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  624. if (!twl->asleep)
  625. twl4030_phy_power(twl, 0);
  626. return 0;
  627. }
  628. #ifdef CONFIG_OF
  629. static const struct of_device_id twl4030_usb_id_table[] = {
  630. { .compatible = "ti,twl4030-usb" },
  631. {}
  632. };
  633. MODULE_DEVICE_TABLE(of, twl4030_usb_id_table);
  634. #endif
  635. static struct platform_driver twl4030_usb_driver = {
  636. .probe = twl4030_usb_probe,
  637. .remove = twl4030_usb_remove,
  638. .driver = {
  639. .name = "twl4030_usb",
  640. .owner = THIS_MODULE,
  641. .of_match_table = of_match_ptr(twl4030_usb_id_table),
  642. },
  643. };
  644. static int __init twl4030_usb_init(void)
  645. {
  646. return platform_driver_register(&twl4030_usb_driver);
  647. }
  648. subsys_initcall(twl4030_usb_init);
  649. static void __exit twl4030_usb_exit(void)
  650. {
  651. platform_driver_unregister(&twl4030_usb_driver);
  652. }
  653. module_exit(twl4030_usb_exit);
  654. MODULE_ALIAS("platform:twl4030_usb");
  655. MODULE_AUTHOR("Texas Instruments, Inc, Nokia Corporation");
  656. MODULE_DESCRIPTION("TWL4030 USB transceiver driver");
  657. MODULE_LICENSE("GPL");