phy-samsung-usb.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /* linux/drivers/usb/phy/phy-samsung-usb.h
  2. *
  3. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Samsung USB-PHY transceiver; talks to S3C HS OTG controller, EHCI-S5P and
  7. * OHCI-EXYNOS controllers.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/usb/phy.h>
  19. /* Register definitions */
  20. #define SAMSUNG_PHYPWR (0x00)
  21. #define PHYPWR_NORMAL_MASK (0x19 << 0)
  22. #define PHYPWR_OTG_DISABLE (0x1 << 4)
  23. #define PHYPWR_ANALOG_POWERDOWN (0x1 << 3)
  24. #define PHYPWR_FORCE_SUSPEND (0x1 << 1)
  25. /* For Exynos4 */
  26. #define PHYPWR_NORMAL_MASK_PHY0 (0x39 << 0)
  27. #define PHYPWR_SLEEP_PHY0 (0x1 << 5)
  28. #define SAMSUNG_PHYCLK (0x04)
  29. #define PHYCLK_MODE_USB11 (0x1 << 6)
  30. #define PHYCLK_EXT_OSC (0x1 << 5)
  31. #define PHYCLK_COMMON_ON_N (0x1 << 4)
  32. #define PHYCLK_ID_PULL (0x1 << 2)
  33. #define PHYCLK_CLKSEL_MASK (0x3 << 0)
  34. #define PHYCLK_CLKSEL_48M (0x0 << 0)
  35. #define PHYCLK_CLKSEL_12M (0x2 << 0)
  36. #define PHYCLK_CLKSEL_24M (0x3 << 0)
  37. #define SAMSUNG_RSTCON (0x08)
  38. #define RSTCON_PHYLINK_SWRST (0x1 << 2)
  39. #define RSTCON_HLINK_SWRST (0x1 << 1)
  40. #define RSTCON_SWRST (0x1 << 0)
  41. /* EXYNOS4X12 */
  42. #define EXYNOS4X12_PHY_HSIC_CTRL0 (0x04)
  43. #define EXYNOS4X12_PHY_HSIC_CTRL1 (0x08)
  44. #define PHYPWR_NORMAL_MASK_HSIC1 (0x7 << 12)
  45. #define PHYPWR_NORMAL_MASK_HSIC0 (0x7 << 9)
  46. #define PHYPWR_NORMAL_MASK_PHY1 (0x7 << 6)
  47. #define RSTCON_HOSTPHY_SWRST (0xf << 3)
  48. /* EXYNOS5 */
  49. #define EXYNOS5_PHY_HOST_CTRL0 (0x00)
  50. #define HOST_CTRL0_PHYSWRSTALL (0x1 << 31)
  51. #define HOST_CTRL0_REFCLKSEL_MASK (0x3 << 19)
  52. #define HOST_CTRL0_REFCLKSEL_XTAL (0x0 << 19)
  53. #define HOST_CTRL0_REFCLKSEL_EXTL (0x1 << 19)
  54. #define HOST_CTRL0_REFCLKSEL_CLKCORE (0x2 << 19)
  55. #define HOST_CTRL0_FSEL_MASK (0x7 << 16)
  56. #define HOST_CTRL0_FSEL(_x) ((_x) << 16)
  57. #define FSEL_CLKSEL_50M (0x7)
  58. #define FSEL_CLKSEL_24M (0x5)
  59. #define FSEL_CLKSEL_20M (0x4)
  60. #define FSEL_CLKSEL_19200K (0x3)
  61. #define FSEL_CLKSEL_12M (0x2)
  62. #define FSEL_CLKSEL_10M (0x1)
  63. #define FSEL_CLKSEL_9600K (0x0)
  64. #define HOST_CTRL0_TESTBURNIN (0x1 << 11)
  65. #define HOST_CTRL0_RETENABLE (0x1 << 10)
  66. #define HOST_CTRL0_COMMONON_N (0x1 << 9)
  67. #define HOST_CTRL0_SIDDQ (0x1 << 6)
  68. #define HOST_CTRL0_FORCESLEEP (0x1 << 5)
  69. #define HOST_CTRL0_FORCESUSPEND (0x1 << 4)
  70. #define HOST_CTRL0_WORDINTERFACE (0x1 << 3)
  71. #define HOST_CTRL0_UTMISWRST (0x1 << 2)
  72. #define HOST_CTRL0_LINKSWRST (0x1 << 1)
  73. #define HOST_CTRL0_PHYSWRST (0x1 << 0)
  74. #define EXYNOS5_PHY_HOST_TUNE0 (0x04)
  75. #define EXYNOS5_PHY_HSIC_CTRL1 (0x10)
  76. #define EXYNOS5_PHY_HSIC_TUNE1 (0x14)
  77. #define EXYNOS5_PHY_HSIC_CTRL2 (0x20)
  78. #define EXYNOS5_PHY_HSIC_TUNE2 (0x24)
  79. #define HSIC_CTRL_REFCLKSEL_MASK (0x3 << 23)
  80. #define HSIC_CTRL_REFCLKSEL (0x2 << 23)
  81. #define HSIC_CTRL_REFCLKDIV_MASK (0x7f << 16)
  82. #define HSIC_CTRL_REFCLKDIV(_x) ((_x) << 16)
  83. #define HSIC_CTRL_REFCLKDIV_12 (0x24 << 16)
  84. #define HSIC_CTRL_REFCLKDIV_15 (0x1c << 16)
  85. #define HSIC_CTRL_REFCLKDIV_16 (0x1a << 16)
  86. #define HSIC_CTRL_REFCLKDIV_19_2 (0x15 << 16)
  87. #define HSIC_CTRL_REFCLKDIV_20 (0x14 << 16)
  88. #define HSIC_CTRL_SIDDQ (0x1 << 6)
  89. #define HSIC_CTRL_FORCESLEEP (0x1 << 5)
  90. #define HSIC_CTRL_FORCESUSPEND (0x1 << 4)
  91. #define HSIC_CTRL_WORDINTERFACE (0x1 << 3)
  92. #define HSIC_CTRL_UTMISWRST (0x1 << 2)
  93. #define HSIC_CTRL_PHYSWRST (0x1 << 0)
  94. #define EXYNOS5_PHY_HOST_EHCICTRL (0x30)
  95. #define HOST_EHCICTRL_ENAINCRXALIGN (0x1 << 29)
  96. #define HOST_EHCICTRL_ENAINCR4 (0x1 << 28)
  97. #define HOST_EHCICTRL_ENAINCR8 (0x1 << 27)
  98. #define HOST_EHCICTRL_ENAINCR16 (0x1 << 26)
  99. #define EXYNOS5_PHY_HOST_OHCICTRL (0x34)
  100. #define HOST_OHCICTRL_SUSPLGCY (0x1 << 3)
  101. #define HOST_OHCICTRL_APPSTARTCLK (0x1 << 2)
  102. #define HOST_OHCICTRL_CNTSEL (0x1 << 1)
  103. #define HOST_OHCICTRL_CLKCKTRST (0x1 << 0)
  104. #define EXYNOS5_PHY_OTG_SYS (0x38)
  105. #define OTG_SYS_PHYLINK_SWRESET (0x1 << 14)
  106. #define OTG_SYS_LINKSWRST_UOTG (0x1 << 13)
  107. #define OTG_SYS_PHY0_SWRST (0x1 << 12)
  108. #define OTG_SYS_REFCLKSEL_MASK (0x3 << 9)
  109. #define OTG_SYS_REFCLKSEL_XTAL (0x0 << 9)
  110. #define OTG_SYS_REFCLKSEL_EXTL (0x1 << 9)
  111. #define OTG_SYS_REFCLKSEL_CLKCORE (0x2 << 9)
  112. #define OTG_SYS_IDPULLUP_UOTG (0x1 << 8)
  113. #define OTG_SYS_COMMON_ON (0x1 << 7)
  114. #define OTG_SYS_FSEL_MASK (0x7 << 4)
  115. #define OTG_SYS_FSEL(_x) ((_x) << 4)
  116. #define OTG_SYS_FORCESLEEP (0x1 << 3)
  117. #define OTG_SYS_OTGDISABLE (0x1 << 2)
  118. #define OTG_SYS_SIDDQ_UOTG (0x1 << 1)
  119. #define OTG_SYS_FORCESUSPEND (0x1 << 0)
  120. #define EXYNOS5_PHY_OTG_TUNE (0x40)
  121. /* EXYNOS5: USB 3.0 DRD */
  122. #define EXYNOS5_DRD_LINKSYSTEM (0x04)
  123. #define LINKSYSTEM_FLADJ_MASK (0x3f << 1)
  124. #define LINKSYSTEM_FLADJ(_x) ((_x) << 1)
  125. #define LINKSYSTEM_XHCI_VERSION_CONTROL (0x1 << 27)
  126. #define EXYNOS5_DRD_PHYUTMI (0x08)
  127. #define PHYUTMI_OTGDISABLE (0x1 << 6)
  128. #define PHYUTMI_FORCESUSPEND (0x1 << 1)
  129. #define PHYUTMI_FORCESLEEP (0x1 << 0)
  130. #define EXYNOS5_DRD_PHYPIPE (0x0c)
  131. #define EXYNOS5_DRD_PHYCLKRST (0x10)
  132. #define PHYCLKRST_SSC_REFCLKSEL_MASK (0xff << 23)
  133. #define PHYCLKRST_SSC_REFCLKSEL(_x) ((_x) << 23)
  134. #define PHYCLKRST_SSC_RANGE_MASK (0x03 << 21)
  135. #define PHYCLKRST_SSC_RANGE(_x) ((_x) << 21)
  136. #define PHYCLKRST_SSC_EN (0x1 << 20)
  137. #define PHYCLKRST_REF_SSP_EN (0x1 << 19)
  138. #define PHYCLKRST_REF_CLKDIV2 (0x1 << 18)
  139. #define PHYCLKRST_MPLL_MULTIPLIER_MASK (0x7f << 11)
  140. #define PHYCLKRST_MPLL_MULTIPLIER_100MHZ_REF (0x19 << 11)
  141. #define PHYCLKRST_MPLL_MULTIPLIER_50M_REF (0x02 << 11)
  142. #define PHYCLKRST_MPLL_MULTIPLIER_24MHZ_REF (0x68 << 11)
  143. #define PHYCLKRST_MPLL_MULTIPLIER_20MHZ_REF (0x7d << 11)
  144. #define PHYCLKRST_MPLL_MULTIPLIER_19200KHZ_REF (0x02 << 11)
  145. #define PHYCLKRST_FSEL_MASK (0x3f << 5)
  146. #define PHYCLKRST_FSEL(_x) ((_x) << 5)
  147. #define PHYCLKRST_FSEL_PAD_100MHZ (0x27 << 5)
  148. #define PHYCLKRST_FSEL_PAD_24MHZ (0x2a << 5)
  149. #define PHYCLKRST_FSEL_PAD_20MHZ (0x31 << 5)
  150. #define PHYCLKRST_FSEL_PAD_19_2MHZ (0x38 << 5)
  151. #define PHYCLKRST_RETENABLEN (0x1 << 4)
  152. #define PHYCLKRST_REFCLKSEL_MASK (0x03 << 2)
  153. #define PHYCLKRST_REFCLKSEL_PAD_REFCLK (0x2 << 2)
  154. #define PHYCLKRST_REFCLKSEL_EXT_REFCLK (0x3 << 2)
  155. #define PHYCLKRST_PORTRESET (0x1 << 1)
  156. #define PHYCLKRST_COMMONONN (0x1 << 0)
  157. #define EXYNOS5_DRD_PHYREG0 (0x14)
  158. #define EXYNOS5_DRD_PHYREG1 (0x18)
  159. #define EXYNOS5_DRD_PHYPARAM0 (0x1c)
  160. #define PHYPARAM0_REF_USE_PAD (0x1 << 31)
  161. #define PHYPARAM0_REF_LOSLEVEL_MASK (0x1f << 26)
  162. #define PHYPARAM0_REF_LOSLEVEL (0x9 << 26)
  163. #define EXYNOS5_DRD_PHYPARAM1 (0x20)
  164. #define PHYPARAM1_PCS_TXDEEMPH_MASK (0x1f << 0)
  165. #define PHYPARAM1_PCS_TXDEEMPH (0x1c)
  166. #define EXYNOS5_DRD_PHYTERM (0x24)
  167. #define EXYNOS5_DRD_PHYTEST (0x28)
  168. #define PHYTEST_POWERDOWN_SSP (0x1 << 3)
  169. #define PHYTEST_POWERDOWN_HSP (0x1 << 2)
  170. #define EXYNOS5_DRD_PHYADP (0x2c)
  171. #define EXYNOS5_DRD_PHYBATCHG (0x30)
  172. #define PHYBATCHG_UTMI_CLKSEL (0x1 << 2)
  173. #define EXYNOS5_DRD_PHYRESUME (0x34)
  174. #define EXYNOS5_DRD_LINKPORT (0x44)
  175. #ifndef MHZ
  176. #define MHZ (1000*1000)
  177. #endif
  178. #ifndef KHZ
  179. #define KHZ (1000)
  180. #endif
  181. #define EXYNOS_USBHOST_PHY_CTRL_OFFSET (0x4)
  182. #define S3C64XX_USBPHY_ENABLE (0x1 << 16)
  183. #define EXYNOS_USBPHY_ENABLE (0x1 << 0)
  184. #define EXYNOS_USB20PHY_CFG_HOST_LINK (0x1 << 0)
  185. enum samsung_cpu_type {
  186. TYPE_S3C64XX,
  187. TYPE_EXYNOS4210,
  188. TYPE_EXYNOS4X12,
  189. TYPE_EXYNOS5250,
  190. };
  191. struct samsung_usbphy;
  192. /*
  193. * struct samsung_usbphy_drvdata - driver data for various SoC variants
  194. * @cpu_type: machine identifier
  195. * @devphy_en_mask: device phy enable mask for PHY CONTROL register
  196. * @hostphy_en_mask: host phy enable mask for PHY CONTROL register
  197. * @devphy_reg_offset: offset to DEVICE PHY CONTROL register from
  198. * mapped address of system controller.
  199. * @hostphy_reg_offset: offset to HOST PHY CONTROL register from
  200. * mapped address of system controller.
  201. *
  202. * Here we have a separate mask for device type phy.
  203. * Having different masks for host and device type phy helps
  204. * in setting independent masks in case of SoCs like S5PV210,
  205. * in which PHY0 and PHY1 enable bits belong to same register
  206. * placed at position 0 and 1 respectively.
  207. * Although for newer SoCs like exynos these bits belong to
  208. * different registers altogether placed at position 0.
  209. */
  210. struct samsung_usbphy_drvdata {
  211. int cpu_type;
  212. int devphy_en_mask;
  213. int hostphy_en_mask;
  214. u32 devphy_reg_offset;
  215. u32 hostphy_reg_offset;
  216. int (*rate_to_clksel)(struct samsung_usbphy *, unsigned long);
  217. void (*set_isolation)(struct samsung_usbphy *, bool);
  218. void (*phy_enable)(struct samsung_usbphy *);
  219. void (*phy_disable)(struct samsung_usbphy *);
  220. };
  221. /*
  222. * struct samsung_usbphy - transceiver driver state
  223. * @phy: transceiver structure
  224. * @plat: platform data
  225. * @dev: The parent device supplied to the probe function
  226. * @clk: usb phy clock
  227. * @regs: usb phy controller registers memory base
  228. * @pmuregs: USB device PHY_CONTROL register memory base
  229. * @sysreg: USB2.0 PHY_CFG register memory base
  230. * @ref_clk_freq: reference clock frequency selection
  231. * @drv_data: driver data available for different SoCs
  232. * @phy_type: Samsung SoCs specific phy types: #HOST
  233. * #DEVICE
  234. * @phy_usage: usage count for phy
  235. * @lock: lock for phy operations
  236. */
  237. struct samsung_usbphy {
  238. struct usb_phy phy;
  239. struct samsung_usbphy_data *plat;
  240. struct device *dev;
  241. struct clk *clk;
  242. void __iomem *regs;
  243. void __iomem *pmuregs;
  244. void __iomem *sysreg;
  245. int ref_clk_freq;
  246. const struct samsung_usbphy_drvdata *drv_data;
  247. enum samsung_usb_phy_type phy_type;
  248. atomic_t phy_usage;
  249. spinlock_t lock;
  250. };
  251. #define phy_to_sphy(x) container_of((x), struct samsung_usbphy, phy)
  252. static const struct of_device_id samsung_usbphy_dt_match[];
  253. static inline const struct samsung_usbphy_drvdata
  254. *samsung_usbphy_get_driver_data(struct platform_device *pdev)
  255. {
  256. if (pdev->dev.of_node) {
  257. const struct of_device_id *match;
  258. match = of_match_node(samsung_usbphy_dt_match,
  259. pdev->dev.of_node);
  260. return match->data;
  261. }
  262. return (struct samsung_usbphy_drvdata *)
  263. platform_get_device_id(pdev)->driver_data;
  264. }
  265. extern int samsung_usbphy_parse_dt(struct samsung_usbphy *sphy);
  266. extern void samsung_usbphy_set_isolation_4210(struct samsung_usbphy *sphy,
  267. bool on);
  268. extern void samsung_usbphy_cfg_sel(struct samsung_usbphy *sphy);
  269. extern int samsung_usbphy_set_type(struct usb_phy *phy,
  270. enum samsung_usb_phy_type phy_type);
  271. extern int samsung_usbphy_get_refclk_freq(struct samsung_usbphy *sphy);
  272. extern int samsung_usbphy_rate_to_clksel_64xx(struct samsung_usbphy *sphy,
  273. unsigned long rate);
  274. extern int samsung_usbphy_rate_to_clksel_4x12(struct samsung_usbphy *sphy,
  275. unsigned long rate);