imx21-hcd.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942
  1. /*
  2. * USB Host Controller Driver for IMX21
  3. *
  4. * Copyright (C) 2006 Loping Dog Embedded Systems
  5. * Copyright (C) 2009 Martin Fuzzey
  6. * Originally written by Jay Monkman <jtm@lopingdog.com>
  7. * Ported to 2.6.30, debugged and enhanced by Martin Fuzzey
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  16. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  17. * for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software Foundation,
  21. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. */
  23. /*
  24. * The i.MX21 USB hardware contains
  25. * * 32 transfer descriptors (called ETDs)
  26. * * 4Kb of Data memory
  27. *
  28. * The data memory is shared between the host and function controllers
  29. * (but this driver only supports the host controller)
  30. *
  31. * So setting up a transfer involves:
  32. * * Allocating a ETD
  33. * * Fill in ETD with appropriate information
  34. * * Allocating data memory (and putting the offset in the ETD)
  35. * * Activate the ETD
  36. * * Get interrupt when done.
  37. *
  38. * An ETD is assigned to each active endpoint.
  39. *
  40. * Low resource (ETD and Data memory) situations are handled differently for
  41. * isochronous and non insosynchronous transactions :
  42. *
  43. * Non ISOC transfers are queued if either ETDs or Data memory are unavailable
  44. *
  45. * ISOC transfers use 2 ETDs per endpoint to achieve double buffering.
  46. * They allocate both ETDs and Data memory during URB submission
  47. * (and fail if unavailable).
  48. */
  49. #include <linux/clk.h>
  50. #include <linux/io.h>
  51. #include <linux/kernel.h>
  52. #include <linux/list.h>
  53. #include <linux/platform_device.h>
  54. #include <linux/slab.h>
  55. #include <linux/usb.h>
  56. #include <linux/usb/hcd.h>
  57. #include <linux/dma-mapping.h>
  58. #include <linux/module.h>
  59. #include "imx21-hcd.h"
  60. #ifdef DEBUG
  61. #define DEBUG_LOG_FRAME(imx21, etd, event) \
  62. (etd)->event##_frame = readl((imx21)->regs + USBH_FRMNUB)
  63. #else
  64. #define DEBUG_LOG_FRAME(imx21, etd, event) do { } while (0)
  65. #endif
  66. static const char hcd_name[] = "imx21-hcd";
  67. static inline struct imx21 *hcd_to_imx21(struct usb_hcd *hcd)
  68. {
  69. return (struct imx21 *)hcd->hcd_priv;
  70. }
  71. /* =========================================== */
  72. /* Hardware access helpers */
  73. /* =========================================== */
  74. static inline void set_register_bits(struct imx21 *imx21, u32 offset, u32 mask)
  75. {
  76. void __iomem *reg = imx21->regs + offset;
  77. writel(readl(reg) | mask, reg);
  78. }
  79. static inline void clear_register_bits(struct imx21 *imx21,
  80. u32 offset, u32 mask)
  81. {
  82. void __iomem *reg = imx21->regs + offset;
  83. writel(readl(reg) & ~mask, reg);
  84. }
  85. static inline void clear_toggle_bit(struct imx21 *imx21, u32 offset, u32 mask)
  86. {
  87. void __iomem *reg = imx21->regs + offset;
  88. if (readl(reg) & mask)
  89. writel(mask, reg);
  90. }
  91. static inline void set_toggle_bit(struct imx21 *imx21, u32 offset, u32 mask)
  92. {
  93. void __iomem *reg = imx21->regs + offset;
  94. if (!(readl(reg) & mask))
  95. writel(mask, reg);
  96. }
  97. static void etd_writel(struct imx21 *imx21, int etd_num, int dword, u32 value)
  98. {
  99. writel(value, imx21->regs + USB_ETD_DWORD(etd_num, dword));
  100. }
  101. static u32 etd_readl(struct imx21 *imx21, int etd_num, int dword)
  102. {
  103. return readl(imx21->regs + USB_ETD_DWORD(etd_num, dword));
  104. }
  105. static inline int wrap_frame(int counter)
  106. {
  107. return counter & 0xFFFF;
  108. }
  109. static inline int frame_after(int frame, int after)
  110. {
  111. /* handle wrapping like jiffies time_afer */
  112. return (s16)((s16)after - (s16)frame) < 0;
  113. }
  114. static int imx21_hc_get_frame(struct usb_hcd *hcd)
  115. {
  116. struct imx21 *imx21 = hcd_to_imx21(hcd);
  117. return wrap_frame(readl(imx21->regs + USBH_FRMNUB));
  118. }
  119. static inline bool unsuitable_for_dma(dma_addr_t addr)
  120. {
  121. return (addr & 3) != 0;
  122. }
  123. #include "imx21-dbg.c"
  124. static void nonisoc_urb_completed_for_etd(
  125. struct imx21 *imx21, struct etd_priv *etd, int status);
  126. static void schedule_nonisoc_etd(struct imx21 *imx21, struct urb *urb);
  127. static void free_dmem(struct imx21 *imx21, struct etd_priv *etd);
  128. /* =========================================== */
  129. /* ETD management */
  130. /* =========================================== */
  131. static int alloc_etd(struct imx21 *imx21)
  132. {
  133. int i;
  134. struct etd_priv *etd = imx21->etd;
  135. for (i = 0; i < USB_NUM_ETD; i++, etd++) {
  136. if (etd->alloc == 0) {
  137. memset(etd, 0, sizeof(imx21->etd[0]));
  138. etd->alloc = 1;
  139. debug_etd_allocated(imx21);
  140. return i;
  141. }
  142. }
  143. return -1;
  144. }
  145. static void disactivate_etd(struct imx21 *imx21, int num)
  146. {
  147. int etd_mask = (1 << num);
  148. struct etd_priv *etd = &imx21->etd[num];
  149. writel(etd_mask, imx21->regs + USBH_ETDENCLR);
  150. clear_register_bits(imx21, USBH_ETDDONEEN, etd_mask);
  151. writel(etd_mask, imx21->regs + USB_ETDDMACHANLCLR);
  152. clear_toggle_bit(imx21, USBH_ETDDONESTAT, etd_mask);
  153. etd->active_count = 0;
  154. DEBUG_LOG_FRAME(imx21, etd, disactivated);
  155. }
  156. static void reset_etd(struct imx21 *imx21, int num)
  157. {
  158. struct etd_priv *etd = imx21->etd + num;
  159. int i;
  160. disactivate_etd(imx21, num);
  161. for (i = 0; i < 4; i++)
  162. etd_writel(imx21, num, i, 0);
  163. etd->urb = NULL;
  164. etd->ep = NULL;
  165. etd->td = NULL;
  166. etd->bounce_buffer = NULL;
  167. }
  168. static void free_etd(struct imx21 *imx21, int num)
  169. {
  170. if (num < 0)
  171. return;
  172. if (num >= USB_NUM_ETD) {
  173. dev_err(imx21->dev, "BAD etd=%d!\n", num);
  174. return;
  175. }
  176. if (imx21->etd[num].alloc == 0) {
  177. dev_err(imx21->dev, "ETD %d already free!\n", num);
  178. return;
  179. }
  180. debug_etd_freed(imx21);
  181. reset_etd(imx21, num);
  182. memset(&imx21->etd[num], 0, sizeof(imx21->etd[0]));
  183. }
  184. static void setup_etd_dword0(struct imx21 *imx21,
  185. int etd_num, struct urb *urb, u8 dir, u16 maxpacket)
  186. {
  187. etd_writel(imx21, etd_num, 0,
  188. ((u32) usb_pipedevice(urb->pipe)) << DW0_ADDRESS |
  189. ((u32) usb_pipeendpoint(urb->pipe) << DW0_ENDPNT) |
  190. ((u32) dir << DW0_DIRECT) |
  191. ((u32) ((urb->dev->speed == USB_SPEED_LOW) ?
  192. 1 : 0) << DW0_SPEED) |
  193. ((u32) fmt_urb_to_etd[usb_pipetype(urb->pipe)] << DW0_FORMAT) |
  194. ((u32) maxpacket << DW0_MAXPKTSIZ));
  195. }
  196. /**
  197. * Copy buffer to data controller data memory.
  198. * We cannot use memcpy_toio() because the hardware requires 32bit writes
  199. */
  200. static void copy_to_dmem(
  201. struct imx21 *imx21, int dmem_offset, void *src, int count)
  202. {
  203. void __iomem *dmem = imx21->regs + USBOTG_DMEM + dmem_offset;
  204. u32 word = 0;
  205. u8 *p = src;
  206. int byte = 0;
  207. int i;
  208. for (i = 0; i < count; i++) {
  209. byte = i % 4;
  210. word += (*p++ << (byte * 8));
  211. if (byte == 3) {
  212. writel(word, dmem);
  213. dmem += 4;
  214. word = 0;
  215. }
  216. }
  217. if (count && byte != 3)
  218. writel(word, dmem);
  219. }
  220. static void activate_etd(struct imx21 *imx21, int etd_num, u8 dir)
  221. {
  222. u32 etd_mask = 1 << etd_num;
  223. struct etd_priv *etd = &imx21->etd[etd_num];
  224. if (etd->dma_handle && unsuitable_for_dma(etd->dma_handle)) {
  225. /* For non aligned isoc the condition below is always true */
  226. if (etd->len <= etd->dmem_size) {
  227. /* Fits into data memory, use PIO */
  228. if (dir != TD_DIR_IN) {
  229. copy_to_dmem(imx21,
  230. etd->dmem_offset,
  231. etd->cpu_buffer, etd->len);
  232. }
  233. etd->dma_handle = 0;
  234. } else {
  235. /* Too big for data memory, use bounce buffer */
  236. enum dma_data_direction dmadir;
  237. if (dir == TD_DIR_IN) {
  238. dmadir = DMA_FROM_DEVICE;
  239. etd->bounce_buffer = kmalloc(etd->len,
  240. GFP_ATOMIC);
  241. } else {
  242. dmadir = DMA_TO_DEVICE;
  243. etd->bounce_buffer = kmemdup(etd->cpu_buffer,
  244. etd->len,
  245. GFP_ATOMIC);
  246. }
  247. if (!etd->bounce_buffer) {
  248. dev_err(imx21->dev, "failed bounce alloc\n");
  249. goto err_bounce_alloc;
  250. }
  251. etd->dma_handle =
  252. dma_map_single(imx21->dev,
  253. etd->bounce_buffer,
  254. etd->len,
  255. dmadir);
  256. if (dma_mapping_error(imx21->dev, etd->dma_handle)) {
  257. dev_err(imx21->dev, "failed bounce map\n");
  258. goto err_bounce_map;
  259. }
  260. }
  261. }
  262. clear_toggle_bit(imx21, USBH_ETDDONESTAT, etd_mask);
  263. set_register_bits(imx21, USBH_ETDDONEEN, etd_mask);
  264. clear_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
  265. clear_toggle_bit(imx21, USBH_YFILLSTAT, etd_mask);
  266. if (etd->dma_handle) {
  267. set_register_bits(imx21, USB_ETDDMACHANLCLR, etd_mask);
  268. clear_toggle_bit(imx21, USBH_XBUFSTAT, etd_mask);
  269. clear_toggle_bit(imx21, USBH_YBUFSTAT, etd_mask);
  270. writel(etd->dma_handle, imx21->regs + USB_ETDSMSA(etd_num));
  271. set_register_bits(imx21, USB_ETDDMAEN, etd_mask);
  272. } else {
  273. if (dir != TD_DIR_IN) {
  274. /* need to set for ZLP and PIO */
  275. set_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
  276. set_toggle_bit(imx21, USBH_YFILLSTAT, etd_mask);
  277. }
  278. }
  279. DEBUG_LOG_FRAME(imx21, etd, activated);
  280. #ifdef DEBUG
  281. if (!etd->active_count) {
  282. int i;
  283. etd->activated_frame = readl(imx21->regs + USBH_FRMNUB);
  284. etd->disactivated_frame = -1;
  285. etd->last_int_frame = -1;
  286. etd->last_req_frame = -1;
  287. for (i = 0; i < 4; i++)
  288. etd->submitted_dwords[i] = etd_readl(imx21, etd_num, i);
  289. }
  290. #endif
  291. etd->active_count = 1;
  292. writel(etd_mask, imx21->regs + USBH_ETDENSET);
  293. return;
  294. err_bounce_map:
  295. kfree(etd->bounce_buffer);
  296. err_bounce_alloc:
  297. free_dmem(imx21, etd);
  298. nonisoc_urb_completed_for_etd(imx21, etd, -ENOMEM);
  299. }
  300. /* =========================================== */
  301. /* Data memory management */
  302. /* =========================================== */
  303. static int alloc_dmem(struct imx21 *imx21, unsigned int size,
  304. struct usb_host_endpoint *ep)
  305. {
  306. unsigned int offset = 0;
  307. struct imx21_dmem_area *area;
  308. struct imx21_dmem_area *tmp;
  309. size += (~size + 1) & 0x3; /* Round to 4 byte multiple */
  310. if (size > DMEM_SIZE) {
  311. dev_err(imx21->dev, "size=%d > DMEM_SIZE(%d)\n",
  312. size, DMEM_SIZE);
  313. return -EINVAL;
  314. }
  315. list_for_each_entry(tmp, &imx21->dmem_list, list) {
  316. if ((size + offset) < offset)
  317. goto fail;
  318. if ((size + offset) <= tmp->offset)
  319. break;
  320. offset = tmp->size + tmp->offset;
  321. if ((offset + size) > DMEM_SIZE)
  322. goto fail;
  323. }
  324. area = kmalloc(sizeof(struct imx21_dmem_area), GFP_ATOMIC);
  325. if (area == NULL)
  326. return -ENOMEM;
  327. area->ep = ep;
  328. area->offset = offset;
  329. area->size = size;
  330. list_add_tail(&area->list, &tmp->list);
  331. debug_dmem_allocated(imx21, size);
  332. return offset;
  333. fail:
  334. return -ENOMEM;
  335. }
  336. /* Memory now available for a queued ETD - activate it */
  337. static void activate_queued_etd(struct imx21 *imx21,
  338. struct etd_priv *etd, u32 dmem_offset)
  339. {
  340. struct urb_priv *urb_priv = etd->urb->hcpriv;
  341. int etd_num = etd - &imx21->etd[0];
  342. u32 maxpacket = etd_readl(imx21, etd_num, 1) >> DW1_YBUFSRTAD;
  343. u8 dir = (etd_readl(imx21, etd_num, 2) >> DW2_DIRPID) & 0x03;
  344. dev_dbg(imx21->dev, "activating queued ETD %d now DMEM available\n",
  345. etd_num);
  346. etd_writel(imx21, etd_num, 1,
  347. ((dmem_offset + maxpacket) << DW1_YBUFSRTAD) | dmem_offset);
  348. etd->dmem_offset = dmem_offset;
  349. urb_priv->active = 1;
  350. activate_etd(imx21, etd_num, dir);
  351. }
  352. static void free_dmem(struct imx21 *imx21, struct etd_priv *etd)
  353. {
  354. struct imx21_dmem_area *area;
  355. struct etd_priv *tmp;
  356. int found = 0;
  357. int offset;
  358. if (!etd->dmem_size)
  359. return;
  360. etd->dmem_size = 0;
  361. offset = etd->dmem_offset;
  362. list_for_each_entry(area, &imx21->dmem_list, list) {
  363. if (area->offset == offset) {
  364. debug_dmem_freed(imx21, area->size);
  365. list_del(&area->list);
  366. kfree(area);
  367. found = 1;
  368. break;
  369. }
  370. }
  371. if (!found) {
  372. dev_err(imx21->dev,
  373. "Trying to free unallocated DMEM %d\n", offset);
  374. return;
  375. }
  376. /* Try again to allocate memory for anything we've queued */
  377. list_for_each_entry_safe(etd, tmp, &imx21->queue_for_dmem, queue) {
  378. offset = alloc_dmem(imx21, etd->dmem_size, etd->ep);
  379. if (offset >= 0) {
  380. list_del(&etd->queue);
  381. activate_queued_etd(imx21, etd, (u32)offset);
  382. }
  383. }
  384. }
  385. static void free_epdmem(struct imx21 *imx21, struct usb_host_endpoint *ep)
  386. {
  387. struct imx21_dmem_area *area, *tmp;
  388. list_for_each_entry_safe(area, tmp, &imx21->dmem_list, list) {
  389. if (area->ep == ep) {
  390. dev_err(imx21->dev,
  391. "Active DMEM %d for disabled ep=%p\n",
  392. area->offset, ep);
  393. list_del(&area->list);
  394. kfree(area);
  395. }
  396. }
  397. }
  398. /* =========================================== */
  399. /* End handling */
  400. /* =========================================== */
  401. /* Endpoint now idle - release its ETD(s) or assign to queued request */
  402. static void ep_idle(struct imx21 *imx21, struct ep_priv *ep_priv)
  403. {
  404. int i;
  405. for (i = 0; i < NUM_ISO_ETDS; i++) {
  406. int etd_num = ep_priv->etd[i];
  407. struct etd_priv *etd;
  408. if (etd_num < 0)
  409. continue;
  410. etd = &imx21->etd[etd_num];
  411. ep_priv->etd[i] = -1;
  412. free_dmem(imx21, etd); /* for isoc */
  413. if (list_empty(&imx21->queue_for_etd)) {
  414. free_etd(imx21, etd_num);
  415. continue;
  416. }
  417. dev_dbg(imx21->dev,
  418. "assigning idle etd %d for queued request\n", etd_num);
  419. ep_priv = list_first_entry(&imx21->queue_for_etd,
  420. struct ep_priv, queue);
  421. list_del(&ep_priv->queue);
  422. reset_etd(imx21, etd_num);
  423. ep_priv->waiting_etd = 0;
  424. ep_priv->etd[i] = etd_num;
  425. if (list_empty(&ep_priv->ep->urb_list)) {
  426. dev_err(imx21->dev, "No urb for queued ep!\n");
  427. continue;
  428. }
  429. schedule_nonisoc_etd(imx21, list_first_entry(
  430. &ep_priv->ep->urb_list, struct urb, urb_list));
  431. }
  432. }
  433. static void urb_done(struct usb_hcd *hcd, struct urb *urb, int status)
  434. __releases(imx21->lock)
  435. __acquires(imx21->lock)
  436. {
  437. struct imx21 *imx21 = hcd_to_imx21(hcd);
  438. struct ep_priv *ep_priv = urb->ep->hcpriv;
  439. struct urb_priv *urb_priv = urb->hcpriv;
  440. debug_urb_completed(imx21, urb, status);
  441. dev_vdbg(imx21->dev, "urb %p done %d\n", urb, status);
  442. kfree(urb_priv->isoc_td);
  443. kfree(urb->hcpriv);
  444. urb->hcpriv = NULL;
  445. usb_hcd_unlink_urb_from_ep(hcd, urb);
  446. spin_unlock(&imx21->lock);
  447. usb_hcd_giveback_urb(hcd, urb, status);
  448. spin_lock(&imx21->lock);
  449. if (list_empty(&ep_priv->ep->urb_list))
  450. ep_idle(imx21, ep_priv);
  451. }
  452. static void nonisoc_urb_completed_for_etd(
  453. struct imx21 *imx21, struct etd_priv *etd, int status)
  454. {
  455. struct usb_host_endpoint *ep = etd->ep;
  456. urb_done(imx21->hcd, etd->urb, status);
  457. etd->urb = NULL;
  458. if (!list_empty(&ep->urb_list)) {
  459. struct urb *urb = list_first_entry(
  460. &ep->urb_list, struct urb, urb_list);
  461. dev_vdbg(imx21->dev, "next URB %p\n", urb);
  462. schedule_nonisoc_etd(imx21, urb);
  463. }
  464. }
  465. /* =========================================== */
  466. /* ISOC Handling ... */
  467. /* =========================================== */
  468. static void schedule_isoc_etds(struct usb_hcd *hcd,
  469. struct usb_host_endpoint *ep)
  470. {
  471. struct imx21 *imx21 = hcd_to_imx21(hcd);
  472. struct ep_priv *ep_priv = ep->hcpriv;
  473. struct etd_priv *etd;
  474. struct urb_priv *urb_priv;
  475. struct td *td;
  476. int etd_num;
  477. int i;
  478. int cur_frame;
  479. u8 dir;
  480. for (i = 0; i < NUM_ISO_ETDS; i++) {
  481. too_late:
  482. if (list_empty(&ep_priv->td_list))
  483. break;
  484. etd_num = ep_priv->etd[i];
  485. if (etd_num < 0)
  486. break;
  487. etd = &imx21->etd[etd_num];
  488. if (etd->urb)
  489. continue;
  490. td = list_entry(ep_priv->td_list.next, struct td, list);
  491. list_del(&td->list);
  492. urb_priv = td->urb->hcpriv;
  493. cur_frame = imx21_hc_get_frame(hcd);
  494. if (frame_after(cur_frame, td->frame)) {
  495. dev_dbg(imx21->dev, "isoc too late frame %d > %d\n",
  496. cur_frame, td->frame);
  497. urb_priv->isoc_status = -EXDEV;
  498. td->urb->iso_frame_desc[
  499. td->isoc_index].actual_length = 0;
  500. td->urb->iso_frame_desc[td->isoc_index].status = -EXDEV;
  501. if (--urb_priv->isoc_remaining == 0)
  502. urb_done(hcd, td->urb, urb_priv->isoc_status);
  503. goto too_late;
  504. }
  505. urb_priv->active = 1;
  506. etd->td = td;
  507. etd->ep = td->ep;
  508. etd->urb = td->urb;
  509. etd->len = td->len;
  510. etd->dma_handle = td->dma_handle;
  511. etd->cpu_buffer = td->cpu_buffer;
  512. debug_isoc_submitted(imx21, cur_frame, td);
  513. dir = usb_pipeout(td->urb->pipe) ? TD_DIR_OUT : TD_DIR_IN;
  514. setup_etd_dword0(imx21, etd_num, td->urb, dir, etd->dmem_size);
  515. etd_writel(imx21, etd_num, 1, etd->dmem_offset);
  516. etd_writel(imx21, etd_num, 2,
  517. (TD_NOTACCESSED << DW2_COMPCODE) |
  518. ((td->frame & 0xFFFF) << DW2_STARTFRM));
  519. etd_writel(imx21, etd_num, 3,
  520. (TD_NOTACCESSED << DW3_COMPCODE0) |
  521. (td->len << DW3_PKTLEN0));
  522. activate_etd(imx21, etd_num, dir);
  523. }
  524. }
  525. static void isoc_etd_done(struct usb_hcd *hcd, int etd_num)
  526. {
  527. struct imx21 *imx21 = hcd_to_imx21(hcd);
  528. int etd_mask = 1 << etd_num;
  529. struct etd_priv *etd = imx21->etd + etd_num;
  530. struct urb *urb = etd->urb;
  531. struct urb_priv *urb_priv = urb->hcpriv;
  532. struct td *td = etd->td;
  533. struct usb_host_endpoint *ep = etd->ep;
  534. int isoc_index = td->isoc_index;
  535. unsigned int pipe = urb->pipe;
  536. int dir_in = usb_pipein(pipe);
  537. int cc;
  538. int bytes_xfrd;
  539. disactivate_etd(imx21, etd_num);
  540. cc = (etd_readl(imx21, etd_num, 3) >> DW3_COMPCODE0) & 0xf;
  541. bytes_xfrd = etd_readl(imx21, etd_num, 3) & 0x3ff;
  542. /* Input doesn't always fill the buffer, don't generate an error
  543. * when this happens.
  544. */
  545. if (dir_in && (cc == TD_DATAUNDERRUN))
  546. cc = TD_CC_NOERROR;
  547. if (cc == TD_NOTACCESSED)
  548. bytes_xfrd = 0;
  549. debug_isoc_completed(imx21,
  550. imx21_hc_get_frame(hcd), td, cc, bytes_xfrd);
  551. if (cc) {
  552. urb_priv->isoc_status = -EXDEV;
  553. dev_dbg(imx21->dev,
  554. "bad iso cc=0x%X frame=%d sched frame=%d "
  555. "cnt=%d len=%d urb=%p etd=%d index=%d\n",
  556. cc, imx21_hc_get_frame(hcd), td->frame,
  557. bytes_xfrd, td->len, urb, etd_num, isoc_index);
  558. }
  559. if (dir_in) {
  560. clear_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
  561. if (!etd->dma_handle)
  562. memcpy_fromio(etd->cpu_buffer,
  563. imx21->regs + USBOTG_DMEM + etd->dmem_offset,
  564. bytes_xfrd);
  565. }
  566. urb->actual_length += bytes_xfrd;
  567. urb->iso_frame_desc[isoc_index].actual_length = bytes_xfrd;
  568. urb->iso_frame_desc[isoc_index].status = cc_to_error[cc];
  569. etd->td = NULL;
  570. etd->urb = NULL;
  571. etd->ep = NULL;
  572. if (--urb_priv->isoc_remaining == 0)
  573. urb_done(hcd, urb, urb_priv->isoc_status);
  574. schedule_isoc_etds(hcd, ep);
  575. }
  576. static struct ep_priv *alloc_isoc_ep(
  577. struct imx21 *imx21, struct usb_host_endpoint *ep)
  578. {
  579. struct ep_priv *ep_priv;
  580. int i;
  581. ep_priv = kzalloc(sizeof(struct ep_priv), GFP_ATOMIC);
  582. if (!ep_priv)
  583. return NULL;
  584. for (i = 0; i < NUM_ISO_ETDS; i++)
  585. ep_priv->etd[i] = -1;
  586. INIT_LIST_HEAD(&ep_priv->td_list);
  587. ep_priv->ep = ep;
  588. ep->hcpriv = ep_priv;
  589. return ep_priv;
  590. }
  591. static int alloc_isoc_etds(struct imx21 *imx21, struct ep_priv *ep_priv)
  592. {
  593. int i, j;
  594. int etd_num;
  595. /* Allocate the ETDs if required */
  596. for (i = 0; i < NUM_ISO_ETDS; i++) {
  597. if (ep_priv->etd[i] < 0) {
  598. etd_num = alloc_etd(imx21);
  599. if (etd_num < 0)
  600. goto alloc_etd_failed;
  601. ep_priv->etd[i] = etd_num;
  602. imx21->etd[etd_num].ep = ep_priv->ep;
  603. }
  604. }
  605. return 0;
  606. alloc_etd_failed:
  607. dev_err(imx21->dev, "isoc: Couldn't allocate etd\n");
  608. for (j = 0; j < i; j++) {
  609. free_etd(imx21, ep_priv->etd[j]);
  610. ep_priv->etd[j] = -1;
  611. }
  612. return -ENOMEM;
  613. }
  614. static int imx21_hc_urb_enqueue_isoc(struct usb_hcd *hcd,
  615. struct usb_host_endpoint *ep,
  616. struct urb *urb, gfp_t mem_flags)
  617. {
  618. struct imx21 *imx21 = hcd_to_imx21(hcd);
  619. struct urb_priv *urb_priv;
  620. unsigned long flags;
  621. struct ep_priv *ep_priv;
  622. struct td *td = NULL;
  623. int i;
  624. int ret;
  625. int cur_frame;
  626. u16 maxpacket;
  627. urb_priv = kzalloc(sizeof(struct urb_priv), mem_flags);
  628. if (urb_priv == NULL)
  629. return -ENOMEM;
  630. urb_priv->isoc_td = kzalloc(
  631. sizeof(struct td) * urb->number_of_packets, mem_flags);
  632. if (urb_priv->isoc_td == NULL) {
  633. ret = -ENOMEM;
  634. goto alloc_td_failed;
  635. }
  636. spin_lock_irqsave(&imx21->lock, flags);
  637. if (ep->hcpriv == NULL) {
  638. ep_priv = alloc_isoc_ep(imx21, ep);
  639. if (ep_priv == NULL) {
  640. ret = -ENOMEM;
  641. goto alloc_ep_failed;
  642. }
  643. } else {
  644. ep_priv = ep->hcpriv;
  645. }
  646. ret = alloc_isoc_etds(imx21, ep_priv);
  647. if (ret)
  648. goto alloc_etd_failed;
  649. ret = usb_hcd_link_urb_to_ep(hcd, urb);
  650. if (ret)
  651. goto link_failed;
  652. urb->status = -EINPROGRESS;
  653. urb->actual_length = 0;
  654. urb->error_count = 0;
  655. urb->hcpriv = urb_priv;
  656. urb_priv->ep = ep;
  657. /* allocate data memory for largest packets if not already done */
  658. maxpacket = usb_maxpacket(urb->dev, urb->pipe, usb_pipeout(urb->pipe));
  659. for (i = 0; i < NUM_ISO_ETDS; i++) {
  660. struct etd_priv *etd = &imx21->etd[ep_priv->etd[i]];
  661. if (etd->dmem_size > 0 && etd->dmem_size < maxpacket) {
  662. /* not sure if this can really occur.... */
  663. dev_err(imx21->dev, "increasing isoc buffer %d->%d\n",
  664. etd->dmem_size, maxpacket);
  665. ret = -EMSGSIZE;
  666. goto alloc_dmem_failed;
  667. }
  668. if (etd->dmem_size == 0) {
  669. etd->dmem_offset = alloc_dmem(imx21, maxpacket, ep);
  670. if (etd->dmem_offset < 0) {
  671. dev_dbg(imx21->dev, "failed alloc isoc dmem\n");
  672. ret = -EAGAIN;
  673. goto alloc_dmem_failed;
  674. }
  675. etd->dmem_size = maxpacket;
  676. }
  677. }
  678. /* calculate frame */
  679. cur_frame = imx21_hc_get_frame(hcd);
  680. i = 0;
  681. if (list_empty(&ep_priv->td_list)) {
  682. urb->start_frame = wrap_frame(cur_frame + 5);
  683. } else {
  684. urb->start_frame = wrap_frame(list_entry(ep_priv->td_list.prev,
  685. struct td, list)->frame + urb->interval);
  686. if (frame_after(cur_frame, urb->start_frame)) {
  687. dev_dbg(imx21->dev,
  688. "enqueue: adjusting iso start %d (cur=%d) asap=%d\n",
  689. urb->start_frame, cur_frame,
  690. (urb->transfer_flags & URB_ISO_ASAP) != 0);
  691. i = DIV_ROUND_UP(wrap_frame(
  692. cur_frame - urb->start_frame),
  693. urb->interval);
  694. if (urb->transfer_flags & URB_ISO_ASAP) {
  695. urb->start_frame = wrap_frame(urb->start_frame
  696. + i * urb->interval);
  697. i = 0;
  698. } else if (i >= urb->number_of_packets) {
  699. ret = -EXDEV;
  700. goto alloc_dmem_failed;
  701. }
  702. }
  703. }
  704. /* set up transfers */
  705. urb_priv->isoc_remaining = urb->number_of_packets - i;
  706. td = urb_priv->isoc_td;
  707. for (; i < urb->number_of_packets; i++, td++) {
  708. unsigned int offset = urb->iso_frame_desc[i].offset;
  709. td->ep = ep;
  710. td->urb = urb;
  711. td->len = urb->iso_frame_desc[i].length;
  712. td->isoc_index = i;
  713. td->frame = wrap_frame(urb->start_frame + urb->interval * i);
  714. td->dma_handle = urb->transfer_dma + offset;
  715. td->cpu_buffer = urb->transfer_buffer + offset;
  716. list_add_tail(&td->list, &ep_priv->td_list);
  717. }
  718. dev_vdbg(imx21->dev, "setup %d packets for iso frame %d->%d\n",
  719. urb->number_of_packets, urb->start_frame, td->frame);
  720. debug_urb_submitted(imx21, urb);
  721. schedule_isoc_etds(hcd, ep);
  722. spin_unlock_irqrestore(&imx21->lock, flags);
  723. return 0;
  724. alloc_dmem_failed:
  725. usb_hcd_unlink_urb_from_ep(hcd, urb);
  726. link_failed:
  727. alloc_etd_failed:
  728. alloc_ep_failed:
  729. spin_unlock_irqrestore(&imx21->lock, flags);
  730. kfree(urb_priv->isoc_td);
  731. alloc_td_failed:
  732. kfree(urb_priv);
  733. return ret;
  734. }
  735. static void dequeue_isoc_urb(struct imx21 *imx21,
  736. struct urb *urb, struct ep_priv *ep_priv)
  737. {
  738. struct urb_priv *urb_priv = urb->hcpriv;
  739. struct td *td, *tmp;
  740. int i;
  741. if (urb_priv->active) {
  742. for (i = 0; i < NUM_ISO_ETDS; i++) {
  743. int etd_num = ep_priv->etd[i];
  744. if (etd_num != -1 && imx21->etd[etd_num].urb == urb) {
  745. struct etd_priv *etd = imx21->etd + etd_num;
  746. reset_etd(imx21, etd_num);
  747. free_dmem(imx21, etd);
  748. }
  749. }
  750. }
  751. list_for_each_entry_safe(td, tmp, &ep_priv->td_list, list) {
  752. if (td->urb == urb) {
  753. dev_vdbg(imx21->dev, "removing td %p\n", td);
  754. list_del(&td->list);
  755. }
  756. }
  757. }
  758. /* =========================================== */
  759. /* NON ISOC Handling ... */
  760. /* =========================================== */
  761. static void schedule_nonisoc_etd(struct imx21 *imx21, struct urb *urb)
  762. {
  763. unsigned int pipe = urb->pipe;
  764. struct urb_priv *urb_priv = urb->hcpriv;
  765. struct ep_priv *ep_priv = urb_priv->ep->hcpriv;
  766. int state = urb_priv->state;
  767. int etd_num = ep_priv->etd[0];
  768. struct etd_priv *etd;
  769. u32 count;
  770. u16 etd_buf_size;
  771. u16 maxpacket;
  772. u8 dir;
  773. u8 bufround;
  774. u8 datatoggle;
  775. u8 interval = 0;
  776. u8 relpolpos = 0;
  777. if (etd_num < 0) {
  778. dev_err(imx21->dev, "No valid ETD\n");
  779. return;
  780. }
  781. if (readl(imx21->regs + USBH_ETDENSET) & (1 << etd_num))
  782. dev_err(imx21->dev, "submitting to active ETD %d\n", etd_num);
  783. etd = &imx21->etd[etd_num];
  784. maxpacket = usb_maxpacket(urb->dev, pipe, usb_pipeout(pipe));
  785. if (!maxpacket)
  786. maxpacket = 8;
  787. if (usb_pipecontrol(pipe) && (state != US_CTRL_DATA)) {
  788. if (state == US_CTRL_SETUP) {
  789. dir = TD_DIR_SETUP;
  790. if (unsuitable_for_dma(urb->setup_dma))
  791. usb_hcd_unmap_urb_setup_for_dma(imx21->hcd,
  792. urb);
  793. etd->dma_handle = urb->setup_dma;
  794. etd->cpu_buffer = urb->setup_packet;
  795. bufround = 0;
  796. count = 8;
  797. datatoggle = TD_TOGGLE_DATA0;
  798. } else { /* US_CTRL_ACK */
  799. dir = usb_pipeout(pipe) ? TD_DIR_IN : TD_DIR_OUT;
  800. bufround = 0;
  801. count = 0;
  802. datatoggle = TD_TOGGLE_DATA1;
  803. }
  804. } else {
  805. dir = usb_pipeout(pipe) ? TD_DIR_OUT : TD_DIR_IN;
  806. bufround = (dir == TD_DIR_IN) ? 1 : 0;
  807. if (unsuitable_for_dma(urb->transfer_dma))
  808. usb_hcd_unmap_urb_for_dma(imx21->hcd, urb);
  809. etd->dma_handle = urb->transfer_dma;
  810. etd->cpu_buffer = urb->transfer_buffer;
  811. if (usb_pipebulk(pipe) && (state == US_BULK0))
  812. count = 0;
  813. else
  814. count = urb->transfer_buffer_length;
  815. if (usb_pipecontrol(pipe)) {
  816. datatoggle = TD_TOGGLE_DATA1;
  817. } else {
  818. if (usb_gettoggle(
  819. urb->dev,
  820. usb_pipeendpoint(urb->pipe),
  821. usb_pipeout(urb->pipe)))
  822. datatoggle = TD_TOGGLE_DATA1;
  823. else
  824. datatoggle = TD_TOGGLE_DATA0;
  825. }
  826. }
  827. etd->urb = urb;
  828. etd->ep = urb_priv->ep;
  829. etd->len = count;
  830. if (usb_pipeint(pipe)) {
  831. interval = urb->interval;
  832. relpolpos = (readl(imx21->regs + USBH_FRMNUB) + 1) & 0xff;
  833. }
  834. /* Write ETD to device memory */
  835. setup_etd_dword0(imx21, etd_num, urb, dir, maxpacket);
  836. etd_writel(imx21, etd_num, 2,
  837. (u32) interval << DW2_POLINTERV |
  838. ((u32) relpolpos << DW2_RELPOLPOS) |
  839. ((u32) dir << DW2_DIRPID) |
  840. ((u32) bufround << DW2_BUFROUND) |
  841. ((u32) datatoggle << DW2_DATATOG) |
  842. ((u32) TD_NOTACCESSED << DW2_COMPCODE));
  843. /* DMA will always transfer buffer size even if TOBYCNT in DWORD3
  844. is smaller. Make sure we don't overrun the buffer!
  845. */
  846. if (count && count < maxpacket)
  847. etd_buf_size = count;
  848. else
  849. etd_buf_size = maxpacket;
  850. etd_writel(imx21, etd_num, 3,
  851. ((u32) (etd_buf_size - 1) << DW3_BUFSIZE) | (u32) count);
  852. if (!count)
  853. etd->dma_handle = 0;
  854. /* allocate x and y buffer space at once */
  855. etd->dmem_size = (count > maxpacket) ? maxpacket * 2 : maxpacket;
  856. etd->dmem_offset = alloc_dmem(imx21, etd->dmem_size, urb_priv->ep);
  857. if (etd->dmem_offset < 0) {
  858. /* Setup everything we can in HW and update when we get DMEM */
  859. etd_writel(imx21, etd_num, 1, (u32)maxpacket << 16);
  860. dev_dbg(imx21->dev, "Queuing etd %d for DMEM\n", etd_num);
  861. debug_urb_queued_for_dmem(imx21, urb);
  862. list_add_tail(&etd->queue, &imx21->queue_for_dmem);
  863. return;
  864. }
  865. etd_writel(imx21, etd_num, 1,
  866. (((u32) etd->dmem_offset + (u32) maxpacket) << DW1_YBUFSRTAD) |
  867. (u32) etd->dmem_offset);
  868. urb_priv->active = 1;
  869. /* enable the ETD to kick off transfer */
  870. dev_vdbg(imx21->dev, "Activating etd %d for %d bytes %s\n",
  871. etd_num, count, dir != TD_DIR_IN ? "out" : "in");
  872. activate_etd(imx21, etd_num, dir);
  873. }
  874. static void nonisoc_etd_done(struct usb_hcd *hcd, int etd_num)
  875. {
  876. struct imx21 *imx21 = hcd_to_imx21(hcd);
  877. struct etd_priv *etd = &imx21->etd[etd_num];
  878. struct urb *urb = etd->urb;
  879. u32 etd_mask = 1 << etd_num;
  880. struct urb_priv *urb_priv = urb->hcpriv;
  881. int dir;
  882. int cc;
  883. u32 bytes_xfrd;
  884. int etd_done;
  885. disactivate_etd(imx21, etd_num);
  886. dir = (etd_readl(imx21, etd_num, 0) >> DW0_DIRECT) & 0x3;
  887. cc = (etd_readl(imx21, etd_num, 2) >> DW2_COMPCODE) & 0xf;
  888. bytes_xfrd = etd->len - (etd_readl(imx21, etd_num, 3) & 0x1fffff);
  889. /* save toggle carry */
  890. usb_settoggle(urb->dev, usb_pipeendpoint(urb->pipe),
  891. usb_pipeout(urb->pipe),
  892. (etd_readl(imx21, etd_num, 0) >> DW0_TOGCRY) & 0x1);
  893. if (dir == TD_DIR_IN) {
  894. clear_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
  895. clear_toggle_bit(imx21, USBH_YFILLSTAT, etd_mask);
  896. if (etd->bounce_buffer) {
  897. memcpy(etd->cpu_buffer, etd->bounce_buffer, bytes_xfrd);
  898. dma_unmap_single(imx21->dev,
  899. etd->dma_handle, etd->len, DMA_FROM_DEVICE);
  900. } else if (!etd->dma_handle && bytes_xfrd) {/* PIO */
  901. memcpy_fromio(etd->cpu_buffer,
  902. imx21->regs + USBOTG_DMEM + etd->dmem_offset,
  903. bytes_xfrd);
  904. }
  905. }
  906. kfree(etd->bounce_buffer);
  907. etd->bounce_buffer = NULL;
  908. free_dmem(imx21, etd);
  909. urb->error_count = 0;
  910. if (!(urb->transfer_flags & URB_SHORT_NOT_OK)
  911. && (cc == TD_DATAUNDERRUN))
  912. cc = TD_CC_NOERROR;
  913. if (cc != 0)
  914. dev_vdbg(imx21->dev, "cc is 0x%x\n", cc);
  915. etd_done = (cc_to_error[cc] != 0); /* stop if error */
  916. switch (usb_pipetype(urb->pipe)) {
  917. case PIPE_CONTROL:
  918. switch (urb_priv->state) {
  919. case US_CTRL_SETUP:
  920. if (urb->transfer_buffer_length > 0)
  921. urb_priv->state = US_CTRL_DATA;
  922. else
  923. urb_priv->state = US_CTRL_ACK;
  924. break;
  925. case US_CTRL_DATA:
  926. urb->actual_length += bytes_xfrd;
  927. urb_priv->state = US_CTRL_ACK;
  928. break;
  929. case US_CTRL_ACK:
  930. etd_done = 1;
  931. break;
  932. default:
  933. dev_err(imx21->dev,
  934. "Invalid pipe state %d\n", urb_priv->state);
  935. etd_done = 1;
  936. break;
  937. }
  938. break;
  939. case PIPE_BULK:
  940. urb->actual_length += bytes_xfrd;
  941. if ((urb_priv->state == US_BULK)
  942. && (urb->transfer_flags & URB_ZERO_PACKET)
  943. && urb->transfer_buffer_length > 0
  944. && ((urb->transfer_buffer_length %
  945. usb_maxpacket(urb->dev, urb->pipe,
  946. usb_pipeout(urb->pipe))) == 0)) {
  947. /* need a 0-packet */
  948. urb_priv->state = US_BULK0;
  949. } else {
  950. etd_done = 1;
  951. }
  952. break;
  953. case PIPE_INTERRUPT:
  954. urb->actual_length += bytes_xfrd;
  955. etd_done = 1;
  956. break;
  957. }
  958. if (etd_done)
  959. nonisoc_urb_completed_for_etd(imx21, etd, cc_to_error[cc]);
  960. else {
  961. dev_vdbg(imx21->dev, "next state=%d\n", urb_priv->state);
  962. schedule_nonisoc_etd(imx21, urb);
  963. }
  964. }
  965. static struct ep_priv *alloc_ep(void)
  966. {
  967. int i;
  968. struct ep_priv *ep_priv;
  969. ep_priv = kzalloc(sizeof(struct ep_priv), GFP_ATOMIC);
  970. if (!ep_priv)
  971. return NULL;
  972. for (i = 0; i < NUM_ISO_ETDS; ++i)
  973. ep_priv->etd[i] = -1;
  974. return ep_priv;
  975. }
  976. static int imx21_hc_urb_enqueue(struct usb_hcd *hcd,
  977. struct urb *urb, gfp_t mem_flags)
  978. {
  979. struct imx21 *imx21 = hcd_to_imx21(hcd);
  980. struct usb_host_endpoint *ep = urb->ep;
  981. struct urb_priv *urb_priv;
  982. struct ep_priv *ep_priv;
  983. struct etd_priv *etd;
  984. int ret;
  985. unsigned long flags;
  986. dev_vdbg(imx21->dev,
  987. "enqueue urb=%p ep=%p len=%d "
  988. "buffer=%p dma=%08X setupBuf=%p setupDma=%08X\n",
  989. urb, ep,
  990. urb->transfer_buffer_length,
  991. urb->transfer_buffer, urb->transfer_dma,
  992. urb->setup_packet, urb->setup_dma);
  993. if (usb_pipeisoc(urb->pipe))
  994. return imx21_hc_urb_enqueue_isoc(hcd, ep, urb, mem_flags);
  995. urb_priv = kzalloc(sizeof(struct urb_priv), mem_flags);
  996. if (!urb_priv)
  997. return -ENOMEM;
  998. spin_lock_irqsave(&imx21->lock, flags);
  999. ep_priv = ep->hcpriv;
  1000. if (ep_priv == NULL) {
  1001. ep_priv = alloc_ep();
  1002. if (!ep_priv) {
  1003. ret = -ENOMEM;
  1004. goto failed_alloc_ep;
  1005. }
  1006. ep->hcpriv = ep_priv;
  1007. ep_priv->ep = ep;
  1008. }
  1009. ret = usb_hcd_link_urb_to_ep(hcd, urb);
  1010. if (ret)
  1011. goto failed_link;
  1012. urb->status = -EINPROGRESS;
  1013. urb->actual_length = 0;
  1014. urb->error_count = 0;
  1015. urb->hcpriv = urb_priv;
  1016. urb_priv->ep = ep;
  1017. switch (usb_pipetype(urb->pipe)) {
  1018. case PIPE_CONTROL:
  1019. urb_priv->state = US_CTRL_SETUP;
  1020. break;
  1021. case PIPE_BULK:
  1022. urb_priv->state = US_BULK;
  1023. break;
  1024. }
  1025. debug_urb_submitted(imx21, urb);
  1026. if (ep_priv->etd[0] < 0) {
  1027. if (ep_priv->waiting_etd) {
  1028. dev_dbg(imx21->dev,
  1029. "no ETD available already queued %p\n",
  1030. ep_priv);
  1031. debug_urb_queued_for_etd(imx21, urb);
  1032. goto out;
  1033. }
  1034. ep_priv->etd[0] = alloc_etd(imx21);
  1035. if (ep_priv->etd[0] < 0) {
  1036. dev_dbg(imx21->dev,
  1037. "no ETD available queueing %p\n", ep_priv);
  1038. debug_urb_queued_for_etd(imx21, urb);
  1039. list_add_tail(&ep_priv->queue, &imx21->queue_for_etd);
  1040. ep_priv->waiting_etd = 1;
  1041. goto out;
  1042. }
  1043. }
  1044. /* Schedule if no URB already active for this endpoint */
  1045. etd = &imx21->etd[ep_priv->etd[0]];
  1046. if (etd->urb == NULL) {
  1047. DEBUG_LOG_FRAME(imx21, etd, last_req);
  1048. schedule_nonisoc_etd(imx21, urb);
  1049. }
  1050. out:
  1051. spin_unlock_irqrestore(&imx21->lock, flags);
  1052. return 0;
  1053. failed_link:
  1054. failed_alloc_ep:
  1055. spin_unlock_irqrestore(&imx21->lock, flags);
  1056. kfree(urb_priv);
  1057. return ret;
  1058. }
  1059. static int imx21_hc_urb_dequeue(struct usb_hcd *hcd, struct urb *urb,
  1060. int status)
  1061. {
  1062. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1063. unsigned long flags;
  1064. struct usb_host_endpoint *ep;
  1065. struct ep_priv *ep_priv;
  1066. struct urb_priv *urb_priv = urb->hcpriv;
  1067. int ret = -EINVAL;
  1068. dev_vdbg(imx21->dev, "dequeue urb=%p iso=%d status=%d\n",
  1069. urb, usb_pipeisoc(urb->pipe), status);
  1070. spin_lock_irqsave(&imx21->lock, flags);
  1071. ret = usb_hcd_check_unlink_urb(hcd, urb, status);
  1072. if (ret)
  1073. goto fail;
  1074. ep = urb_priv->ep;
  1075. ep_priv = ep->hcpriv;
  1076. debug_urb_unlinked(imx21, urb);
  1077. if (usb_pipeisoc(urb->pipe)) {
  1078. dequeue_isoc_urb(imx21, urb, ep_priv);
  1079. schedule_isoc_etds(hcd, ep);
  1080. } else if (urb_priv->active) {
  1081. int etd_num = ep_priv->etd[0];
  1082. if (etd_num != -1) {
  1083. struct etd_priv *etd = &imx21->etd[etd_num];
  1084. disactivate_etd(imx21, etd_num);
  1085. free_dmem(imx21, etd);
  1086. etd->urb = NULL;
  1087. kfree(etd->bounce_buffer);
  1088. etd->bounce_buffer = NULL;
  1089. }
  1090. }
  1091. urb_done(hcd, urb, status);
  1092. spin_unlock_irqrestore(&imx21->lock, flags);
  1093. return 0;
  1094. fail:
  1095. spin_unlock_irqrestore(&imx21->lock, flags);
  1096. return ret;
  1097. }
  1098. /* =========================================== */
  1099. /* Interrupt dispatch */
  1100. /* =========================================== */
  1101. static void process_etds(struct usb_hcd *hcd, struct imx21 *imx21, int sof)
  1102. {
  1103. int etd_num;
  1104. int enable_sof_int = 0;
  1105. unsigned long flags;
  1106. spin_lock_irqsave(&imx21->lock, flags);
  1107. for (etd_num = 0; etd_num < USB_NUM_ETD; etd_num++) {
  1108. u32 etd_mask = 1 << etd_num;
  1109. u32 enabled = readl(imx21->regs + USBH_ETDENSET) & etd_mask;
  1110. u32 done = readl(imx21->regs + USBH_ETDDONESTAT) & etd_mask;
  1111. struct etd_priv *etd = &imx21->etd[etd_num];
  1112. if (done) {
  1113. DEBUG_LOG_FRAME(imx21, etd, last_int);
  1114. } else {
  1115. /*
  1116. * Kludge warning!
  1117. *
  1118. * When multiple transfers are using the bus we sometimes get into a state
  1119. * where the transfer has completed (the CC field of the ETD is != 0x0F),
  1120. * the ETD has self disabled but the ETDDONESTAT flag is not set
  1121. * (and hence no interrupt occurs).
  1122. * This causes the transfer in question to hang.
  1123. * The kludge below checks for this condition at each SOF and processes any
  1124. * blocked ETDs (after an arbitrary 10 frame wait)
  1125. *
  1126. * With a single active transfer the usbtest test suite will run for days
  1127. * without the kludge.
  1128. * With other bus activity (eg mass storage) even just test1 will hang without
  1129. * the kludge.
  1130. */
  1131. u32 dword0;
  1132. int cc;
  1133. if (etd->active_count && !enabled) /* suspicious... */
  1134. enable_sof_int = 1;
  1135. if (!sof || enabled || !etd->active_count)
  1136. continue;
  1137. cc = etd_readl(imx21, etd_num, 2) >> DW2_COMPCODE;
  1138. if (cc == TD_NOTACCESSED)
  1139. continue;
  1140. if (++etd->active_count < 10)
  1141. continue;
  1142. dword0 = etd_readl(imx21, etd_num, 0);
  1143. dev_dbg(imx21->dev,
  1144. "unblock ETD %d dev=0x%X ep=0x%X cc=0x%02X!\n",
  1145. etd_num, dword0 & 0x7F,
  1146. (dword0 >> DW0_ENDPNT) & 0x0F,
  1147. cc);
  1148. #ifdef DEBUG
  1149. dev_dbg(imx21->dev,
  1150. "frame: act=%d disact=%d"
  1151. " int=%d req=%d cur=%d\n",
  1152. etd->activated_frame,
  1153. etd->disactivated_frame,
  1154. etd->last_int_frame,
  1155. etd->last_req_frame,
  1156. readl(imx21->regs + USBH_FRMNUB));
  1157. imx21->debug_unblocks++;
  1158. #endif
  1159. etd->active_count = 0;
  1160. /* End of kludge */
  1161. }
  1162. if (etd->ep == NULL || etd->urb == NULL) {
  1163. dev_dbg(imx21->dev,
  1164. "Interrupt for unexpected etd %d"
  1165. " ep=%p urb=%p\n",
  1166. etd_num, etd->ep, etd->urb);
  1167. disactivate_etd(imx21, etd_num);
  1168. continue;
  1169. }
  1170. if (usb_pipeisoc(etd->urb->pipe))
  1171. isoc_etd_done(hcd, etd_num);
  1172. else
  1173. nonisoc_etd_done(hcd, etd_num);
  1174. }
  1175. /* only enable SOF interrupt if it may be needed for the kludge */
  1176. if (enable_sof_int)
  1177. set_register_bits(imx21, USBH_SYSIEN, USBH_SYSIEN_SOFINT);
  1178. else
  1179. clear_register_bits(imx21, USBH_SYSIEN, USBH_SYSIEN_SOFINT);
  1180. spin_unlock_irqrestore(&imx21->lock, flags);
  1181. }
  1182. static irqreturn_t imx21_irq(struct usb_hcd *hcd)
  1183. {
  1184. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1185. u32 ints = readl(imx21->regs + USBH_SYSISR);
  1186. if (ints & USBH_SYSIEN_HERRINT)
  1187. dev_dbg(imx21->dev, "Scheduling error\n");
  1188. if (ints & USBH_SYSIEN_SORINT)
  1189. dev_dbg(imx21->dev, "Scheduling overrun\n");
  1190. if (ints & (USBH_SYSISR_DONEINT | USBH_SYSISR_SOFINT))
  1191. process_etds(hcd, imx21, ints & USBH_SYSISR_SOFINT);
  1192. writel(ints, imx21->regs + USBH_SYSISR);
  1193. return IRQ_HANDLED;
  1194. }
  1195. static void imx21_hc_endpoint_disable(struct usb_hcd *hcd,
  1196. struct usb_host_endpoint *ep)
  1197. {
  1198. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1199. unsigned long flags;
  1200. struct ep_priv *ep_priv;
  1201. int i;
  1202. if (ep == NULL)
  1203. return;
  1204. spin_lock_irqsave(&imx21->lock, flags);
  1205. ep_priv = ep->hcpriv;
  1206. dev_vdbg(imx21->dev, "disable ep=%p, ep->hcpriv=%p\n", ep, ep_priv);
  1207. if (!list_empty(&ep->urb_list))
  1208. dev_dbg(imx21->dev, "ep's URB list is not empty\n");
  1209. if (ep_priv != NULL) {
  1210. for (i = 0; i < NUM_ISO_ETDS; i++) {
  1211. if (ep_priv->etd[i] > -1)
  1212. dev_dbg(imx21->dev, "free etd %d for disable\n",
  1213. ep_priv->etd[i]);
  1214. free_etd(imx21, ep_priv->etd[i]);
  1215. }
  1216. kfree(ep_priv);
  1217. ep->hcpriv = NULL;
  1218. }
  1219. for (i = 0; i < USB_NUM_ETD; i++) {
  1220. if (imx21->etd[i].alloc && imx21->etd[i].ep == ep) {
  1221. dev_err(imx21->dev,
  1222. "Active etd %d for disabled ep=%p!\n", i, ep);
  1223. free_etd(imx21, i);
  1224. }
  1225. }
  1226. free_epdmem(imx21, ep);
  1227. spin_unlock_irqrestore(&imx21->lock, flags);
  1228. }
  1229. /* =========================================== */
  1230. /* Hub handling */
  1231. /* =========================================== */
  1232. static int get_hub_descriptor(struct usb_hcd *hcd,
  1233. struct usb_hub_descriptor *desc)
  1234. {
  1235. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1236. desc->bDescriptorType = 0x29; /* HUB descriptor */
  1237. desc->bHubContrCurrent = 0;
  1238. desc->bNbrPorts = readl(imx21->regs + USBH_ROOTHUBA)
  1239. & USBH_ROOTHUBA_NDNSTMPRT_MASK;
  1240. desc->bDescLength = 9;
  1241. desc->bPwrOn2PwrGood = 0;
  1242. desc->wHubCharacteristics = (__force __u16) cpu_to_le16(
  1243. 0x0002 | /* No power switching */
  1244. 0x0010 | /* No over current protection */
  1245. 0);
  1246. desc->u.hs.DeviceRemovable[0] = 1 << 1;
  1247. desc->u.hs.DeviceRemovable[1] = ~0;
  1248. return 0;
  1249. }
  1250. static int imx21_hc_hub_status_data(struct usb_hcd *hcd, char *buf)
  1251. {
  1252. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1253. int ports;
  1254. int changed = 0;
  1255. int i;
  1256. unsigned long flags;
  1257. spin_lock_irqsave(&imx21->lock, flags);
  1258. ports = readl(imx21->regs + USBH_ROOTHUBA)
  1259. & USBH_ROOTHUBA_NDNSTMPRT_MASK;
  1260. if (ports > 7) {
  1261. ports = 7;
  1262. dev_err(imx21->dev, "ports %d > 7\n", ports);
  1263. }
  1264. for (i = 0; i < ports; i++) {
  1265. if (readl(imx21->regs + USBH_PORTSTAT(i)) &
  1266. (USBH_PORTSTAT_CONNECTSC |
  1267. USBH_PORTSTAT_PRTENBLSC |
  1268. USBH_PORTSTAT_PRTSTATSC |
  1269. USBH_PORTSTAT_OVRCURIC |
  1270. USBH_PORTSTAT_PRTRSTSC)) {
  1271. changed = 1;
  1272. buf[0] |= 1 << (i + 1);
  1273. }
  1274. }
  1275. spin_unlock_irqrestore(&imx21->lock, flags);
  1276. if (changed)
  1277. dev_info(imx21->dev, "Hub status changed\n");
  1278. return changed;
  1279. }
  1280. static int imx21_hc_hub_control(struct usb_hcd *hcd,
  1281. u16 typeReq,
  1282. u16 wValue, u16 wIndex, char *buf, u16 wLength)
  1283. {
  1284. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1285. int rc = 0;
  1286. u32 status_write = 0;
  1287. switch (typeReq) {
  1288. case ClearHubFeature:
  1289. dev_dbg(imx21->dev, "ClearHubFeature\n");
  1290. switch (wValue) {
  1291. case C_HUB_OVER_CURRENT:
  1292. dev_dbg(imx21->dev, " OVER_CURRENT\n");
  1293. break;
  1294. case C_HUB_LOCAL_POWER:
  1295. dev_dbg(imx21->dev, " LOCAL_POWER\n");
  1296. break;
  1297. default:
  1298. dev_dbg(imx21->dev, " unknown\n");
  1299. rc = -EINVAL;
  1300. break;
  1301. }
  1302. break;
  1303. case ClearPortFeature:
  1304. dev_dbg(imx21->dev, "ClearPortFeature\n");
  1305. switch (wValue) {
  1306. case USB_PORT_FEAT_ENABLE:
  1307. dev_dbg(imx21->dev, " ENABLE\n");
  1308. status_write = USBH_PORTSTAT_CURCONST;
  1309. break;
  1310. case USB_PORT_FEAT_SUSPEND:
  1311. dev_dbg(imx21->dev, " SUSPEND\n");
  1312. status_write = USBH_PORTSTAT_PRTOVRCURI;
  1313. break;
  1314. case USB_PORT_FEAT_POWER:
  1315. dev_dbg(imx21->dev, " POWER\n");
  1316. status_write = USBH_PORTSTAT_LSDEVCON;
  1317. break;
  1318. case USB_PORT_FEAT_C_ENABLE:
  1319. dev_dbg(imx21->dev, " C_ENABLE\n");
  1320. status_write = USBH_PORTSTAT_PRTENBLSC;
  1321. break;
  1322. case USB_PORT_FEAT_C_SUSPEND:
  1323. dev_dbg(imx21->dev, " C_SUSPEND\n");
  1324. status_write = USBH_PORTSTAT_PRTSTATSC;
  1325. break;
  1326. case USB_PORT_FEAT_C_CONNECTION:
  1327. dev_dbg(imx21->dev, " C_CONNECTION\n");
  1328. status_write = USBH_PORTSTAT_CONNECTSC;
  1329. break;
  1330. case USB_PORT_FEAT_C_OVER_CURRENT:
  1331. dev_dbg(imx21->dev, " C_OVER_CURRENT\n");
  1332. status_write = USBH_PORTSTAT_OVRCURIC;
  1333. break;
  1334. case USB_PORT_FEAT_C_RESET:
  1335. dev_dbg(imx21->dev, " C_RESET\n");
  1336. status_write = USBH_PORTSTAT_PRTRSTSC;
  1337. break;
  1338. default:
  1339. dev_dbg(imx21->dev, " unknown\n");
  1340. rc = -EINVAL;
  1341. break;
  1342. }
  1343. break;
  1344. case GetHubDescriptor:
  1345. dev_dbg(imx21->dev, "GetHubDescriptor\n");
  1346. rc = get_hub_descriptor(hcd, (void *)buf);
  1347. break;
  1348. case GetHubStatus:
  1349. dev_dbg(imx21->dev, " GetHubStatus\n");
  1350. *(__le32 *) buf = 0;
  1351. break;
  1352. case GetPortStatus:
  1353. dev_dbg(imx21->dev, "GetPortStatus: port: %d, 0x%x\n",
  1354. wIndex, USBH_PORTSTAT(wIndex - 1));
  1355. *(__le32 *) buf = readl(imx21->regs +
  1356. USBH_PORTSTAT(wIndex - 1));
  1357. break;
  1358. case SetHubFeature:
  1359. dev_dbg(imx21->dev, "SetHubFeature\n");
  1360. switch (wValue) {
  1361. case C_HUB_OVER_CURRENT:
  1362. dev_dbg(imx21->dev, " OVER_CURRENT\n");
  1363. break;
  1364. case C_HUB_LOCAL_POWER:
  1365. dev_dbg(imx21->dev, " LOCAL_POWER\n");
  1366. break;
  1367. default:
  1368. dev_dbg(imx21->dev, " unknown\n");
  1369. rc = -EINVAL;
  1370. break;
  1371. }
  1372. break;
  1373. case SetPortFeature:
  1374. dev_dbg(imx21->dev, "SetPortFeature\n");
  1375. switch (wValue) {
  1376. case USB_PORT_FEAT_SUSPEND:
  1377. dev_dbg(imx21->dev, " SUSPEND\n");
  1378. status_write = USBH_PORTSTAT_PRTSUSPST;
  1379. break;
  1380. case USB_PORT_FEAT_POWER:
  1381. dev_dbg(imx21->dev, " POWER\n");
  1382. status_write = USBH_PORTSTAT_PRTPWRST;
  1383. break;
  1384. case USB_PORT_FEAT_RESET:
  1385. dev_dbg(imx21->dev, " RESET\n");
  1386. status_write = USBH_PORTSTAT_PRTRSTST;
  1387. break;
  1388. default:
  1389. dev_dbg(imx21->dev, " unknown\n");
  1390. rc = -EINVAL;
  1391. break;
  1392. }
  1393. break;
  1394. default:
  1395. dev_dbg(imx21->dev, " unknown\n");
  1396. rc = -EINVAL;
  1397. break;
  1398. }
  1399. if (status_write)
  1400. writel(status_write, imx21->regs + USBH_PORTSTAT(wIndex - 1));
  1401. return rc;
  1402. }
  1403. /* =========================================== */
  1404. /* Host controller management */
  1405. /* =========================================== */
  1406. static int imx21_hc_reset(struct usb_hcd *hcd)
  1407. {
  1408. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1409. unsigned long timeout;
  1410. unsigned long flags;
  1411. spin_lock_irqsave(&imx21->lock, flags);
  1412. /* Reset the Host controller modules */
  1413. writel(USBOTG_RST_RSTCTRL | USBOTG_RST_RSTRH |
  1414. USBOTG_RST_RSTHSIE | USBOTG_RST_RSTHC,
  1415. imx21->regs + USBOTG_RST_CTRL);
  1416. /* Wait for reset to finish */
  1417. timeout = jiffies + HZ;
  1418. while (readl(imx21->regs + USBOTG_RST_CTRL) != 0) {
  1419. if (time_after(jiffies, timeout)) {
  1420. spin_unlock_irqrestore(&imx21->lock, flags);
  1421. dev_err(imx21->dev, "timeout waiting for reset\n");
  1422. return -ETIMEDOUT;
  1423. }
  1424. spin_unlock_irq(&imx21->lock);
  1425. schedule_timeout_uninterruptible(1);
  1426. spin_lock_irq(&imx21->lock);
  1427. }
  1428. spin_unlock_irqrestore(&imx21->lock, flags);
  1429. return 0;
  1430. }
  1431. static int imx21_hc_start(struct usb_hcd *hcd)
  1432. {
  1433. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1434. unsigned long flags;
  1435. int i, j;
  1436. u32 hw_mode = USBOTG_HWMODE_CRECFG_HOST;
  1437. u32 usb_control = 0;
  1438. hw_mode |= ((imx21->pdata->host_xcvr << USBOTG_HWMODE_HOSTXCVR_SHIFT) &
  1439. USBOTG_HWMODE_HOSTXCVR_MASK);
  1440. hw_mode |= ((imx21->pdata->otg_xcvr << USBOTG_HWMODE_OTGXCVR_SHIFT) &
  1441. USBOTG_HWMODE_OTGXCVR_MASK);
  1442. if (imx21->pdata->host1_txenoe)
  1443. usb_control |= USBCTRL_HOST1_TXEN_OE;
  1444. if (!imx21->pdata->host1_xcverless)
  1445. usb_control |= USBCTRL_HOST1_BYP_TLL;
  1446. if (imx21->pdata->otg_ext_xcvr)
  1447. usb_control |= USBCTRL_OTC_RCV_RXDP;
  1448. spin_lock_irqsave(&imx21->lock, flags);
  1449. writel((USBOTG_CLK_CTRL_HST | USBOTG_CLK_CTRL_MAIN),
  1450. imx21->regs + USBOTG_CLK_CTRL);
  1451. writel(hw_mode, imx21->regs + USBOTG_HWMODE);
  1452. writel(usb_control, imx21->regs + USBCTRL);
  1453. writel(USB_MISCCONTROL_SKPRTRY | USB_MISCCONTROL_ARBMODE,
  1454. imx21->regs + USB_MISCCONTROL);
  1455. /* Clear the ETDs */
  1456. for (i = 0; i < USB_NUM_ETD; i++)
  1457. for (j = 0; j < 4; j++)
  1458. etd_writel(imx21, i, j, 0);
  1459. /* Take the HC out of reset */
  1460. writel(USBH_HOST_CTRL_HCUSBSTE_OPERATIONAL | USBH_HOST_CTRL_CTLBLKSR_1,
  1461. imx21->regs + USBH_HOST_CTRL);
  1462. /* Enable ports */
  1463. if (imx21->pdata->enable_otg_host)
  1464. writel(USBH_PORTSTAT_PRTPWRST | USBH_PORTSTAT_PRTENABST,
  1465. imx21->regs + USBH_PORTSTAT(0));
  1466. if (imx21->pdata->enable_host1)
  1467. writel(USBH_PORTSTAT_PRTPWRST | USBH_PORTSTAT_PRTENABST,
  1468. imx21->regs + USBH_PORTSTAT(1));
  1469. if (imx21->pdata->enable_host2)
  1470. writel(USBH_PORTSTAT_PRTPWRST | USBH_PORTSTAT_PRTENABST,
  1471. imx21->regs + USBH_PORTSTAT(2));
  1472. hcd->state = HC_STATE_RUNNING;
  1473. /* Enable host controller interrupts */
  1474. set_register_bits(imx21, USBH_SYSIEN,
  1475. USBH_SYSIEN_HERRINT |
  1476. USBH_SYSIEN_DONEINT | USBH_SYSIEN_SORINT);
  1477. set_register_bits(imx21, USBOTG_CINT_STEN, USBOTG_HCINT);
  1478. spin_unlock_irqrestore(&imx21->lock, flags);
  1479. return 0;
  1480. }
  1481. static void imx21_hc_stop(struct usb_hcd *hcd)
  1482. {
  1483. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1484. unsigned long flags;
  1485. spin_lock_irqsave(&imx21->lock, flags);
  1486. writel(0, imx21->regs + USBH_SYSIEN);
  1487. clear_register_bits(imx21, USBOTG_CINT_STEN, USBOTG_HCINT);
  1488. clear_register_bits(imx21, USBOTG_CLK_CTRL_HST | USBOTG_CLK_CTRL_MAIN,
  1489. USBOTG_CLK_CTRL);
  1490. spin_unlock_irqrestore(&imx21->lock, flags);
  1491. }
  1492. /* =========================================== */
  1493. /* Driver glue */
  1494. /* =========================================== */
  1495. static struct hc_driver imx21_hc_driver = {
  1496. .description = hcd_name,
  1497. .product_desc = "IMX21 USB Host Controller",
  1498. .hcd_priv_size = sizeof(struct imx21),
  1499. .flags = HCD_USB11,
  1500. .irq = imx21_irq,
  1501. .reset = imx21_hc_reset,
  1502. .start = imx21_hc_start,
  1503. .stop = imx21_hc_stop,
  1504. /* I/O requests */
  1505. .urb_enqueue = imx21_hc_urb_enqueue,
  1506. .urb_dequeue = imx21_hc_urb_dequeue,
  1507. .endpoint_disable = imx21_hc_endpoint_disable,
  1508. /* scheduling support */
  1509. .get_frame_number = imx21_hc_get_frame,
  1510. /* Root hub support */
  1511. .hub_status_data = imx21_hc_hub_status_data,
  1512. .hub_control = imx21_hc_hub_control,
  1513. };
  1514. static struct mx21_usbh_platform_data default_pdata = {
  1515. .host_xcvr = MX21_USBXCVR_TXDIF_RXDIF,
  1516. .otg_xcvr = MX21_USBXCVR_TXDIF_RXDIF,
  1517. .enable_host1 = 1,
  1518. .enable_host2 = 1,
  1519. .enable_otg_host = 1,
  1520. };
  1521. static int imx21_remove(struct platform_device *pdev)
  1522. {
  1523. struct usb_hcd *hcd = platform_get_drvdata(pdev);
  1524. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1525. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1526. remove_debug_files(imx21);
  1527. usb_remove_hcd(hcd);
  1528. if (res != NULL) {
  1529. clk_disable_unprepare(imx21->clk);
  1530. clk_put(imx21->clk);
  1531. iounmap(imx21->regs);
  1532. release_mem_region(res->start, resource_size(res));
  1533. }
  1534. kfree(hcd);
  1535. return 0;
  1536. }
  1537. static int imx21_probe(struct platform_device *pdev)
  1538. {
  1539. struct usb_hcd *hcd;
  1540. struct imx21 *imx21;
  1541. struct resource *res;
  1542. int ret;
  1543. int irq;
  1544. printk(KERN_INFO "%s\n", imx21_hc_driver.product_desc);
  1545. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1546. if (!res)
  1547. return -ENODEV;
  1548. irq = platform_get_irq(pdev, 0);
  1549. if (irq < 0)
  1550. return -ENXIO;
  1551. hcd = usb_create_hcd(&imx21_hc_driver,
  1552. &pdev->dev, dev_name(&pdev->dev));
  1553. if (hcd == NULL) {
  1554. dev_err(&pdev->dev, "Cannot create hcd (%s)\n",
  1555. dev_name(&pdev->dev));
  1556. return -ENOMEM;
  1557. }
  1558. imx21 = hcd_to_imx21(hcd);
  1559. imx21->hcd = hcd;
  1560. imx21->dev = &pdev->dev;
  1561. imx21->pdata = pdev->dev.platform_data;
  1562. if (!imx21->pdata)
  1563. imx21->pdata = &default_pdata;
  1564. spin_lock_init(&imx21->lock);
  1565. INIT_LIST_HEAD(&imx21->dmem_list);
  1566. INIT_LIST_HEAD(&imx21->queue_for_etd);
  1567. INIT_LIST_HEAD(&imx21->queue_for_dmem);
  1568. create_debug_files(imx21);
  1569. res = request_mem_region(res->start, resource_size(res), hcd_name);
  1570. if (!res) {
  1571. ret = -EBUSY;
  1572. goto failed_request_mem;
  1573. }
  1574. imx21->regs = ioremap(res->start, resource_size(res));
  1575. if (imx21->regs == NULL) {
  1576. dev_err(imx21->dev, "Cannot map registers\n");
  1577. ret = -ENOMEM;
  1578. goto failed_ioremap;
  1579. }
  1580. /* Enable clocks source */
  1581. imx21->clk = clk_get(imx21->dev, NULL);
  1582. if (IS_ERR(imx21->clk)) {
  1583. dev_err(imx21->dev, "no clock found\n");
  1584. ret = PTR_ERR(imx21->clk);
  1585. goto failed_clock_get;
  1586. }
  1587. ret = clk_set_rate(imx21->clk, clk_round_rate(imx21->clk, 48000000));
  1588. if (ret)
  1589. goto failed_clock_set;
  1590. ret = clk_prepare_enable(imx21->clk);
  1591. if (ret)
  1592. goto failed_clock_enable;
  1593. dev_info(imx21->dev, "Hardware HC revision: 0x%02X\n",
  1594. (readl(imx21->regs + USBOTG_HWMODE) >> 16) & 0xFF);
  1595. ret = usb_add_hcd(hcd, irq, 0);
  1596. if (ret != 0) {
  1597. dev_err(imx21->dev, "usb_add_hcd() returned %d\n", ret);
  1598. goto failed_add_hcd;
  1599. }
  1600. return 0;
  1601. failed_add_hcd:
  1602. clk_disable_unprepare(imx21->clk);
  1603. failed_clock_enable:
  1604. failed_clock_set:
  1605. clk_put(imx21->clk);
  1606. failed_clock_get:
  1607. iounmap(imx21->regs);
  1608. failed_ioremap:
  1609. release_mem_region(res->start, resource_size(res));
  1610. failed_request_mem:
  1611. remove_debug_files(imx21);
  1612. usb_put_hcd(hcd);
  1613. return ret;
  1614. }
  1615. static struct platform_driver imx21_hcd_driver = {
  1616. .driver = {
  1617. .name = (char *)hcd_name,
  1618. },
  1619. .probe = imx21_probe,
  1620. .remove = imx21_remove,
  1621. .suspend = NULL,
  1622. .resume = NULL,
  1623. };
  1624. module_platform_driver(imx21_hcd_driver);
  1625. MODULE_DESCRIPTION("i.MX21 USB Host controller");
  1626. MODULE_AUTHOR("Martin Fuzzey");
  1627. MODULE_LICENSE("GPL");
  1628. MODULE_ALIAS("platform:imx21-hcd");