ipath_driver.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515
  1. /*
  2. * Copyright (c) 2006, 2007 QLogic Corporation. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/spinlock.h>
  34. #include <linux/idr.h>
  35. #include <linux/pci.h>
  36. #include <linux/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/vmalloc.h>
  40. #include "ipath_kernel.h"
  41. #include "ipath_verbs.h"
  42. #include "ipath_common.h"
  43. static void ipath_update_pio_bufs(struct ipath_devdata *);
  44. const char *ipath_get_unit_name(int unit)
  45. {
  46. static char iname[16];
  47. snprintf(iname, sizeof iname, "infinipath%u", unit);
  48. return iname;
  49. }
  50. #define DRIVER_LOAD_MSG "QLogic " IPATH_DRV_NAME " loaded: "
  51. #define PFX IPATH_DRV_NAME ": "
  52. /*
  53. * The size has to be longer than this string, so we can append
  54. * board/chip information to it in the init code.
  55. */
  56. const char ib_ipath_version[] = IPATH_IDSTR "\n";
  57. static struct idr unit_table;
  58. DEFINE_SPINLOCK(ipath_devs_lock);
  59. LIST_HEAD(ipath_dev_list);
  60. wait_queue_head_t ipath_state_wait;
  61. unsigned ipath_debug = __IPATH_INFO;
  62. module_param_named(debug, ipath_debug, uint, S_IWUSR | S_IRUGO);
  63. MODULE_PARM_DESC(debug, "mask for debug prints");
  64. EXPORT_SYMBOL_GPL(ipath_debug);
  65. unsigned ipath_mtu4096 = 1; /* max 4KB IB mtu by default, if supported */
  66. module_param_named(mtu4096, ipath_mtu4096, uint, S_IRUGO);
  67. MODULE_PARM_DESC(mtu4096, "enable MTU of 4096 bytes, if supported");
  68. static unsigned ipath_hol_timeout_ms = 13000;
  69. module_param_named(hol_timeout_ms, ipath_hol_timeout_ms, uint, S_IRUGO);
  70. MODULE_PARM_DESC(hol_timeout_ms,
  71. "duration of user app suspension after link failure");
  72. unsigned ipath_linkrecovery = 1;
  73. module_param_named(linkrecovery, ipath_linkrecovery, uint, S_IWUSR | S_IRUGO);
  74. MODULE_PARM_DESC(linkrecovery, "enable workaround for link recovery issue");
  75. MODULE_LICENSE("GPL");
  76. MODULE_AUTHOR("QLogic <support@qlogic.com>");
  77. MODULE_DESCRIPTION("QLogic InfiniPath driver");
  78. const char *ipath_ibcstatus_str[] = {
  79. "Disabled",
  80. "LinkUp",
  81. "PollActive",
  82. "PollQuiet",
  83. "SleepDelay",
  84. "SleepQuiet",
  85. "LState6", /* unused */
  86. "LState7", /* unused */
  87. "CfgDebounce",
  88. "CfgRcvfCfg",
  89. "CfgWaitRmt",
  90. "CfgIdle",
  91. "RecovRetrain",
  92. "LState0xD", /* unused */
  93. "RecovWaitRmt",
  94. "RecovIdle",
  95. };
  96. static void __devexit ipath_remove_one(struct pci_dev *);
  97. static int __devinit ipath_init_one(struct pci_dev *,
  98. const struct pci_device_id *);
  99. /* Only needed for registration, nothing else needs this info */
  100. #define PCI_VENDOR_ID_PATHSCALE 0x1fc1
  101. #define PCI_DEVICE_ID_INFINIPATH_HT 0xd
  102. #define PCI_DEVICE_ID_INFINIPATH_PE800 0x10
  103. /* Number of seconds before our card status check... */
  104. #define STATUS_TIMEOUT 60
  105. static const struct pci_device_id ipath_pci_tbl[] = {
  106. { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_INFINIPATH_HT) },
  107. { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_INFINIPATH_PE800) },
  108. { 0, }
  109. };
  110. MODULE_DEVICE_TABLE(pci, ipath_pci_tbl);
  111. static struct pci_driver ipath_driver = {
  112. .name = IPATH_DRV_NAME,
  113. .probe = ipath_init_one,
  114. .remove = __devexit_p(ipath_remove_one),
  115. .id_table = ipath_pci_tbl,
  116. .driver = {
  117. .groups = ipath_driver_attr_groups,
  118. },
  119. };
  120. static void ipath_check_status(struct work_struct *work)
  121. {
  122. struct ipath_devdata *dd = container_of(work, struct ipath_devdata,
  123. status_work.work);
  124. /*
  125. * If we don't have any interrupts, let the user know and
  126. * don't bother checking again.
  127. */
  128. if (dd->ipath_int_counter == 0)
  129. dev_err(&dd->pcidev->dev, "No interrupts detected.\n");
  130. }
  131. static inline void read_bars(struct ipath_devdata *dd, struct pci_dev *dev,
  132. u32 *bar0, u32 *bar1)
  133. {
  134. int ret;
  135. ret = pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, bar0);
  136. if (ret)
  137. ipath_dev_err(dd, "failed to read bar0 before enable: "
  138. "error %d\n", -ret);
  139. ret = pci_read_config_dword(dev, PCI_BASE_ADDRESS_1, bar1);
  140. if (ret)
  141. ipath_dev_err(dd, "failed to read bar1 before enable: "
  142. "error %d\n", -ret);
  143. ipath_dbg("Read bar0 %x bar1 %x\n", *bar0, *bar1);
  144. }
  145. static void ipath_free_devdata(struct pci_dev *pdev,
  146. struct ipath_devdata *dd)
  147. {
  148. unsigned long flags;
  149. pci_set_drvdata(pdev, NULL);
  150. if (dd->ipath_unit != -1) {
  151. spin_lock_irqsave(&ipath_devs_lock, flags);
  152. idr_remove(&unit_table, dd->ipath_unit);
  153. list_del(&dd->ipath_list);
  154. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  155. }
  156. vfree(dd);
  157. }
  158. static struct ipath_devdata *ipath_alloc_devdata(struct pci_dev *pdev)
  159. {
  160. unsigned long flags;
  161. struct ipath_devdata *dd;
  162. int ret;
  163. if (!idr_pre_get(&unit_table, GFP_KERNEL)) {
  164. dd = ERR_PTR(-ENOMEM);
  165. goto bail;
  166. }
  167. dd = vmalloc(sizeof(*dd));
  168. if (!dd) {
  169. dd = ERR_PTR(-ENOMEM);
  170. goto bail;
  171. }
  172. memset(dd, 0, sizeof(*dd));
  173. dd->ipath_unit = -1;
  174. spin_lock_irqsave(&ipath_devs_lock, flags);
  175. ret = idr_get_new(&unit_table, dd, &dd->ipath_unit);
  176. if (ret < 0) {
  177. printk(KERN_ERR IPATH_DRV_NAME
  178. ": Could not allocate unit ID: error %d\n", -ret);
  179. ipath_free_devdata(pdev, dd);
  180. dd = ERR_PTR(ret);
  181. goto bail_unlock;
  182. }
  183. dd->pcidev = pdev;
  184. pci_set_drvdata(pdev, dd);
  185. INIT_DELAYED_WORK(&dd->status_work, ipath_check_status);
  186. list_add(&dd->ipath_list, &ipath_dev_list);
  187. bail_unlock:
  188. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  189. bail:
  190. return dd;
  191. }
  192. static inline struct ipath_devdata *__ipath_lookup(int unit)
  193. {
  194. return idr_find(&unit_table, unit);
  195. }
  196. struct ipath_devdata *ipath_lookup(int unit)
  197. {
  198. struct ipath_devdata *dd;
  199. unsigned long flags;
  200. spin_lock_irqsave(&ipath_devs_lock, flags);
  201. dd = __ipath_lookup(unit);
  202. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  203. return dd;
  204. }
  205. int ipath_count_units(int *npresentp, int *nupp, int *maxportsp)
  206. {
  207. int nunits, npresent, nup;
  208. struct ipath_devdata *dd;
  209. unsigned long flags;
  210. int maxports;
  211. nunits = npresent = nup = maxports = 0;
  212. spin_lock_irqsave(&ipath_devs_lock, flags);
  213. list_for_each_entry(dd, &ipath_dev_list, ipath_list) {
  214. nunits++;
  215. if ((dd->ipath_flags & IPATH_PRESENT) && dd->ipath_kregbase)
  216. npresent++;
  217. if (dd->ipath_lid &&
  218. !(dd->ipath_flags & (IPATH_DISABLED | IPATH_LINKDOWN
  219. | IPATH_LINKUNK)))
  220. nup++;
  221. if (dd->ipath_cfgports > maxports)
  222. maxports = dd->ipath_cfgports;
  223. }
  224. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  225. if (npresentp)
  226. *npresentp = npresent;
  227. if (nupp)
  228. *nupp = nup;
  229. if (maxportsp)
  230. *maxportsp = maxports;
  231. return nunits;
  232. }
  233. /*
  234. * These next two routines are placeholders in case we don't have per-arch
  235. * code for controlling write combining. If explicit control of write
  236. * combining is not available, performance will probably be awful.
  237. */
  238. int __attribute__((weak)) ipath_enable_wc(struct ipath_devdata *dd)
  239. {
  240. return -EOPNOTSUPP;
  241. }
  242. void __attribute__((weak)) ipath_disable_wc(struct ipath_devdata *dd)
  243. {
  244. }
  245. /*
  246. * Perform a PIO buffer bandwidth write test, to verify proper system
  247. * configuration. Even when all the setup calls work, occasionally
  248. * BIOS or other issues can prevent write combining from working, or
  249. * can cause other bandwidth problems to the chip.
  250. *
  251. * This test simply writes the same buffer over and over again, and
  252. * measures close to the peak bandwidth to the chip (not testing
  253. * data bandwidth to the wire). On chips that use an address-based
  254. * trigger to send packets to the wire, this is easy. On chips that
  255. * use a count to trigger, we want to make sure that the packet doesn't
  256. * go out on the wire, or trigger flow control checks.
  257. */
  258. static void ipath_verify_pioperf(struct ipath_devdata *dd)
  259. {
  260. u32 pbnum, cnt, lcnt;
  261. u32 __iomem *piobuf;
  262. u32 *addr;
  263. u64 msecs, emsecs;
  264. piobuf = ipath_getpiobuf(dd, 0, &pbnum);
  265. if (!piobuf) {
  266. dev_info(&dd->pcidev->dev,
  267. "No PIObufs for checking perf, skipping\n");
  268. return;
  269. }
  270. /*
  271. * Enough to give us a reasonable test, less than piobuf size, and
  272. * likely multiple of store buffer length.
  273. */
  274. cnt = 1024;
  275. addr = vmalloc(cnt);
  276. if (!addr) {
  277. dev_info(&dd->pcidev->dev,
  278. "Couldn't get memory for checking PIO perf,"
  279. " skipping\n");
  280. goto done;
  281. }
  282. preempt_disable(); /* we want reasonably accurate elapsed time */
  283. msecs = 1 + jiffies_to_msecs(jiffies);
  284. for (lcnt = 0; lcnt < 10000U; lcnt++) {
  285. /* wait until we cross msec boundary */
  286. if (jiffies_to_msecs(jiffies) >= msecs)
  287. break;
  288. udelay(1);
  289. }
  290. ipath_disable_armlaunch(dd);
  291. writeq(0, piobuf); /* length 0, no dwords actually sent */
  292. ipath_flush_wc();
  293. /*
  294. * this is only roughly accurate, since even with preempt we
  295. * still take interrupts that could take a while. Running for
  296. * >= 5 msec seems to get us "close enough" to accurate values
  297. */
  298. msecs = jiffies_to_msecs(jiffies);
  299. for (emsecs = lcnt = 0; emsecs <= 5UL; lcnt++) {
  300. __iowrite32_copy(piobuf + 64, addr, cnt >> 2);
  301. emsecs = jiffies_to_msecs(jiffies) - msecs;
  302. }
  303. /* 1 GiB/sec, slightly over IB SDR line rate */
  304. if (lcnt < (emsecs * 1024U))
  305. ipath_dev_err(dd,
  306. "Performance problem: bandwidth to PIO buffers is "
  307. "only %u MiB/sec\n",
  308. lcnt / (u32) emsecs);
  309. else
  310. ipath_dbg("PIO buffer bandwidth %u MiB/sec is OK\n",
  311. lcnt / (u32) emsecs);
  312. preempt_enable();
  313. vfree(addr);
  314. done:
  315. /* disarm piobuf, so it's available again */
  316. ipath_disarm_piobufs(dd, pbnum, 1);
  317. ipath_enable_armlaunch(dd);
  318. }
  319. static int __devinit ipath_init_one(struct pci_dev *pdev,
  320. const struct pci_device_id *ent)
  321. {
  322. int ret, len, j;
  323. struct ipath_devdata *dd;
  324. unsigned long long addr;
  325. u32 bar0 = 0, bar1 = 0;
  326. dd = ipath_alloc_devdata(pdev);
  327. if (IS_ERR(dd)) {
  328. ret = PTR_ERR(dd);
  329. printk(KERN_ERR IPATH_DRV_NAME
  330. ": Could not allocate devdata: error %d\n", -ret);
  331. goto bail;
  332. }
  333. ipath_cdbg(VERBOSE, "initializing unit #%u\n", dd->ipath_unit);
  334. ret = pci_enable_device(pdev);
  335. if (ret) {
  336. /* This can happen iff:
  337. *
  338. * We did a chip reset, and then failed to reprogram the
  339. * BAR, or the chip reset due to an internal error. We then
  340. * unloaded the driver and reloaded it.
  341. *
  342. * Both reset cases set the BAR back to initial state. For
  343. * the latter case, the AER sticky error bit at offset 0x718
  344. * should be set, but the Linux kernel doesn't yet know
  345. * about that, it appears. If the original BAR was retained
  346. * in the kernel data structures, this may be OK.
  347. */
  348. ipath_dev_err(dd, "enable unit %d failed: error %d\n",
  349. dd->ipath_unit, -ret);
  350. goto bail_devdata;
  351. }
  352. addr = pci_resource_start(pdev, 0);
  353. len = pci_resource_len(pdev, 0);
  354. ipath_cdbg(VERBOSE, "regbase (0) %llx len %d pdev->irq %d, vend %x/%x "
  355. "driver_data %lx\n", addr, len, pdev->irq, ent->vendor,
  356. ent->device, ent->driver_data);
  357. read_bars(dd, pdev, &bar0, &bar1);
  358. if (!bar1 && !(bar0 & ~0xf)) {
  359. if (addr) {
  360. dev_info(&pdev->dev, "BAR is 0 (probable RESET), "
  361. "rewriting as %llx\n", addr);
  362. ret = pci_write_config_dword(
  363. pdev, PCI_BASE_ADDRESS_0, addr);
  364. if (ret) {
  365. ipath_dev_err(dd, "rewrite of BAR0 "
  366. "failed: err %d\n", -ret);
  367. goto bail_disable;
  368. }
  369. ret = pci_write_config_dword(
  370. pdev, PCI_BASE_ADDRESS_1, addr >> 32);
  371. if (ret) {
  372. ipath_dev_err(dd, "rewrite of BAR1 "
  373. "failed: err %d\n", -ret);
  374. goto bail_disable;
  375. }
  376. } else {
  377. ipath_dev_err(dd, "BAR is 0 (probable RESET), "
  378. "not usable until reboot\n");
  379. ret = -ENODEV;
  380. goto bail_disable;
  381. }
  382. }
  383. ret = pci_request_regions(pdev, IPATH_DRV_NAME);
  384. if (ret) {
  385. dev_info(&pdev->dev, "pci_request_regions unit %u fails: "
  386. "err %d\n", dd->ipath_unit, -ret);
  387. goto bail_disable;
  388. }
  389. ret = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  390. if (ret) {
  391. /*
  392. * if the 64 bit setup fails, try 32 bit. Some systems
  393. * do not setup 64 bit maps on systems with 2GB or less
  394. * memory installed.
  395. */
  396. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  397. if (ret) {
  398. dev_info(&pdev->dev,
  399. "Unable to set DMA mask for unit %u: %d\n",
  400. dd->ipath_unit, ret);
  401. goto bail_regions;
  402. }
  403. else {
  404. ipath_dbg("No 64bit DMA mask, used 32 bit mask\n");
  405. ret = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  406. if (ret)
  407. dev_info(&pdev->dev,
  408. "Unable to set DMA consistent mask "
  409. "for unit %u: %d\n",
  410. dd->ipath_unit, ret);
  411. }
  412. }
  413. else {
  414. ret = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  415. if (ret)
  416. dev_info(&pdev->dev,
  417. "Unable to set DMA consistent mask "
  418. "for unit %u: %d\n",
  419. dd->ipath_unit, ret);
  420. }
  421. pci_set_master(pdev);
  422. /*
  423. * Save BARs to rewrite after device reset. Save all 64 bits of
  424. * BAR, just in case.
  425. */
  426. dd->ipath_pcibar0 = addr;
  427. dd->ipath_pcibar1 = addr >> 32;
  428. dd->ipath_deviceid = ent->device; /* save for later use */
  429. dd->ipath_vendorid = ent->vendor;
  430. /* setup the chip-specific functions, as early as possible. */
  431. switch (ent->device) {
  432. case PCI_DEVICE_ID_INFINIPATH_HT:
  433. #ifdef CONFIG_HT_IRQ
  434. ipath_init_iba6110_funcs(dd);
  435. break;
  436. #else
  437. ipath_dev_err(dd, "QLogic HT device 0x%x cannot work if "
  438. "CONFIG_HT_IRQ is not enabled\n", ent->device);
  439. return -ENODEV;
  440. #endif
  441. case PCI_DEVICE_ID_INFINIPATH_PE800:
  442. #ifdef CONFIG_PCI_MSI
  443. ipath_init_iba6120_funcs(dd);
  444. break;
  445. #else
  446. ipath_dev_err(dd, "QLogic PCIE device 0x%x cannot work if "
  447. "CONFIG_PCI_MSI is not enabled\n", ent->device);
  448. return -ENODEV;
  449. #endif
  450. default:
  451. ipath_dev_err(dd, "Found unknown QLogic deviceid 0x%x, "
  452. "failing\n", ent->device);
  453. return -ENODEV;
  454. }
  455. for (j = 0; j < 6; j++) {
  456. if (!pdev->resource[j].start)
  457. continue;
  458. ipath_cdbg(VERBOSE, "BAR %d start %llx, end %llx, len %llx\n",
  459. j, (unsigned long long)pdev->resource[j].start,
  460. (unsigned long long)pdev->resource[j].end,
  461. (unsigned long long)pci_resource_len(pdev, j));
  462. }
  463. if (!addr) {
  464. ipath_dev_err(dd, "No valid address in BAR 0!\n");
  465. ret = -ENODEV;
  466. goto bail_regions;
  467. }
  468. dd->ipath_pcirev = pdev->revision;
  469. #if defined(__powerpc__)
  470. /* There isn't a generic way to specify writethrough mappings */
  471. dd->ipath_kregbase = __ioremap(addr, len,
  472. (_PAGE_NO_CACHE|_PAGE_WRITETHRU));
  473. #else
  474. dd->ipath_kregbase = ioremap_nocache(addr, len);
  475. #endif
  476. if (!dd->ipath_kregbase) {
  477. ipath_dbg("Unable to map io addr %llx to kvirt, failing\n",
  478. addr);
  479. ret = -ENOMEM;
  480. goto bail_iounmap;
  481. }
  482. dd->ipath_kregend = (u64 __iomem *)
  483. ((void __iomem *)dd->ipath_kregbase + len);
  484. dd->ipath_physaddr = addr; /* used for io_remap, etc. */
  485. /* for user mmap */
  486. ipath_cdbg(VERBOSE, "mapped io addr %llx to kregbase %p\n",
  487. addr, dd->ipath_kregbase);
  488. /*
  489. * clear ipath_flags here instead of in ipath_init_chip as it is set
  490. * by ipath_setup_htconfig.
  491. */
  492. dd->ipath_flags = 0;
  493. dd->ipath_lli_counter = 0;
  494. dd->ipath_lli_errors = 0;
  495. if (dd->ipath_f_bus(dd, pdev))
  496. ipath_dev_err(dd, "Failed to setup config space; "
  497. "continuing anyway\n");
  498. /*
  499. * set up our interrupt handler; IRQF_SHARED probably not needed,
  500. * since MSI interrupts shouldn't be shared but won't hurt for now.
  501. * check 0 irq after we return from chip-specific bus setup, since
  502. * that can affect this due to setup
  503. */
  504. if (!dd->ipath_irq)
  505. ipath_dev_err(dd, "irq is 0, BIOS error? Interrupts won't "
  506. "work\n");
  507. else {
  508. ret = request_irq(dd->ipath_irq, ipath_intr, IRQF_SHARED,
  509. IPATH_DRV_NAME, dd);
  510. if (ret) {
  511. ipath_dev_err(dd, "Couldn't setup irq handler, "
  512. "irq=%d: %d\n", dd->ipath_irq, ret);
  513. goto bail_iounmap;
  514. }
  515. }
  516. ret = ipath_init_chip(dd, 0); /* do the chip-specific init */
  517. if (ret)
  518. goto bail_irqsetup;
  519. ret = ipath_enable_wc(dd);
  520. if (ret) {
  521. ipath_dev_err(dd, "Write combining not enabled "
  522. "(err %d): performance may be poor\n",
  523. -ret);
  524. ret = 0;
  525. }
  526. ipath_verify_pioperf(dd);
  527. ipath_device_create_group(&pdev->dev, dd);
  528. ipathfs_add_device(dd);
  529. ipath_user_add(dd);
  530. ipath_diag_add(dd);
  531. ipath_register_ib_device(dd);
  532. /* Check that card status in STATUS_TIMEOUT seconds. */
  533. schedule_delayed_work(&dd->status_work, HZ * STATUS_TIMEOUT);
  534. goto bail;
  535. bail_irqsetup:
  536. if (pdev->irq) free_irq(pdev->irq, dd);
  537. bail_iounmap:
  538. iounmap((volatile void __iomem *) dd->ipath_kregbase);
  539. bail_regions:
  540. pci_release_regions(pdev);
  541. bail_disable:
  542. pci_disable_device(pdev);
  543. bail_devdata:
  544. ipath_free_devdata(pdev, dd);
  545. bail:
  546. return ret;
  547. }
  548. static void __devexit cleanup_device(struct ipath_devdata *dd)
  549. {
  550. int port;
  551. if (*dd->ipath_statusp & IPATH_STATUS_CHIP_PRESENT) {
  552. /* can't do anything more with chip; needs re-init */
  553. *dd->ipath_statusp &= ~IPATH_STATUS_CHIP_PRESENT;
  554. if (dd->ipath_kregbase) {
  555. /*
  556. * if we haven't already cleaned up before these are
  557. * to ensure any register reads/writes "fail" until
  558. * re-init
  559. */
  560. dd->ipath_kregbase = NULL;
  561. dd->ipath_uregbase = 0;
  562. dd->ipath_sregbase = 0;
  563. dd->ipath_cregbase = 0;
  564. dd->ipath_kregsize = 0;
  565. }
  566. ipath_disable_wc(dd);
  567. }
  568. if (dd->ipath_pioavailregs_dma) {
  569. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  570. (void *) dd->ipath_pioavailregs_dma,
  571. dd->ipath_pioavailregs_phys);
  572. dd->ipath_pioavailregs_dma = NULL;
  573. }
  574. if (dd->ipath_dummy_hdrq) {
  575. dma_free_coherent(&dd->pcidev->dev,
  576. dd->ipath_pd[0]->port_rcvhdrq_size,
  577. dd->ipath_dummy_hdrq, dd->ipath_dummy_hdrq_phys);
  578. dd->ipath_dummy_hdrq = NULL;
  579. }
  580. if (dd->ipath_pageshadow) {
  581. struct page **tmpp = dd->ipath_pageshadow;
  582. dma_addr_t *tmpd = dd->ipath_physshadow;
  583. int i, cnt = 0;
  584. ipath_cdbg(VERBOSE, "Unlocking any expTID pages still "
  585. "locked\n");
  586. for (port = 0; port < dd->ipath_cfgports; port++) {
  587. int port_tidbase = port * dd->ipath_rcvtidcnt;
  588. int maxtid = port_tidbase + dd->ipath_rcvtidcnt;
  589. for (i = port_tidbase; i < maxtid; i++) {
  590. if (!tmpp[i])
  591. continue;
  592. pci_unmap_page(dd->pcidev, tmpd[i],
  593. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  594. ipath_release_user_pages(&tmpp[i], 1);
  595. tmpp[i] = NULL;
  596. cnt++;
  597. }
  598. }
  599. if (cnt) {
  600. ipath_stats.sps_pageunlocks += cnt;
  601. ipath_cdbg(VERBOSE, "There were still %u expTID "
  602. "entries locked\n", cnt);
  603. }
  604. if (ipath_stats.sps_pagelocks ||
  605. ipath_stats.sps_pageunlocks)
  606. ipath_cdbg(VERBOSE, "%llu pages locked, %llu "
  607. "unlocked via ipath_m{un}lock\n",
  608. (unsigned long long)
  609. ipath_stats.sps_pagelocks,
  610. (unsigned long long)
  611. ipath_stats.sps_pageunlocks);
  612. ipath_cdbg(VERBOSE, "Free shadow page tid array at %p\n",
  613. dd->ipath_pageshadow);
  614. tmpp = dd->ipath_pageshadow;
  615. dd->ipath_pageshadow = NULL;
  616. vfree(tmpp);
  617. }
  618. /*
  619. * free any resources still in use (usually just kernel ports)
  620. * at unload; we do for portcnt, not cfgports, because cfgports
  621. * could have changed while we were loaded.
  622. */
  623. for (port = 0; port < dd->ipath_portcnt; port++) {
  624. struct ipath_portdata *pd = dd->ipath_pd[port];
  625. dd->ipath_pd[port] = NULL;
  626. ipath_free_pddata(dd, pd);
  627. }
  628. kfree(dd->ipath_pd);
  629. /*
  630. * debuggability, in case some cleanup path tries to use it
  631. * after this
  632. */
  633. dd->ipath_pd = NULL;
  634. }
  635. static void __devexit ipath_remove_one(struct pci_dev *pdev)
  636. {
  637. struct ipath_devdata *dd = pci_get_drvdata(pdev);
  638. ipath_cdbg(VERBOSE, "removing, pdev=%p, dd=%p\n", pdev, dd);
  639. /*
  640. * disable the IB link early, to be sure no new packets arrive, which
  641. * complicates the shutdown process
  642. */
  643. ipath_shutdown_device(dd);
  644. cancel_delayed_work(&dd->status_work);
  645. flush_scheduled_work();
  646. if (dd->verbs_dev)
  647. ipath_unregister_ib_device(dd->verbs_dev);
  648. ipath_diag_remove(dd);
  649. ipath_user_remove(dd);
  650. ipathfs_remove_device(dd);
  651. ipath_device_remove_group(&pdev->dev, dd);
  652. ipath_cdbg(VERBOSE, "Releasing pci memory regions, dd %p, "
  653. "unit %u\n", dd, (u32) dd->ipath_unit);
  654. cleanup_device(dd);
  655. /*
  656. * turn off rcv, send, and interrupts for all ports, all drivers
  657. * should also hard reset the chip here?
  658. * free up port 0 (kernel) rcvhdr, egr bufs, and eventually tid bufs
  659. * for all versions of the driver, if they were allocated
  660. */
  661. if (dd->ipath_irq) {
  662. ipath_cdbg(VERBOSE, "unit %u free irq %d\n",
  663. dd->ipath_unit, dd->ipath_irq);
  664. dd->ipath_f_free_irq(dd);
  665. } else
  666. ipath_dbg("irq is 0, not doing free_irq "
  667. "for unit %u\n", dd->ipath_unit);
  668. /*
  669. * we check for NULL here, because it's outside
  670. * the kregbase check, and we need to call it
  671. * after the free_irq. Thus it's possible that
  672. * the function pointers were never initialized.
  673. */
  674. if (dd->ipath_f_cleanup)
  675. /* clean up chip-specific stuff */
  676. dd->ipath_f_cleanup(dd);
  677. ipath_cdbg(VERBOSE, "Unmapping kregbase %p\n", dd->ipath_kregbase);
  678. iounmap((volatile void __iomem *) dd->ipath_kregbase);
  679. pci_release_regions(pdev);
  680. ipath_cdbg(VERBOSE, "calling pci_disable_device\n");
  681. pci_disable_device(pdev);
  682. ipath_free_devdata(pdev, dd);
  683. }
  684. /* general driver use */
  685. DEFINE_MUTEX(ipath_mutex);
  686. static DEFINE_SPINLOCK(ipath_pioavail_lock);
  687. /**
  688. * ipath_disarm_piobufs - cancel a range of PIO buffers
  689. * @dd: the infinipath device
  690. * @first: the first PIO buffer to cancel
  691. * @cnt: the number of PIO buffers to cancel
  692. *
  693. * cancel a range of PIO buffers, used when they might be armed, but
  694. * not triggered. Used at init to ensure buffer state, and also user
  695. * process close, in case it died while writing to a PIO buffer
  696. * Also after errors.
  697. */
  698. void ipath_disarm_piobufs(struct ipath_devdata *dd, unsigned first,
  699. unsigned cnt)
  700. {
  701. unsigned i, last = first + cnt;
  702. unsigned long flags;
  703. ipath_cdbg(PKT, "disarm %u PIObufs first=%u\n", cnt, first);
  704. for (i = first; i < last; i++) {
  705. spin_lock_irqsave(&dd->ipath_sendctrl_lock, flags);
  706. /*
  707. * The disarm-related bits are write-only, so it
  708. * is ok to OR them in with our copy of sendctrl
  709. * while we hold the lock.
  710. */
  711. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  712. dd->ipath_sendctrl | INFINIPATH_S_DISARM |
  713. (i << INFINIPATH_S_DISARMPIOBUF_SHIFT));
  714. /* can't disarm bufs back-to-back per iba7220 spec */
  715. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  716. spin_unlock_irqrestore(&dd->ipath_sendctrl_lock, flags);
  717. }
  718. /* on some older chips, update may not happen after cancel */
  719. ipath_force_pio_avail_update(dd);
  720. }
  721. /**
  722. * ipath_wait_linkstate - wait for an IB link state change to occur
  723. * @dd: the infinipath device
  724. * @state: the state to wait for
  725. * @msecs: the number of milliseconds to wait
  726. *
  727. * wait up to msecs milliseconds for IB link state change to occur for
  728. * now, take the easy polling route. Currently used only by
  729. * ipath_set_linkstate. Returns 0 if state reached, otherwise
  730. * -ETIMEDOUT state can have multiple states set, for any of several
  731. * transitions.
  732. */
  733. int ipath_wait_linkstate(struct ipath_devdata *dd, u32 state, int msecs)
  734. {
  735. dd->ipath_state_wanted = state;
  736. wait_event_interruptible_timeout(ipath_state_wait,
  737. (dd->ipath_flags & state),
  738. msecs_to_jiffies(msecs));
  739. dd->ipath_state_wanted = 0;
  740. if (!(dd->ipath_flags & state)) {
  741. u64 val;
  742. ipath_cdbg(VERBOSE, "Didn't reach linkstate %s within %u"
  743. " ms\n",
  744. /* test INIT ahead of DOWN, both can be set */
  745. (state & IPATH_LINKINIT) ? "INIT" :
  746. ((state & IPATH_LINKDOWN) ? "DOWN" :
  747. ((state & IPATH_LINKARMED) ? "ARM" : "ACTIVE")),
  748. msecs);
  749. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_ibcstatus);
  750. ipath_cdbg(VERBOSE, "ibcc=%llx ibcstatus=%llx (%s)\n",
  751. (unsigned long long) ipath_read_kreg64(
  752. dd, dd->ipath_kregs->kr_ibcctrl),
  753. (unsigned long long) val,
  754. ipath_ibcstatus_str[val & 0xf]);
  755. }
  756. return (dd->ipath_flags & state) ? 0 : -ETIMEDOUT;
  757. }
  758. /*
  759. * Decode the error status into strings, deciding whether to always
  760. * print * it or not depending on "normal packet errors" vs everything
  761. * else. Return 1 if "real" errors, otherwise 0 if only packet
  762. * errors, so caller can decide what to print with the string.
  763. */
  764. int ipath_decode_err(char *buf, size_t blen, ipath_err_t err)
  765. {
  766. int iserr = 1;
  767. *buf = '\0';
  768. if (err & INFINIPATH_E_PKTERRS) {
  769. if (!(err & ~INFINIPATH_E_PKTERRS))
  770. iserr = 0; // if only packet errors.
  771. if (ipath_debug & __IPATH_ERRPKTDBG) {
  772. if (err & INFINIPATH_E_REBP)
  773. strlcat(buf, "EBP ", blen);
  774. if (err & INFINIPATH_E_RVCRC)
  775. strlcat(buf, "VCRC ", blen);
  776. if (err & INFINIPATH_E_RICRC) {
  777. strlcat(buf, "CRC ", blen);
  778. // clear for check below, so only once
  779. err &= INFINIPATH_E_RICRC;
  780. }
  781. if (err & INFINIPATH_E_RSHORTPKTLEN)
  782. strlcat(buf, "rshortpktlen ", blen);
  783. if (err & INFINIPATH_E_SDROPPEDDATAPKT)
  784. strlcat(buf, "sdroppeddatapkt ", blen);
  785. if (err & INFINIPATH_E_SPKTLEN)
  786. strlcat(buf, "spktlen ", blen);
  787. }
  788. if ((err & INFINIPATH_E_RICRC) &&
  789. !(err&(INFINIPATH_E_RVCRC|INFINIPATH_E_REBP)))
  790. strlcat(buf, "CRC ", blen);
  791. if (!iserr)
  792. goto done;
  793. }
  794. if (err & INFINIPATH_E_RHDRLEN)
  795. strlcat(buf, "rhdrlen ", blen);
  796. if (err & INFINIPATH_E_RBADTID)
  797. strlcat(buf, "rbadtid ", blen);
  798. if (err & INFINIPATH_E_RBADVERSION)
  799. strlcat(buf, "rbadversion ", blen);
  800. if (err & INFINIPATH_E_RHDR)
  801. strlcat(buf, "rhdr ", blen);
  802. if (err & INFINIPATH_E_RLONGPKTLEN)
  803. strlcat(buf, "rlongpktlen ", blen);
  804. if (err & INFINIPATH_E_RMAXPKTLEN)
  805. strlcat(buf, "rmaxpktlen ", blen);
  806. if (err & INFINIPATH_E_RMINPKTLEN)
  807. strlcat(buf, "rminpktlen ", blen);
  808. if (err & INFINIPATH_E_SMINPKTLEN)
  809. strlcat(buf, "sminpktlen ", blen);
  810. if (err & INFINIPATH_E_RFORMATERR)
  811. strlcat(buf, "rformaterr ", blen);
  812. if (err & INFINIPATH_E_RUNSUPVL)
  813. strlcat(buf, "runsupvl ", blen);
  814. if (err & INFINIPATH_E_RUNEXPCHAR)
  815. strlcat(buf, "runexpchar ", blen);
  816. if (err & INFINIPATH_E_RIBFLOW)
  817. strlcat(buf, "ribflow ", blen);
  818. if (err & INFINIPATH_E_SUNDERRUN)
  819. strlcat(buf, "sunderrun ", blen);
  820. if (err & INFINIPATH_E_SPIOARMLAUNCH)
  821. strlcat(buf, "spioarmlaunch ", blen);
  822. if (err & INFINIPATH_E_SUNEXPERRPKTNUM)
  823. strlcat(buf, "sunexperrpktnum ", blen);
  824. if (err & INFINIPATH_E_SDROPPEDSMPPKT)
  825. strlcat(buf, "sdroppedsmppkt ", blen);
  826. if (err & INFINIPATH_E_SMAXPKTLEN)
  827. strlcat(buf, "smaxpktlen ", blen);
  828. if (err & INFINIPATH_E_SUNSUPVL)
  829. strlcat(buf, "sunsupVL ", blen);
  830. if (err & INFINIPATH_E_INVALIDADDR)
  831. strlcat(buf, "invalidaddr ", blen);
  832. if (err & INFINIPATH_E_RRCVEGRFULL)
  833. strlcat(buf, "rcvegrfull ", blen);
  834. if (err & INFINIPATH_E_RRCVHDRFULL)
  835. strlcat(buf, "rcvhdrfull ", blen);
  836. if (err & INFINIPATH_E_IBSTATUSCHANGED)
  837. strlcat(buf, "ibcstatuschg ", blen);
  838. if (err & INFINIPATH_E_RIBLOSTLINK)
  839. strlcat(buf, "riblostlink ", blen);
  840. if (err & INFINIPATH_E_HARDWARE)
  841. strlcat(buf, "hardware ", blen);
  842. if (err & INFINIPATH_E_RESET)
  843. strlcat(buf, "reset ", blen);
  844. done:
  845. return iserr;
  846. }
  847. /**
  848. * get_rhf_errstring - decode RHF errors
  849. * @err: the err number
  850. * @msg: the output buffer
  851. * @len: the length of the output buffer
  852. *
  853. * only used one place now, may want more later
  854. */
  855. static void get_rhf_errstring(u32 err, char *msg, size_t len)
  856. {
  857. /* if no errors, and so don't need to check what's first */
  858. *msg = '\0';
  859. if (err & INFINIPATH_RHF_H_ICRCERR)
  860. strlcat(msg, "icrcerr ", len);
  861. if (err & INFINIPATH_RHF_H_VCRCERR)
  862. strlcat(msg, "vcrcerr ", len);
  863. if (err & INFINIPATH_RHF_H_PARITYERR)
  864. strlcat(msg, "parityerr ", len);
  865. if (err & INFINIPATH_RHF_H_LENERR)
  866. strlcat(msg, "lenerr ", len);
  867. if (err & INFINIPATH_RHF_H_MTUERR)
  868. strlcat(msg, "mtuerr ", len);
  869. if (err & INFINIPATH_RHF_H_IHDRERR)
  870. /* infinipath hdr checksum error */
  871. strlcat(msg, "ipathhdrerr ", len);
  872. if (err & INFINIPATH_RHF_H_TIDERR)
  873. strlcat(msg, "tiderr ", len);
  874. if (err & INFINIPATH_RHF_H_MKERR)
  875. /* bad port, offset, etc. */
  876. strlcat(msg, "invalid ipathhdr ", len);
  877. if (err & INFINIPATH_RHF_H_IBERR)
  878. strlcat(msg, "iberr ", len);
  879. if (err & INFINIPATH_RHF_L_SWA)
  880. strlcat(msg, "swA ", len);
  881. if (err & INFINIPATH_RHF_L_SWB)
  882. strlcat(msg, "swB ", len);
  883. }
  884. /**
  885. * ipath_get_egrbuf - get an eager buffer
  886. * @dd: the infinipath device
  887. * @bufnum: the eager buffer to get
  888. *
  889. * must only be called if ipath_pd[port] is known to be allocated
  890. */
  891. static inline void *ipath_get_egrbuf(struct ipath_devdata *dd, u32 bufnum)
  892. {
  893. return dd->ipath_port0_skbinfo ?
  894. (void *) dd->ipath_port0_skbinfo[bufnum].skb->data : NULL;
  895. }
  896. /**
  897. * ipath_alloc_skb - allocate an skb and buffer with possible constraints
  898. * @dd: the infinipath device
  899. * @gfp_mask: the sk_buff SFP mask
  900. */
  901. struct sk_buff *ipath_alloc_skb(struct ipath_devdata *dd,
  902. gfp_t gfp_mask)
  903. {
  904. struct sk_buff *skb;
  905. u32 len;
  906. /*
  907. * Only fully supported way to handle this is to allocate lots
  908. * extra, align as needed, and then do skb_reserve(). That wastes
  909. * a lot of memory... I'll have to hack this into infinipath_copy
  910. * also.
  911. */
  912. /*
  913. * We need 2 extra bytes for ipath_ether data sent in the
  914. * key header. In order to keep everything dword aligned,
  915. * we'll reserve 4 bytes.
  916. */
  917. len = dd->ipath_ibmaxlen + 4;
  918. if (dd->ipath_flags & IPATH_4BYTE_TID) {
  919. /* We need a 2KB multiple alignment, and there is no way
  920. * to do it except to allocate extra and then skb_reserve
  921. * enough to bring it up to the right alignment.
  922. */
  923. len += 2047;
  924. }
  925. skb = __dev_alloc_skb(len, gfp_mask);
  926. if (!skb) {
  927. ipath_dev_err(dd, "Failed to allocate skbuff, length %u\n",
  928. len);
  929. goto bail;
  930. }
  931. skb_reserve(skb, 4);
  932. if (dd->ipath_flags & IPATH_4BYTE_TID) {
  933. u32 una = (unsigned long)skb->data & 2047;
  934. if (una)
  935. skb_reserve(skb, 2048 - una);
  936. }
  937. bail:
  938. return skb;
  939. }
  940. static void ipath_rcv_hdrerr(struct ipath_devdata *dd,
  941. u32 eflags,
  942. u32 l,
  943. u32 etail,
  944. u64 *rc)
  945. {
  946. char emsg[128];
  947. struct ipath_message_header *hdr;
  948. get_rhf_errstring(eflags, emsg, sizeof emsg);
  949. hdr = (struct ipath_message_header *)&rc[1];
  950. ipath_cdbg(PKT, "RHFerrs %x hdrqtail=%x typ=%u "
  951. "tlen=%x opcode=%x egridx=%x: %s\n",
  952. eflags, l,
  953. ipath_hdrget_rcv_type((__le32 *) rc),
  954. ipath_hdrget_length_in_bytes((__le32 *) rc),
  955. be32_to_cpu(hdr->bth[0]) >> 24,
  956. etail, emsg);
  957. /* Count local link integrity errors. */
  958. if (eflags & (INFINIPATH_RHF_H_ICRCERR | INFINIPATH_RHF_H_VCRCERR)) {
  959. u8 n = (dd->ipath_ibcctrl >>
  960. INFINIPATH_IBCC_PHYERRTHRESHOLD_SHIFT) &
  961. INFINIPATH_IBCC_PHYERRTHRESHOLD_MASK;
  962. if (++dd->ipath_lli_counter > n) {
  963. dd->ipath_lli_counter = 0;
  964. dd->ipath_lli_errors++;
  965. }
  966. }
  967. }
  968. /*
  969. * ipath_kreceive - receive a packet
  970. * @pd: the infinipath port
  971. *
  972. * called from interrupt handler for errors or receive interrupt
  973. */
  974. void ipath_kreceive(struct ipath_portdata *pd)
  975. {
  976. u64 *rc;
  977. struct ipath_devdata *dd = pd->port_dd;
  978. void *ebuf;
  979. const u32 rsize = dd->ipath_rcvhdrentsize; /* words */
  980. const u32 maxcnt = dd->ipath_rcvhdrcnt * rsize; /* words */
  981. u32 etail = -1, l, hdrqtail;
  982. struct ipath_message_header *hdr;
  983. u32 eflags, i, etype, tlen, pkttot = 0, updegr=0, reloop=0;
  984. static u64 totcalls; /* stats, may eventually remove */
  985. if (!dd->ipath_hdrqtailptr) {
  986. ipath_dev_err(dd,
  987. "hdrqtailptr not set, can't do receives\n");
  988. goto bail;
  989. }
  990. l = pd->port_head;
  991. hdrqtail = ipath_get_rcvhdrtail(pd);
  992. if (l == hdrqtail)
  993. goto bail;
  994. reloop:
  995. for (i = 0; l != hdrqtail; i++) {
  996. u32 qp;
  997. u8 *bthbytes;
  998. rc = (u64 *) (pd->port_rcvhdrq + (l << 2));
  999. hdr = (struct ipath_message_header *)&rc[1];
  1000. /*
  1001. * could make a network order version of IPATH_KD_QP, and
  1002. * do the obvious shift before masking to speed this up.
  1003. */
  1004. qp = ntohl(hdr->bth[1]) & 0xffffff;
  1005. bthbytes = (u8 *) hdr->bth;
  1006. eflags = ipath_hdrget_err_flags((__le32 *) rc);
  1007. etype = ipath_hdrget_rcv_type((__le32 *) rc);
  1008. /* total length */
  1009. tlen = ipath_hdrget_length_in_bytes((__le32 *) rc);
  1010. ebuf = NULL;
  1011. if (etype != RCVHQ_RCV_TYPE_EXPECTED) {
  1012. /*
  1013. * it turns out that the chips uses an eager buffer
  1014. * for all non-expected packets, whether it "needs"
  1015. * one or not. So always get the index, but don't
  1016. * set ebuf (so we try to copy data) unless the
  1017. * length requires it.
  1018. */
  1019. etail = ipath_hdrget_index((__le32 *) rc);
  1020. if (tlen > sizeof(*hdr) ||
  1021. etype == RCVHQ_RCV_TYPE_NON_KD)
  1022. ebuf = ipath_get_egrbuf(dd, etail);
  1023. }
  1024. /*
  1025. * both tiderr and ipathhdrerr are set for all plain IB
  1026. * packets; only ipathhdrerr should be set.
  1027. */
  1028. if (etype != RCVHQ_RCV_TYPE_NON_KD && etype !=
  1029. RCVHQ_RCV_TYPE_ERROR && ipath_hdrget_ipath_ver(
  1030. hdr->iph.ver_port_tid_offset) !=
  1031. IPS_PROTO_VERSION) {
  1032. ipath_cdbg(PKT, "Bad InfiniPath protocol version "
  1033. "%x\n", etype);
  1034. }
  1035. if (unlikely(eflags))
  1036. ipath_rcv_hdrerr(dd, eflags, l, etail, rc);
  1037. else if (etype == RCVHQ_RCV_TYPE_NON_KD) {
  1038. ipath_ib_rcv(dd->verbs_dev, rc + 1, ebuf, tlen);
  1039. if (dd->ipath_lli_counter)
  1040. dd->ipath_lli_counter--;
  1041. ipath_cdbg(PKT, "typ %x, opcode %x (eager, "
  1042. "qp=%x), len %x; ignored\n",
  1043. etype, bthbytes[0], qp, tlen);
  1044. }
  1045. else if (etype == RCVHQ_RCV_TYPE_EAGER)
  1046. ipath_cdbg(PKT, "typ %x, opcode %x (eager, "
  1047. "qp=%x), len %x; ignored\n",
  1048. etype, bthbytes[0], qp, tlen);
  1049. else if (etype == RCVHQ_RCV_TYPE_EXPECTED)
  1050. ipath_dbg("Bug: Expected TID, opcode %x; ignored\n",
  1051. be32_to_cpu(hdr->bth[0]) & 0xff);
  1052. else {
  1053. /*
  1054. * error packet, type of error unknown.
  1055. * Probably type 3, but we don't know, so don't
  1056. * even try to print the opcode, etc.
  1057. */
  1058. ipath_dbg("Error Pkt, but no eflags! egrbuf %x, "
  1059. "len %x\nhdrq@%lx;hdrq+%x rhf: %llx; "
  1060. "hdr %llx %llx %llx %llx %llx\n",
  1061. etail, tlen, (unsigned long) rc, l,
  1062. (unsigned long long) rc[0],
  1063. (unsigned long long) rc[1],
  1064. (unsigned long long) rc[2],
  1065. (unsigned long long) rc[3],
  1066. (unsigned long long) rc[4],
  1067. (unsigned long long) rc[5]);
  1068. }
  1069. l += rsize;
  1070. if (l >= maxcnt)
  1071. l = 0;
  1072. if (etype != RCVHQ_RCV_TYPE_EXPECTED)
  1073. updegr = 1;
  1074. /*
  1075. * update head regs on last packet, and every 16 packets.
  1076. * Reduce bus traffic, while still trying to prevent
  1077. * rcvhdrq overflows, for when the queue is nearly full
  1078. */
  1079. if (l == hdrqtail || (i && !(i&0xf))) {
  1080. u64 lval;
  1081. if (l == hdrqtail)
  1082. /* request IBA6120 interrupt only on last */
  1083. lval = dd->ipath_rhdrhead_intr_off | l;
  1084. else
  1085. lval = l;
  1086. ipath_write_ureg(dd, ur_rcvhdrhead, lval, 0);
  1087. if (updegr) {
  1088. ipath_write_ureg(dd, ur_rcvegrindexhead,
  1089. etail, 0);
  1090. updegr = 0;
  1091. }
  1092. }
  1093. }
  1094. if (!dd->ipath_rhdrhead_intr_off && !reloop) {
  1095. /* IBA6110 workaround; we can have a race clearing chip
  1096. * interrupt with another interrupt about to be delivered,
  1097. * and can clear it before it is delivered on the GPIO
  1098. * workaround. By doing the extra check here for the
  1099. * in-memory tail register updating while we were doing
  1100. * earlier packets, we "almost" guarantee we have covered
  1101. * that case.
  1102. */
  1103. u32 hqtail = ipath_get_rcvhdrtail(pd);
  1104. if (hqtail != hdrqtail) {
  1105. hdrqtail = hqtail;
  1106. reloop = 1; /* loop 1 extra time at most */
  1107. goto reloop;
  1108. }
  1109. }
  1110. pkttot += i;
  1111. pd->port_head = l;
  1112. if (pkttot > ipath_stats.sps_maxpkts_call)
  1113. ipath_stats.sps_maxpkts_call = pkttot;
  1114. ipath_stats.sps_port0pkts += pkttot;
  1115. ipath_stats.sps_avgpkts_call =
  1116. ipath_stats.sps_port0pkts / ++totcalls;
  1117. bail:;
  1118. }
  1119. /**
  1120. * ipath_update_pio_bufs - update shadow copy of the PIO availability map
  1121. * @dd: the infinipath device
  1122. *
  1123. * called whenever our local copy indicates we have run out of send buffers
  1124. * NOTE: This can be called from interrupt context by some code
  1125. * and from non-interrupt context by ipath_getpiobuf().
  1126. */
  1127. static void ipath_update_pio_bufs(struct ipath_devdata *dd)
  1128. {
  1129. unsigned long flags;
  1130. int i;
  1131. const unsigned piobregs = (unsigned)dd->ipath_pioavregs;
  1132. /* If the generation (check) bits have changed, then we update the
  1133. * busy bit for the corresponding PIO buffer. This algorithm will
  1134. * modify positions to the value they already have in some cases
  1135. * (i.e., no change), but it's faster than changing only the bits
  1136. * that have changed.
  1137. *
  1138. * We would like to do this atomicly, to avoid spinlocks in the
  1139. * critical send path, but that's not really possible, given the
  1140. * type of changes, and that this routine could be called on
  1141. * multiple cpu's simultaneously, so we lock in this routine only,
  1142. * to avoid conflicting updates; all we change is the shadow, and
  1143. * it's a single 64 bit memory location, so by definition the update
  1144. * is atomic in terms of what other cpu's can see in testing the
  1145. * bits. The spin_lock overhead isn't too bad, since it only
  1146. * happens when all buffers are in use, so only cpu overhead, not
  1147. * latency or bandwidth is affected.
  1148. */
  1149. if (!dd->ipath_pioavailregs_dma) {
  1150. ipath_dbg("Update shadow pioavail, but regs_dma NULL!\n");
  1151. return;
  1152. }
  1153. if (ipath_debug & __IPATH_VERBDBG) {
  1154. /* only if packet debug and verbose */
  1155. volatile __le64 *dma = dd->ipath_pioavailregs_dma;
  1156. unsigned long *shadow = dd->ipath_pioavailshadow;
  1157. ipath_cdbg(PKT, "Refill avail, dma0=%llx shad0=%lx, "
  1158. "d1=%llx s1=%lx, d2=%llx s2=%lx, d3=%llx "
  1159. "s3=%lx\n",
  1160. (unsigned long long) le64_to_cpu(dma[0]),
  1161. shadow[0],
  1162. (unsigned long long) le64_to_cpu(dma[1]),
  1163. shadow[1],
  1164. (unsigned long long) le64_to_cpu(dma[2]),
  1165. shadow[2],
  1166. (unsigned long long) le64_to_cpu(dma[3]),
  1167. shadow[3]);
  1168. if (piobregs > 4)
  1169. ipath_cdbg(
  1170. PKT, "2nd group, dma4=%llx shad4=%lx, "
  1171. "d5=%llx s5=%lx, d6=%llx s6=%lx, "
  1172. "d7=%llx s7=%lx\n",
  1173. (unsigned long long) le64_to_cpu(dma[4]),
  1174. shadow[4],
  1175. (unsigned long long) le64_to_cpu(dma[5]),
  1176. shadow[5],
  1177. (unsigned long long) le64_to_cpu(dma[6]),
  1178. shadow[6],
  1179. (unsigned long long) le64_to_cpu(dma[7]),
  1180. shadow[7]);
  1181. }
  1182. spin_lock_irqsave(&ipath_pioavail_lock, flags);
  1183. for (i = 0; i < piobregs; i++) {
  1184. u64 pchbusy, pchg, piov, pnew;
  1185. /*
  1186. * Chip Errata: bug 6641; even and odd qwords>3 are swapped
  1187. */
  1188. if (i > 3 && (dd->ipath_flags & IPATH_SWAP_PIOBUFS))
  1189. piov = le64_to_cpu(dd->ipath_pioavailregs_dma[i ^ 1]);
  1190. else
  1191. piov = le64_to_cpu(dd->ipath_pioavailregs_dma[i]);
  1192. pchg = dd->ipath_pioavailkernel[i] &
  1193. ~(dd->ipath_pioavailshadow[i] ^ piov);
  1194. pchbusy = pchg << INFINIPATH_SENDPIOAVAIL_BUSY_SHIFT;
  1195. if (pchg && (pchbusy & dd->ipath_pioavailshadow[i])) {
  1196. pnew = dd->ipath_pioavailshadow[i] & ~pchbusy;
  1197. pnew |= piov & pchbusy;
  1198. dd->ipath_pioavailshadow[i] = pnew;
  1199. }
  1200. }
  1201. spin_unlock_irqrestore(&ipath_pioavail_lock, flags);
  1202. }
  1203. /**
  1204. * ipath_setrcvhdrsize - set the receive header size
  1205. * @dd: the infinipath device
  1206. * @rhdrsize: the receive header size
  1207. *
  1208. * called from user init code, and also layered driver init
  1209. */
  1210. int ipath_setrcvhdrsize(struct ipath_devdata *dd, unsigned rhdrsize)
  1211. {
  1212. int ret = 0;
  1213. if (dd->ipath_flags & IPATH_RCVHDRSZ_SET) {
  1214. if (dd->ipath_rcvhdrsize != rhdrsize) {
  1215. dev_info(&dd->pcidev->dev,
  1216. "Error: can't set protocol header "
  1217. "size %u, already %u\n",
  1218. rhdrsize, dd->ipath_rcvhdrsize);
  1219. ret = -EAGAIN;
  1220. } else
  1221. ipath_cdbg(VERBOSE, "Reuse same protocol header "
  1222. "size %u\n", dd->ipath_rcvhdrsize);
  1223. } else if (rhdrsize > (dd->ipath_rcvhdrentsize -
  1224. (sizeof(u64) / sizeof(u32)))) {
  1225. ipath_dbg("Error: can't set protocol header size %u "
  1226. "(> max %u)\n", rhdrsize,
  1227. dd->ipath_rcvhdrentsize -
  1228. (u32) (sizeof(u64) / sizeof(u32)));
  1229. ret = -EOVERFLOW;
  1230. } else {
  1231. dd->ipath_flags |= IPATH_RCVHDRSZ_SET;
  1232. dd->ipath_rcvhdrsize = rhdrsize;
  1233. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrsize,
  1234. dd->ipath_rcvhdrsize);
  1235. ipath_cdbg(VERBOSE, "Set protocol header size to %u\n",
  1236. dd->ipath_rcvhdrsize);
  1237. }
  1238. return ret;
  1239. }
  1240. /*
  1241. * debugging code and stats updates if no pio buffers available.
  1242. */
  1243. static noinline void no_pio_bufs(struct ipath_devdata *dd)
  1244. {
  1245. unsigned long *shadow = dd->ipath_pioavailshadow;
  1246. __le64 *dma = (__le64 *)dd->ipath_pioavailregs_dma;
  1247. dd->ipath_upd_pio_shadow = 1;
  1248. /*
  1249. * not atomic, but if we lose a stat count in a while, that's OK
  1250. */
  1251. ipath_stats.sps_nopiobufs++;
  1252. if (!(++dd->ipath_consec_nopiobuf % 100000)) {
  1253. ipath_dbg("%u pio sends with no bufavail; dmacopy: "
  1254. "%llx %llx %llx %llx; shadow: %lx %lx %lx %lx\n",
  1255. dd->ipath_consec_nopiobuf,
  1256. (unsigned long long) le64_to_cpu(dma[0]),
  1257. (unsigned long long) le64_to_cpu(dma[1]),
  1258. (unsigned long long) le64_to_cpu(dma[2]),
  1259. (unsigned long long) le64_to_cpu(dma[3]),
  1260. shadow[0], shadow[1], shadow[2], shadow[3]);
  1261. /*
  1262. * 4 buffers per byte, 4 registers above, cover rest
  1263. * below
  1264. */
  1265. if ((dd->ipath_piobcnt2k + dd->ipath_piobcnt4k) >
  1266. (sizeof(shadow[0]) * 4 * 4))
  1267. ipath_dbg("2nd group: dmacopy: %llx %llx "
  1268. "%llx %llx; shadow: %lx %lx %lx %lx\n",
  1269. (unsigned long long)le64_to_cpu(dma[4]),
  1270. (unsigned long long)le64_to_cpu(dma[5]),
  1271. (unsigned long long)le64_to_cpu(dma[6]),
  1272. (unsigned long long)le64_to_cpu(dma[7]),
  1273. shadow[4], shadow[5], shadow[6],
  1274. shadow[7]);
  1275. }
  1276. }
  1277. /*
  1278. * common code for normal driver pio buffer allocation, and reserved
  1279. * allocation.
  1280. *
  1281. * do appropriate marking as busy, etc.
  1282. * returns buffer number if one found (>=0), negative number is error.
  1283. */
  1284. static u32 __iomem *ipath_getpiobuf_range(struct ipath_devdata *dd,
  1285. u32 *pbufnum, u32 first, u32 last, u32 firsti)
  1286. {
  1287. int i, j, updated = 0;
  1288. unsigned piobcnt;
  1289. unsigned long flags;
  1290. unsigned long *shadow = dd->ipath_pioavailshadow;
  1291. u32 __iomem *buf;
  1292. piobcnt = last - first;
  1293. if (dd->ipath_upd_pio_shadow) {
  1294. /*
  1295. * Minor optimization. If we had no buffers on last call,
  1296. * start out by doing the update; continue and do scan even
  1297. * if no buffers were updated, to be paranoid
  1298. */
  1299. ipath_update_pio_bufs(dd);
  1300. updated++;
  1301. i = first;
  1302. } else
  1303. i = firsti;
  1304. rescan:
  1305. /*
  1306. * while test_and_set_bit() is atomic, we do that and then the
  1307. * change_bit(), and the pair is not. See if this is the cause
  1308. * of the remaining armlaunch errors.
  1309. */
  1310. spin_lock_irqsave(&ipath_pioavail_lock, flags);
  1311. for (j = 0; j < piobcnt; j++, i++) {
  1312. if (i >= last)
  1313. i = first;
  1314. if (__test_and_set_bit((2 * i) + 1, shadow))
  1315. continue;
  1316. /* flip generation bit */
  1317. __change_bit(2 * i, shadow);
  1318. break;
  1319. }
  1320. spin_unlock_irqrestore(&ipath_pioavail_lock, flags);
  1321. if (j == piobcnt) {
  1322. if (!updated) {
  1323. /*
  1324. * first time through; shadow exhausted, but may be
  1325. * buffers available, try an update and then rescan.
  1326. */
  1327. ipath_update_pio_bufs(dd);
  1328. updated++;
  1329. i = first;
  1330. goto rescan;
  1331. } else if (updated == 1 && piobcnt <=
  1332. ((dd->ipath_sendctrl
  1333. >> INFINIPATH_S_UPDTHRESH_SHIFT) &
  1334. INFINIPATH_S_UPDTHRESH_MASK)) {
  1335. /*
  1336. * for chips supporting and using the update
  1337. * threshold we need to force an update of the
  1338. * in-memory copy if the count is less than the
  1339. * thershold, then check one more time.
  1340. */
  1341. ipath_force_pio_avail_update(dd);
  1342. ipath_update_pio_bufs(dd);
  1343. updated++;
  1344. i = first;
  1345. goto rescan;
  1346. }
  1347. no_pio_bufs(dd);
  1348. buf = NULL;
  1349. } else {
  1350. if (i < dd->ipath_piobcnt2k)
  1351. buf = (u32 __iomem *) (dd->ipath_pio2kbase +
  1352. i * dd->ipath_palign);
  1353. else
  1354. buf = (u32 __iomem *)
  1355. (dd->ipath_pio4kbase +
  1356. (i - dd->ipath_piobcnt2k) * dd->ipath_4kalign);
  1357. if (pbufnum)
  1358. *pbufnum = i;
  1359. }
  1360. return buf;
  1361. }
  1362. /**
  1363. * ipath_getpiobuf - find an available pio buffer
  1364. * @dd: the infinipath device
  1365. * @plen: the size of the PIO buffer needed in 32-bit words
  1366. * @pbufnum: the buffer number is placed here
  1367. */
  1368. u32 __iomem *ipath_getpiobuf(struct ipath_devdata *dd, u32 plen, u32 *pbufnum)
  1369. {
  1370. u32 __iomem *buf;
  1371. u32 pnum, nbufs;
  1372. u32 first, lasti;
  1373. if (plen + 1 >= IPATH_SMALLBUF_DWORDS) {
  1374. first = dd->ipath_piobcnt2k;
  1375. lasti = dd->ipath_lastpioindexl;
  1376. } else {
  1377. first = 0;
  1378. lasti = dd->ipath_lastpioindex;
  1379. }
  1380. nbufs = dd->ipath_piobcnt2k + dd->ipath_piobcnt4k;
  1381. buf = ipath_getpiobuf_range(dd, &pnum, first, nbufs, lasti);
  1382. if (buf) {
  1383. /*
  1384. * Set next starting place. It's just an optimization,
  1385. * it doesn't matter who wins on this, so no locking
  1386. */
  1387. if (plen + 1 >= IPATH_SMALLBUF_DWORDS)
  1388. dd->ipath_lastpioindexl = pnum + 1;
  1389. else
  1390. dd->ipath_lastpioindex = pnum + 1;
  1391. if (dd->ipath_upd_pio_shadow)
  1392. dd->ipath_upd_pio_shadow = 0;
  1393. if (dd->ipath_consec_nopiobuf)
  1394. dd->ipath_consec_nopiobuf = 0;
  1395. ipath_cdbg(VERBOSE, "Return piobuf%u %uk @ %p\n",
  1396. pnum, (pnum < dd->ipath_piobcnt2k) ? 2 : 4, buf);
  1397. if (pbufnum)
  1398. *pbufnum = pnum;
  1399. }
  1400. return buf;
  1401. }
  1402. /**
  1403. * ipath_chg_pioavailkernel - change which send buffers are available for kernel
  1404. * @dd: the infinipath device
  1405. * @start: the starting send buffer number
  1406. * @len: the number of send buffers
  1407. * @avail: true if the buffers are available for kernel use, false otherwise
  1408. */
  1409. void ipath_chg_pioavailkernel(struct ipath_devdata *dd, unsigned start,
  1410. unsigned len, int avail)
  1411. {
  1412. unsigned long flags;
  1413. unsigned end;
  1414. /* There are two bits per send buffer (busy and generation) */
  1415. start *= 2;
  1416. len *= 2;
  1417. end = start + len;
  1418. /* Set or clear the generation bits. */
  1419. spin_lock_irqsave(&ipath_pioavail_lock, flags);
  1420. while (start < end) {
  1421. if (avail) {
  1422. __clear_bit(start + INFINIPATH_SENDPIOAVAIL_BUSY_SHIFT,
  1423. dd->ipath_pioavailshadow);
  1424. __set_bit(start, dd->ipath_pioavailkernel);
  1425. } else {
  1426. __set_bit(start + INFINIPATH_SENDPIOAVAIL_BUSY_SHIFT,
  1427. dd->ipath_pioavailshadow);
  1428. __clear_bit(start, dd->ipath_pioavailkernel);
  1429. }
  1430. start += 2;
  1431. }
  1432. spin_unlock_irqrestore(&ipath_pioavail_lock, flags);
  1433. }
  1434. /**
  1435. * ipath_create_rcvhdrq - create a receive header queue
  1436. * @dd: the infinipath device
  1437. * @pd: the port data
  1438. *
  1439. * this must be contiguous memory (from an i/o perspective), and must be
  1440. * DMA'able (which means for some systems, it will go through an IOMMU,
  1441. * or be forced into a low address range).
  1442. */
  1443. int ipath_create_rcvhdrq(struct ipath_devdata *dd,
  1444. struct ipath_portdata *pd)
  1445. {
  1446. int ret = 0;
  1447. if (!pd->port_rcvhdrq) {
  1448. dma_addr_t phys_hdrqtail;
  1449. gfp_t gfp_flags = GFP_USER | __GFP_COMP;
  1450. int amt = ALIGN(dd->ipath_rcvhdrcnt * dd->ipath_rcvhdrentsize *
  1451. sizeof(u32), PAGE_SIZE);
  1452. pd->port_rcvhdrq = dma_alloc_coherent(
  1453. &dd->pcidev->dev, amt, &pd->port_rcvhdrq_phys,
  1454. gfp_flags);
  1455. if (!pd->port_rcvhdrq) {
  1456. ipath_dev_err(dd, "attempt to allocate %d bytes "
  1457. "for port %u rcvhdrq failed\n",
  1458. amt, pd->port_port);
  1459. ret = -ENOMEM;
  1460. goto bail;
  1461. }
  1462. pd->port_rcvhdrtail_kvaddr = dma_alloc_coherent(
  1463. &dd->pcidev->dev, PAGE_SIZE, &phys_hdrqtail, GFP_KERNEL);
  1464. if (!pd->port_rcvhdrtail_kvaddr) {
  1465. ipath_dev_err(dd, "attempt to allocate 1 page "
  1466. "for port %u rcvhdrqtailaddr failed\n",
  1467. pd->port_port);
  1468. ret = -ENOMEM;
  1469. dma_free_coherent(&dd->pcidev->dev, amt,
  1470. pd->port_rcvhdrq, pd->port_rcvhdrq_phys);
  1471. pd->port_rcvhdrq = NULL;
  1472. goto bail;
  1473. }
  1474. pd->port_rcvhdrqtailaddr_phys = phys_hdrqtail;
  1475. pd->port_rcvhdrq_size = amt;
  1476. ipath_cdbg(VERBOSE, "%d pages at %p (phys %lx) size=%lu "
  1477. "for port %u rcvhdr Q\n",
  1478. amt >> PAGE_SHIFT, pd->port_rcvhdrq,
  1479. (unsigned long) pd->port_rcvhdrq_phys,
  1480. (unsigned long) pd->port_rcvhdrq_size,
  1481. pd->port_port);
  1482. ipath_cdbg(VERBOSE, "port %d hdrtailaddr, %llx physical\n",
  1483. pd->port_port,
  1484. (unsigned long long) phys_hdrqtail);
  1485. }
  1486. else
  1487. ipath_cdbg(VERBOSE, "reuse port %d rcvhdrq @%p %llx phys; "
  1488. "hdrtailaddr@%p %llx physical\n",
  1489. pd->port_port, pd->port_rcvhdrq,
  1490. (unsigned long long) pd->port_rcvhdrq_phys,
  1491. pd->port_rcvhdrtail_kvaddr, (unsigned long long)
  1492. pd->port_rcvhdrqtailaddr_phys);
  1493. /* clear for security and sanity on each use */
  1494. memset(pd->port_rcvhdrq, 0, pd->port_rcvhdrq_size);
  1495. if (pd->port_rcvhdrtail_kvaddr)
  1496. memset(pd->port_rcvhdrtail_kvaddr, 0, PAGE_SIZE);
  1497. /*
  1498. * tell chip each time we init it, even if we are re-using previous
  1499. * memory (we zero the register at process close)
  1500. */
  1501. ipath_write_kreg_port(dd, dd->ipath_kregs->kr_rcvhdrtailaddr,
  1502. pd->port_port, pd->port_rcvhdrqtailaddr_phys);
  1503. ipath_write_kreg_port(dd, dd->ipath_kregs->kr_rcvhdraddr,
  1504. pd->port_port, pd->port_rcvhdrq_phys);
  1505. ret = 0;
  1506. bail:
  1507. return ret;
  1508. }
  1509. /*
  1510. * Flush all sends that might be in the ready to send state, as well as any
  1511. * that are in the process of being sent. Used whenever we need to be
  1512. * sure the send side is idle. Cleans up all buffer state by canceling
  1513. * all pio buffers, and issuing an abort, which cleans up anything in the
  1514. * launch fifo. The cancel is superfluous on some chip versions, but
  1515. * it's safer to always do it.
  1516. * PIOAvail bits are updated by the chip as if normal send had happened.
  1517. */
  1518. void ipath_cancel_sends(struct ipath_devdata *dd, int restore_sendctrl)
  1519. {
  1520. ipath_dbg("Cancelling all in-progress send buffers\n");
  1521. dd->ipath_lastcancel = jiffies+HZ/2; /* skip armlaunch errs a bit */
  1522. /*
  1523. * the abort bit is auto-clearing. We read scratch to be sure
  1524. * that cancels and the abort have taken effect in the chip.
  1525. */
  1526. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  1527. INFINIPATH_S_ABORT);
  1528. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  1529. ipath_disarm_piobufs(dd, 0,
  1530. (unsigned)(dd->ipath_piobcnt2k + dd->ipath_piobcnt4k));
  1531. if (restore_sendctrl) /* else done by caller later */
  1532. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  1533. dd->ipath_sendctrl);
  1534. /* and again, be sure all have hit the chip */
  1535. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  1536. }
  1537. /*
  1538. * Force an update of in-memory copy of the pioavail registers, when
  1539. * needed for any of a variety of reasons. We read the scratch register
  1540. * to make it highly likely that the update will have happened by the
  1541. * time we return. If already off (as in cancel_sends above), this
  1542. * routine is a nop, on the assumption that the caller will "do the
  1543. * right thing".
  1544. */
  1545. void ipath_force_pio_avail_update(struct ipath_devdata *dd)
  1546. {
  1547. unsigned long flags;
  1548. spin_lock_irqsave(&dd->ipath_sendctrl_lock, flags);
  1549. if (dd->ipath_sendctrl & INFINIPATH_S_PIOBUFAVAILUPD) {
  1550. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  1551. dd->ipath_sendctrl & ~INFINIPATH_S_PIOBUFAVAILUPD);
  1552. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  1553. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  1554. dd->ipath_sendctrl);
  1555. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  1556. }
  1557. spin_unlock_irqrestore(&dd->ipath_sendctrl_lock, flags);
  1558. }
  1559. static void ipath_set_ib_lstate(struct ipath_devdata *dd, int linkcmd,
  1560. int linitcmd)
  1561. {
  1562. u64 mod_wd;
  1563. static const char *what[4] = {
  1564. [0] = "NOP",
  1565. [INFINIPATH_IBCC_LINKCMD_DOWN] = "DOWN",
  1566. [INFINIPATH_IBCC_LINKCMD_ARMED] = "ARMED",
  1567. [INFINIPATH_IBCC_LINKCMD_ACTIVE] = "ACTIVE"
  1568. };
  1569. if (linitcmd == INFINIPATH_IBCC_LINKINITCMD_DISABLE) {
  1570. /*
  1571. * If we are told to disable, note that so link-recovery
  1572. * code does not attempt to bring us back up.
  1573. */
  1574. preempt_disable();
  1575. dd->ipath_flags |= IPATH_IB_LINK_DISABLED;
  1576. preempt_enable();
  1577. } else if (linitcmd) {
  1578. /*
  1579. * Any other linkinitcmd will lead to LINKDOWN and then
  1580. * to INIT (if all is well), so clear flag to let
  1581. * link-recovery code attempt to bring us back up.
  1582. */
  1583. preempt_disable();
  1584. dd->ipath_flags &= ~IPATH_IB_LINK_DISABLED;
  1585. preempt_enable();
  1586. }
  1587. mod_wd = (linkcmd << dd->ibcc_lc_shift) |
  1588. (linitcmd << INFINIPATH_IBCC_LINKINITCMD_SHIFT);
  1589. ipath_cdbg(VERBOSE,
  1590. "Moving unit %u to %s (initcmd=0x%x), current ltstate is %s\n",
  1591. dd->ipath_unit, what[linkcmd], linitcmd,
  1592. ipath_ibcstatus_str[ipath_ib_linktrstate(dd,
  1593. ipath_read_kreg64(dd, dd->ipath_kregs->kr_ibcstatus))]);
  1594. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl,
  1595. dd->ipath_ibcctrl | mod_wd);
  1596. /* read from chip so write is flushed */
  1597. (void) ipath_read_kreg64(dd, dd->ipath_kregs->kr_ibcstatus);
  1598. }
  1599. int ipath_set_linkstate(struct ipath_devdata *dd, u8 newstate)
  1600. {
  1601. u32 lstate;
  1602. int ret;
  1603. switch (newstate) {
  1604. case IPATH_IB_LINKDOWN_ONLY:
  1605. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKCMD_DOWN, 0);
  1606. /* don't wait */
  1607. ret = 0;
  1608. goto bail;
  1609. case IPATH_IB_LINKDOWN:
  1610. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKCMD_DOWN,
  1611. INFINIPATH_IBCC_LINKINITCMD_POLL);
  1612. /* don't wait */
  1613. ret = 0;
  1614. goto bail;
  1615. case IPATH_IB_LINKDOWN_SLEEP:
  1616. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKCMD_DOWN,
  1617. INFINIPATH_IBCC_LINKINITCMD_SLEEP);
  1618. /* don't wait */
  1619. ret = 0;
  1620. goto bail;
  1621. case IPATH_IB_LINKDOWN_DISABLE:
  1622. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKCMD_DOWN,
  1623. INFINIPATH_IBCC_LINKINITCMD_DISABLE);
  1624. /* don't wait */
  1625. ret = 0;
  1626. goto bail;
  1627. case IPATH_IB_LINKARM:
  1628. if (dd->ipath_flags & IPATH_LINKARMED) {
  1629. ret = 0;
  1630. goto bail;
  1631. }
  1632. if (!(dd->ipath_flags &
  1633. (IPATH_LINKINIT | IPATH_LINKACTIVE))) {
  1634. ret = -EINVAL;
  1635. goto bail;
  1636. }
  1637. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKCMD_ARMED, 0);
  1638. /*
  1639. * Since the port can transition to ACTIVE by receiving
  1640. * a non VL 15 packet, wait for either state.
  1641. */
  1642. lstate = IPATH_LINKARMED | IPATH_LINKACTIVE;
  1643. break;
  1644. case IPATH_IB_LINKACTIVE:
  1645. if (dd->ipath_flags & IPATH_LINKACTIVE) {
  1646. ret = 0;
  1647. goto bail;
  1648. }
  1649. if (!(dd->ipath_flags & IPATH_LINKARMED)) {
  1650. ret = -EINVAL;
  1651. goto bail;
  1652. }
  1653. ipath_set_ib_lstate(dd, INFINIPATH_IBCC_LINKCMD_ACTIVE, 0);
  1654. lstate = IPATH_LINKACTIVE;
  1655. break;
  1656. case IPATH_IB_LINK_LOOPBACK:
  1657. dev_info(&dd->pcidev->dev, "Enabling IB local loopback\n");
  1658. dd->ipath_ibcctrl |= INFINIPATH_IBCC_LOOPBACK;
  1659. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl,
  1660. dd->ipath_ibcctrl);
  1661. ret = 0;
  1662. goto bail; // no state change to wait for
  1663. case IPATH_IB_LINK_EXTERNAL:
  1664. dev_info(&dd->pcidev->dev, "Disabling IB local loopback (normal)\n");
  1665. dd->ipath_ibcctrl &= ~INFINIPATH_IBCC_LOOPBACK;
  1666. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl,
  1667. dd->ipath_ibcctrl);
  1668. ret = 0;
  1669. goto bail; // no state change to wait for
  1670. default:
  1671. ipath_dbg("Invalid linkstate 0x%x requested\n", newstate);
  1672. ret = -EINVAL;
  1673. goto bail;
  1674. }
  1675. ret = ipath_wait_linkstate(dd, lstate, 2000);
  1676. bail:
  1677. return ret;
  1678. }
  1679. /**
  1680. * ipath_set_mtu - set the MTU
  1681. * @dd: the infinipath device
  1682. * @arg: the new MTU
  1683. *
  1684. * we can handle "any" incoming size, the issue here is whether we
  1685. * need to restrict our outgoing size. For now, we don't do any
  1686. * sanity checking on this, and we don't deal with what happens to
  1687. * programs that are already running when the size changes.
  1688. * NOTE: changing the MTU will usually cause the IBC to go back to
  1689. * link initialize (IPATH_IBSTATE_INIT) state...
  1690. */
  1691. int ipath_set_mtu(struct ipath_devdata *dd, u16 arg)
  1692. {
  1693. u32 piosize;
  1694. int changed = 0;
  1695. int ret;
  1696. /*
  1697. * mtu is IB data payload max. It's the largest power of 2 less
  1698. * than piosize (or even larger, since it only really controls the
  1699. * largest we can receive; we can send the max of the mtu and
  1700. * piosize). We check that it's one of the valid IB sizes.
  1701. */
  1702. if (arg != 256 && arg != 512 && arg != 1024 && arg != 2048 &&
  1703. (arg != 4096 || !ipath_mtu4096)) {
  1704. ipath_dbg("Trying to set invalid mtu %u, failing\n", arg);
  1705. ret = -EINVAL;
  1706. goto bail;
  1707. }
  1708. if (dd->ipath_ibmtu == arg) {
  1709. ret = 0; /* same as current */
  1710. goto bail;
  1711. }
  1712. piosize = dd->ipath_ibmaxlen;
  1713. dd->ipath_ibmtu = arg;
  1714. if (arg >= (piosize - IPATH_PIO_MAXIBHDR)) {
  1715. /* Only if it's not the initial value (or reset to it) */
  1716. if (piosize != dd->ipath_init_ibmaxlen) {
  1717. if (arg > piosize && arg <= dd->ipath_init_ibmaxlen)
  1718. piosize = dd->ipath_init_ibmaxlen;
  1719. dd->ipath_ibmaxlen = piosize;
  1720. changed = 1;
  1721. }
  1722. } else if ((arg + IPATH_PIO_MAXIBHDR) != dd->ipath_ibmaxlen) {
  1723. piosize = arg + IPATH_PIO_MAXIBHDR;
  1724. ipath_cdbg(VERBOSE, "ibmaxlen was 0x%x, setting to 0x%x "
  1725. "(mtu 0x%x)\n", dd->ipath_ibmaxlen, piosize,
  1726. arg);
  1727. dd->ipath_ibmaxlen = piosize;
  1728. changed = 1;
  1729. }
  1730. if (changed) {
  1731. u64 ibc = dd->ipath_ibcctrl, ibdw;
  1732. /*
  1733. * update our housekeeping variables, and set IBC max
  1734. * size, same as init code; max IBC is max we allow in
  1735. * buffer, less the qword pbc, plus 1 for ICRC, in dwords
  1736. */
  1737. dd->ipath_ibmaxlen = piosize - 2 * sizeof(u32);
  1738. ibdw = (dd->ipath_ibmaxlen >> 2) + 1;
  1739. ibc &= ~(INFINIPATH_IBCC_MAXPKTLEN_MASK <<
  1740. dd->ibcc_mpl_shift);
  1741. ibc |= ibdw << dd->ibcc_mpl_shift;
  1742. dd->ipath_ibcctrl = ibc;
  1743. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl,
  1744. dd->ipath_ibcctrl);
  1745. dd->ipath_f_tidtemplate(dd);
  1746. }
  1747. ret = 0;
  1748. bail:
  1749. return ret;
  1750. }
  1751. int ipath_set_lid(struct ipath_devdata *dd, u32 arg, u8 lmc)
  1752. {
  1753. dd->ipath_lid = arg;
  1754. dd->ipath_lmc = lmc;
  1755. return 0;
  1756. }
  1757. /**
  1758. * ipath_write_kreg_port - write a device's per-port 64-bit kernel register
  1759. * @dd: the infinipath device
  1760. * @regno: the register number to write
  1761. * @port: the port containing the register
  1762. * @value: the value to write
  1763. *
  1764. * Registers that vary with the chip implementation constants (port)
  1765. * use this routine.
  1766. */
  1767. void ipath_write_kreg_port(const struct ipath_devdata *dd, ipath_kreg regno,
  1768. unsigned port, u64 value)
  1769. {
  1770. u16 where;
  1771. if (port < dd->ipath_portcnt &&
  1772. (regno == dd->ipath_kregs->kr_rcvhdraddr ||
  1773. regno == dd->ipath_kregs->kr_rcvhdrtailaddr))
  1774. where = regno + port;
  1775. else
  1776. where = -1;
  1777. ipath_write_kreg(dd, where, value);
  1778. }
  1779. /*
  1780. * Following deal with the "obviously simple" task of overriding the state
  1781. * of the LEDS, which normally indicate link physical and logical status.
  1782. * The complications arise in dealing with different hardware mappings
  1783. * and the board-dependent routine being called from interrupts.
  1784. * and then there's the requirement to _flash_ them.
  1785. */
  1786. #define LED_OVER_FREQ_SHIFT 8
  1787. #define LED_OVER_FREQ_MASK (0xFF<<LED_OVER_FREQ_SHIFT)
  1788. /* Below is "non-zero" to force override, but both actual LEDs are off */
  1789. #define LED_OVER_BOTH_OFF (8)
  1790. static void ipath_run_led_override(unsigned long opaque)
  1791. {
  1792. struct ipath_devdata *dd = (struct ipath_devdata *)opaque;
  1793. int timeoff;
  1794. int pidx;
  1795. u64 lstate, ltstate, val;
  1796. if (!(dd->ipath_flags & IPATH_INITTED))
  1797. return;
  1798. pidx = dd->ipath_led_override_phase++ & 1;
  1799. dd->ipath_led_override = dd->ipath_led_override_vals[pidx];
  1800. timeoff = dd->ipath_led_override_timeoff;
  1801. /*
  1802. * below potentially restores the LED values per current status,
  1803. * should also possibly setup the traffic-blink register,
  1804. * but leave that to per-chip functions.
  1805. */
  1806. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_ibcstatus);
  1807. ltstate = (val >> INFINIPATH_IBCS_LINKTRAININGSTATE_SHIFT) &
  1808. dd->ibcs_lts_mask;
  1809. lstate = (val >> dd->ibcs_ls_shift) & INFINIPATH_IBCS_LINKSTATE_MASK;
  1810. dd->ipath_f_setextled(dd, lstate, ltstate);
  1811. mod_timer(&dd->ipath_led_override_timer, jiffies + timeoff);
  1812. }
  1813. void ipath_set_led_override(struct ipath_devdata *dd, unsigned int val)
  1814. {
  1815. int timeoff, freq;
  1816. if (!(dd->ipath_flags & IPATH_INITTED))
  1817. return;
  1818. /* First check if we are blinking. If not, use 1HZ polling */
  1819. timeoff = HZ;
  1820. freq = (val & LED_OVER_FREQ_MASK) >> LED_OVER_FREQ_SHIFT;
  1821. if (freq) {
  1822. /* For blink, set each phase from one nybble of val */
  1823. dd->ipath_led_override_vals[0] = val & 0xF;
  1824. dd->ipath_led_override_vals[1] = (val >> 4) & 0xF;
  1825. timeoff = (HZ << 4)/freq;
  1826. } else {
  1827. /* Non-blink set both phases the same. */
  1828. dd->ipath_led_override_vals[0] = val & 0xF;
  1829. dd->ipath_led_override_vals[1] = val & 0xF;
  1830. }
  1831. dd->ipath_led_override_timeoff = timeoff;
  1832. /*
  1833. * If the timer has not already been started, do so. Use a "quick"
  1834. * timeout so the function will be called soon, to look at our request.
  1835. */
  1836. if (atomic_inc_return(&dd->ipath_led_override_timer_active) == 1) {
  1837. /* Need to start timer */
  1838. init_timer(&dd->ipath_led_override_timer);
  1839. dd->ipath_led_override_timer.function =
  1840. ipath_run_led_override;
  1841. dd->ipath_led_override_timer.data = (unsigned long) dd;
  1842. dd->ipath_led_override_timer.expires = jiffies + 1;
  1843. add_timer(&dd->ipath_led_override_timer);
  1844. } else {
  1845. atomic_dec(&dd->ipath_led_override_timer_active);
  1846. }
  1847. }
  1848. /**
  1849. * ipath_shutdown_device - shut down a device
  1850. * @dd: the infinipath device
  1851. *
  1852. * This is called to make the device quiet when we are about to
  1853. * unload the driver, and also when the device is administratively
  1854. * disabled. It does not free any data structures.
  1855. * Everything it does has to be setup again by ipath_init_chip(dd,1)
  1856. */
  1857. void ipath_shutdown_device(struct ipath_devdata *dd)
  1858. {
  1859. unsigned long flags;
  1860. ipath_dbg("Shutting down the device\n");
  1861. ipath_hol_up(dd); /* make sure user processes aren't suspended */
  1862. dd->ipath_flags |= IPATH_LINKUNK;
  1863. dd->ipath_flags &= ~(IPATH_INITTED | IPATH_LINKDOWN |
  1864. IPATH_LINKINIT | IPATH_LINKARMED |
  1865. IPATH_LINKACTIVE);
  1866. *dd->ipath_statusp &= ~(IPATH_STATUS_IB_CONF |
  1867. IPATH_STATUS_IB_READY);
  1868. /* mask interrupts, but not errors */
  1869. ipath_write_kreg(dd, dd->ipath_kregs->kr_intmask, 0ULL);
  1870. dd->ipath_rcvctrl = 0;
  1871. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  1872. dd->ipath_rcvctrl);
  1873. /*
  1874. * gracefully stop all sends allowing any in progress to trickle out
  1875. * first.
  1876. */
  1877. spin_lock_irqsave(&dd->ipath_sendctrl_lock, flags);
  1878. dd->ipath_sendctrl = 0;
  1879. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, dd->ipath_sendctrl);
  1880. /* flush it */
  1881. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  1882. spin_unlock_irqrestore(&dd->ipath_sendctrl_lock, flags);
  1883. /*
  1884. * enough for anything that's going to trickle out to have actually
  1885. * done so.
  1886. */
  1887. udelay(5);
  1888. ipath_set_ib_lstate(dd, 0, INFINIPATH_IBCC_LINKINITCMD_DISABLE);
  1889. ipath_cancel_sends(dd, 0);
  1890. signal_ib_event(dd, IB_EVENT_PORT_ERR);
  1891. /* disable IBC */
  1892. dd->ipath_control &= ~INFINIPATH_C_LINKENABLE;
  1893. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  1894. dd->ipath_control | INFINIPATH_C_FREEZEMODE);
  1895. /*
  1896. * clear SerdesEnable and turn the leds off; do this here because
  1897. * we are unloading, so don't count on interrupts to move along
  1898. * Turn the LEDs off explictly for the same reason.
  1899. */
  1900. dd->ipath_f_quiet_serdes(dd);
  1901. /* stop all the timers that might still be running */
  1902. del_timer_sync(&dd->ipath_hol_timer);
  1903. if (dd->ipath_stats_timer_active) {
  1904. del_timer_sync(&dd->ipath_stats_timer);
  1905. dd->ipath_stats_timer_active = 0;
  1906. }
  1907. /*
  1908. * clear all interrupts and errors, so that the next time the driver
  1909. * is loaded or device is enabled, we know that whatever is set
  1910. * happened while we were unloaded
  1911. */
  1912. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  1913. ~0ULL & ~INFINIPATH_HWE_MEMBISTFAILED);
  1914. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear, -1LL);
  1915. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, -1LL);
  1916. ipath_cdbg(VERBOSE, "Flush time and errors to EEPROM\n");
  1917. ipath_update_eeprom_log(dd);
  1918. }
  1919. /**
  1920. * ipath_free_pddata - free a port's allocated data
  1921. * @dd: the infinipath device
  1922. * @pd: the portdata structure
  1923. *
  1924. * free up any allocated data for a port
  1925. * This should not touch anything that would affect a simultaneous
  1926. * re-allocation of port data, because it is called after ipath_mutex
  1927. * is released (and can be called from reinit as well).
  1928. * It should never change any chip state, or global driver state.
  1929. * (The only exception to global state is freeing the port0 port0_skbs.)
  1930. */
  1931. void ipath_free_pddata(struct ipath_devdata *dd, struct ipath_portdata *pd)
  1932. {
  1933. if (!pd)
  1934. return;
  1935. if (pd->port_rcvhdrq) {
  1936. ipath_cdbg(VERBOSE, "free closed port %d rcvhdrq @ %p "
  1937. "(size=%lu)\n", pd->port_port, pd->port_rcvhdrq,
  1938. (unsigned long) pd->port_rcvhdrq_size);
  1939. dma_free_coherent(&dd->pcidev->dev, pd->port_rcvhdrq_size,
  1940. pd->port_rcvhdrq, pd->port_rcvhdrq_phys);
  1941. pd->port_rcvhdrq = NULL;
  1942. if (pd->port_rcvhdrtail_kvaddr) {
  1943. dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
  1944. pd->port_rcvhdrtail_kvaddr,
  1945. pd->port_rcvhdrqtailaddr_phys);
  1946. pd->port_rcvhdrtail_kvaddr = NULL;
  1947. }
  1948. }
  1949. if (pd->port_port && pd->port_rcvegrbuf) {
  1950. unsigned e;
  1951. for (e = 0; e < pd->port_rcvegrbuf_chunks; e++) {
  1952. void *base = pd->port_rcvegrbuf[e];
  1953. size_t size = pd->port_rcvegrbuf_size;
  1954. ipath_cdbg(VERBOSE, "egrbuf free(%p, %lu), "
  1955. "chunk %u/%u\n", base,
  1956. (unsigned long) size,
  1957. e, pd->port_rcvegrbuf_chunks);
  1958. dma_free_coherent(&dd->pcidev->dev, size,
  1959. base, pd->port_rcvegrbuf_phys[e]);
  1960. }
  1961. kfree(pd->port_rcvegrbuf);
  1962. pd->port_rcvegrbuf = NULL;
  1963. kfree(pd->port_rcvegrbuf_phys);
  1964. pd->port_rcvegrbuf_phys = NULL;
  1965. pd->port_rcvegrbuf_chunks = 0;
  1966. } else if (pd->port_port == 0 && dd->ipath_port0_skbinfo) {
  1967. unsigned e;
  1968. struct ipath_skbinfo *skbinfo = dd->ipath_port0_skbinfo;
  1969. dd->ipath_port0_skbinfo = NULL;
  1970. ipath_cdbg(VERBOSE, "free closed port %d "
  1971. "ipath_port0_skbinfo @ %p\n", pd->port_port,
  1972. skbinfo);
  1973. for (e = 0; e < dd->ipath_rcvegrcnt; e++)
  1974. if (skbinfo[e].skb) {
  1975. pci_unmap_single(dd->pcidev, skbinfo[e].phys,
  1976. dd->ipath_ibmaxlen,
  1977. PCI_DMA_FROMDEVICE);
  1978. dev_kfree_skb(skbinfo[e].skb);
  1979. }
  1980. vfree(skbinfo);
  1981. }
  1982. kfree(pd->port_tid_pg_list);
  1983. vfree(pd->subport_uregbase);
  1984. vfree(pd->subport_rcvegrbuf);
  1985. vfree(pd->subport_rcvhdr_base);
  1986. kfree(pd);
  1987. }
  1988. static int __init infinipath_init(void)
  1989. {
  1990. int ret;
  1991. if (ipath_debug & __IPATH_DBG)
  1992. printk(KERN_INFO DRIVER_LOAD_MSG "%s", ib_ipath_version);
  1993. /*
  1994. * These must be called before the driver is registered with
  1995. * the PCI subsystem.
  1996. */
  1997. idr_init(&unit_table);
  1998. if (!idr_pre_get(&unit_table, GFP_KERNEL)) {
  1999. ret = -ENOMEM;
  2000. goto bail;
  2001. }
  2002. ret = pci_register_driver(&ipath_driver);
  2003. if (ret < 0) {
  2004. printk(KERN_ERR IPATH_DRV_NAME
  2005. ": Unable to register driver: error %d\n", -ret);
  2006. goto bail_unit;
  2007. }
  2008. ret = ipath_init_ipathfs();
  2009. if (ret < 0) {
  2010. printk(KERN_ERR IPATH_DRV_NAME ": Unable to create "
  2011. "ipathfs: error %d\n", -ret);
  2012. goto bail_pci;
  2013. }
  2014. goto bail;
  2015. bail_pci:
  2016. pci_unregister_driver(&ipath_driver);
  2017. bail_unit:
  2018. idr_destroy(&unit_table);
  2019. bail:
  2020. return ret;
  2021. }
  2022. static void __exit infinipath_cleanup(void)
  2023. {
  2024. ipath_exit_ipathfs();
  2025. ipath_cdbg(VERBOSE, "Unregistering pci driver\n");
  2026. pci_unregister_driver(&ipath_driver);
  2027. idr_destroy(&unit_table);
  2028. }
  2029. /**
  2030. * ipath_reset_device - reset the chip if possible
  2031. * @unit: the device to reset
  2032. *
  2033. * Whether or not reset is successful, we attempt to re-initialize the chip
  2034. * (that is, much like a driver unload/reload). We clear the INITTED flag
  2035. * so that the various entry points will fail until we reinitialize. For
  2036. * now, we only allow this if no user ports are open that use chip resources
  2037. */
  2038. int ipath_reset_device(int unit)
  2039. {
  2040. int ret, i;
  2041. struct ipath_devdata *dd = ipath_lookup(unit);
  2042. if (!dd) {
  2043. ret = -ENODEV;
  2044. goto bail;
  2045. }
  2046. if (atomic_read(&dd->ipath_led_override_timer_active)) {
  2047. /* Need to stop LED timer, _then_ shut off LEDs */
  2048. del_timer_sync(&dd->ipath_led_override_timer);
  2049. atomic_set(&dd->ipath_led_override_timer_active, 0);
  2050. }
  2051. /* Shut off LEDs after we are sure timer is not running */
  2052. dd->ipath_led_override = LED_OVER_BOTH_OFF;
  2053. dd->ipath_f_setextled(dd, 0, 0);
  2054. dev_info(&dd->pcidev->dev, "Reset on unit %u requested\n", unit);
  2055. if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT)) {
  2056. dev_info(&dd->pcidev->dev, "Invalid unit number %u or "
  2057. "not initialized or not present\n", unit);
  2058. ret = -ENXIO;
  2059. goto bail;
  2060. }
  2061. if (dd->ipath_pd)
  2062. for (i = 1; i < dd->ipath_cfgports; i++) {
  2063. if (dd->ipath_pd[i] && dd->ipath_pd[i]->port_cnt) {
  2064. ipath_dbg("unit %u port %d is in use "
  2065. "(PID %u cmd %s), can't reset\n",
  2066. unit, i,
  2067. dd->ipath_pd[i]->port_pid,
  2068. dd->ipath_pd[i]->port_comm);
  2069. ret = -EBUSY;
  2070. goto bail;
  2071. }
  2072. }
  2073. dd->ipath_flags &= ~IPATH_INITTED;
  2074. ret = dd->ipath_f_reset(dd);
  2075. if (ret != 1)
  2076. ipath_dbg("reset was not successful\n");
  2077. ipath_dbg("Trying to reinitialize unit %u after reset attempt\n",
  2078. unit);
  2079. ret = ipath_init_chip(dd, 1);
  2080. if (ret)
  2081. ipath_dev_err(dd, "Reinitialize unit %u after "
  2082. "reset failed with %d\n", unit, ret);
  2083. else
  2084. dev_info(&dd->pcidev->dev, "Reinitialized unit %u after "
  2085. "resetting\n", unit);
  2086. bail:
  2087. return ret;
  2088. }
  2089. /*
  2090. * send a signal to all the processes that have the driver open
  2091. * through the normal interfaces (i.e., everything other than diags
  2092. * interface). Returns number of signalled processes.
  2093. */
  2094. static int ipath_signal_procs(struct ipath_devdata *dd, int sig)
  2095. {
  2096. int i, sub, any = 0;
  2097. pid_t pid;
  2098. if (!dd->ipath_pd)
  2099. return 0;
  2100. for (i = 1; i < dd->ipath_cfgports; i++) {
  2101. if (!dd->ipath_pd[i] || !dd->ipath_pd[i]->port_cnt ||
  2102. !dd->ipath_pd[i]->port_pid)
  2103. continue;
  2104. pid = dd->ipath_pd[i]->port_pid;
  2105. dev_info(&dd->pcidev->dev, "context %d in use "
  2106. "(PID %u), sending signal %d\n",
  2107. i, pid, sig);
  2108. kill_proc(pid, sig, 1);
  2109. any++;
  2110. for (sub = 0; sub < INFINIPATH_MAX_SUBPORT; sub++) {
  2111. pid = dd->ipath_pd[i]->port_subpid[sub];
  2112. if (!pid)
  2113. continue;
  2114. dev_info(&dd->pcidev->dev, "sub-context "
  2115. "%d:%d in use (PID %u), sending "
  2116. "signal %d\n", i, sub, pid, sig);
  2117. kill_proc(pid, sig, 1);
  2118. any++;
  2119. }
  2120. }
  2121. return any;
  2122. }
  2123. static void ipath_hol_signal_down(struct ipath_devdata *dd)
  2124. {
  2125. if (ipath_signal_procs(dd, SIGSTOP))
  2126. ipath_dbg("Stopped some processes\n");
  2127. ipath_cancel_sends(dd, 1);
  2128. }
  2129. static void ipath_hol_signal_up(struct ipath_devdata *dd)
  2130. {
  2131. if (ipath_signal_procs(dd, SIGCONT))
  2132. ipath_dbg("Continued some processes\n");
  2133. }
  2134. /*
  2135. * link is down, stop any users processes, and flush pending sends
  2136. * to prevent HoL blocking, then start the HoL timer that
  2137. * periodically continues, then stop procs, so they can detect
  2138. * link down if they want, and do something about it.
  2139. * Timer may already be running, so use __mod_timer, not add_timer.
  2140. */
  2141. void ipath_hol_down(struct ipath_devdata *dd)
  2142. {
  2143. dd->ipath_hol_state = IPATH_HOL_DOWN;
  2144. ipath_hol_signal_down(dd);
  2145. dd->ipath_hol_next = IPATH_HOL_DOWNCONT;
  2146. dd->ipath_hol_timer.expires = jiffies +
  2147. msecs_to_jiffies(ipath_hol_timeout_ms);
  2148. __mod_timer(&dd->ipath_hol_timer, dd->ipath_hol_timer.expires);
  2149. }
  2150. /*
  2151. * link is up, continue any user processes, and ensure timer
  2152. * is a nop, if running. Let timer keep running, if set; it
  2153. * will nop when it sees the link is up
  2154. */
  2155. void ipath_hol_up(struct ipath_devdata *dd)
  2156. {
  2157. ipath_hol_signal_up(dd);
  2158. dd->ipath_hol_state = IPATH_HOL_UP;
  2159. }
  2160. /*
  2161. * toggle the running/not running state of user proceses
  2162. * to prevent HoL blocking on chip resources, but still allow
  2163. * user processes to do link down special case handling.
  2164. * Should only be called via the timer
  2165. */
  2166. void ipath_hol_event(unsigned long opaque)
  2167. {
  2168. struct ipath_devdata *dd = (struct ipath_devdata *)opaque;
  2169. if (dd->ipath_hol_next == IPATH_HOL_DOWNSTOP
  2170. && dd->ipath_hol_state != IPATH_HOL_UP) {
  2171. dd->ipath_hol_next = IPATH_HOL_DOWNCONT;
  2172. ipath_dbg("Stopping processes\n");
  2173. ipath_hol_signal_down(dd);
  2174. } else { /* may do "extra" if also in ipath_hol_up() */
  2175. dd->ipath_hol_next = IPATH_HOL_DOWNSTOP;
  2176. ipath_dbg("Continuing processes\n");
  2177. ipath_hol_signal_up(dd);
  2178. }
  2179. if (dd->ipath_hol_state == IPATH_HOL_UP)
  2180. ipath_dbg("link's up, don't resched timer\n");
  2181. else {
  2182. dd->ipath_hol_timer.expires = jiffies +
  2183. msecs_to_jiffies(ipath_hol_timeout_ms);
  2184. __mod_timer(&dd->ipath_hol_timer,
  2185. dd->ipath_hol_timer.expires);
  2186. }
  2187. }
  2188. int ipath_set_rx_pol_inv(struct ipath_devdata *dd, u8 new_pol_inv)
  2189. {
  2190. u64 val;
  2191. if ( new_pol_inv > INFINIPATH_XGXS_RX_POL_MASK ) {
  2192. return -1;
  2193. }
  2194. if ( dd->ipath_rx_pol_inv != new_pol_inv ) {
  2195. dd->ipath_rx_pol_inv = new_pol_inv;
  2196. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig);
  2197. val &= ~(INFINIPATH_XGXS_RX_POL_MASK <<
  2198. INFINIPATH_XGXS_RX_POL_SHIFT);
  2199. val |= ((u64)dd->ipath_rx_pol_inv) <<
  2200. INFINIPATH_XGXS_RX_POL_SHIFT;
  2201. ipath_write_kreg(dd, dd->ipath_kregs->kr_xgxsconfig, val);
  2202. }
  2203. return 0;
  2204. }
  2205. /*
  2206. * Disable and enable the armlaunch error. Used for PIO bandwidth testing on
  2207. * the 7220, which is count-based, rather than trigger-based. Safe for the
  2208. * driver check, since it's at init. Not completely safe when used for
  2209. * user-mode checking, since some error checking can be lost, but not
  2210. * particularly risky, and only has problematic side-effects in the face of
  2211. * very buggy user code. There is no reference counting, but that's also
  2212. * fine, given the intended use.
  2213. */
  2214. void ipath_enable_armlaunch(struct ipath_devdata *dd)
  2215. {
  2216. dd->ipath_lasterror &= ~INFINIPATH_E_SPIOARMLAUNCH;
  2217. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear,
  2218. INFINIPATH_E_SPIOARMLAUNCH);
  2219. dd->ipath_errormask |= INFINIPATH_E_SPIOARMLAUNCH;
  2220. ipath_write_kreg(dd, dd->ipath_kregs->kr_errormask,
  2221. dd->ipath_errormask);
  2222. }
  2223. void ipath_disable_armlaunch(struct ipath_devdata *dd)
  2224. {
  2225. /* so don't re-enable if already set */
  2226. dd->ipath_maskederrs &= ~INFINIPATH_E_SPIOARMLAUNCH;
  2227. dd->ipath_errormask &= ~INFINIPATH_E_SPIOARMLAUNCH;
  2228. ipath_write_kreg(dd, dd->ipath_kregs->kr_errormask,
  2229. dd->ipath_errormask);
  2230. }
  2231. module_init(infinipath_init);
  2232. module_exit(infinipath_cleanup);