mpic.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922
  1. /*
  2. * arch/powerpc/kernel/mpic.c
  3. *
  4. * Driver for interrupt controllers following the OpenPIC standard, the
  5. * common implementation beeing IBM's MPIC. This driver also can deal
  6. * with various broken implementations of this HW.
  7. *
  8. * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file COPYING in the main directory of this archive
  12. * for more details.
  13. */
  14. #undef DEBUG
  15. #include <linux/config.h>
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/irq.h>
  20. #include <linux/smp.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/pci.h>
  25. #include <asm/ptrace.h>
  26. #include <asm/signal.h>
  27. #include <asm/io.h>
  28. #include <asm/pgtable.h>
  29. #include <asm/irq.h>
  30. #include <asm/machdep.h>
  31. #include <asm/mpic.h>
  32. #include <asm/smp.h>
  33. #ifdef DEBUG
  34. #define DBG(fmt...) printk(fmt)
  35. #else
  36. #define DBG(fmt...)
  37. #endif
  38. static struct mpic *mpics;
  39. static struct mpic *mpic_primary;
  40. static DEFINE_SPINLOCK(mpic_lock);
  41. #ifdef CONFIG_PPC32 /* XXX for now */
  42. #ifdef CONFIG_IRQ_ALL_CPUS
  43. #define distribute_irqs (1)
  44. #else
  45. #define distribute_irqs (0)
  46. #endif
  47. #endif
  48. /*
  49. * Register accessor functions
  50. */
  51. static inline u32 _mpic_read(unsigned int be, volatile u32 __iomem *base,
  52. unsigned int reg)
  53. {
  54. if (be)
  55. return in_be32(base + (reg >> 2));
  56. else
  57. return in_le32(base + (reg >> 2));
  58. }
  59. static inline void _mpic_write(unsigned int be, volatile u32 __iomem *base,
  60. unsigned int reg, u32 value)
  61. {
  62. if (be)
  63. out_be32(base + (reg >> 2), value);
  64. else
  65. out_le32(base + (reg >> 2), value);
  66. }
  67. static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
  68. {
  69. unsigned int be = (mpic->flags & MPIC_BIG_ENDIAN) != 0;
  70. unsigned int offset = MPIC_GREG_IPI_VECTOR_PRI_0 + (ipi * 0x10);
  71. if (mpic->flags & MPIC_BROKEN_IPI)
  72. be = !be;
  73. return _mpic_read(be, mpic->gregs, offset);
  74. }
  75. static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
  76. {
  77. unsigned int offset = MPIC_GREG_IPI_VECTOR_PRI_0 + (ipi * 0x10);
  78. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->gregs, offset, value);
  79. }
  80. static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
  81. {
  82. unsigned int cpu = 0;
  83. if (mpic->flags & MPIC_PRIMARY)
  84. cpu = hard_smp_processor_id();
  85. return _mpic_read(mpic->flags & MPIC_BIG_ENDIAN, mpic->cpuregs[cpu], reg);
  86. }
  87. static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
  88. {
  89. unsigned int cpu = 0;
  90. if (mpic->flags & MPIC_PRIMARY)
  91. cpu = hard_smp_processor_id();
  92. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->cpuregs[cpu], reg, value);
  93. }
  94. static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
  95. {
  96. unsigned int isu = src_no >> mpic->isu_shift;
  97. unsigned int idx = src_no & mpic->isu_mask;
  98. return _mpic_read(mpic->flags & MPIC_BIG_ENDIAN, mpic->isus[isu],
  99. reg + (idx * MPIC_IRQ_STRIDE));
  100. }
  101. static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
  102. unsigned int reg, u32 value)
  103. {
  104. unsigned int isu = src_no >> mpic->isu_shift;
  105. unsigned int idx = src_no & mpic->isu_mask;
  106. _mpic_write(mpic->flags & MPIC_BIG_ENDIAN, mpic->isus[isu],
  107. reg + (idx * MPIC_IRQ_STRIDE), value);
  108. }
  109. #define mpic_read(b,r) _mpic_read(mpic->flags & MPIC_BIG_ENDIAN,(b),(r))
  110. #define mpic_write(b,r,v) _mpic_write(mpic->flags & MPIC_BIG_ENDIAN,(b),(r),(v))
  111. #define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
  112. #define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
  113. #define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
  114. #define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
  115. #define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
  116. #define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
  117. /*
  118. * Low level utility functions
  119. */
  120. /* Check if we have one of those nice broken MPICs with a flipped endian on
  121. * reads from IPI registers
  122. */
  123. static void __init mpic_test_broken_ipi(struct mpic *mpic)
  124. {
  125. u32 r;
  126. mpic_write(mpic->gregs, MPIC_GREG_IPI_VECTOR_PRI_0, MPIC_VECPRI_MASK);
  127. r = mpic_read(mpic->gregs, MPIC_GREG_IPI_VECTOR_PRI_0);
  128. if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
  129. printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
  130. mpic->flags |= MPIC_BROKEN_IPI;
  131. }
  132. }
  133. #ifdef CONFIG_MPIC_BROKEN_U3
  134. /* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
  135. * to force the edge setting on the MPIC and do the ack workaround.
  136. */
  137. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source_no)
  138. {
  139. if (source_no >= 128 || !mpic->fixups)
  140. return 0;
  141. return mpic->fixups[source_no].base != NULL;
  142. }
  143. static inline void mpic_apic_end_irq(struct mpic *mpic, unsigned int source_no)
  144. {
  145. struct mpic_irq_fixup *fixup = &mpic->fixups[source_no];
  146. spin_lock(&mpic->fixup_lock);
  147. writeb(0x11 + 2 * fixup->irq, fixup->base + 2);
  148. writel(fixup->data, fixup->base + 4);
  149. spin_unlock(&mpic->fixup_lock);
  150. }
  151. static void __init mpic_scan_ioapic(struct mpic *mpic, u8 __iomem *devbase)
  152. {
  153. int i, irq, n;
  154. u32 tmp;
  155. u8 pos;
  156. for (pos = readb(devbase + 0x34); pos; pos = readb(devbase + pos + 1)) {
  157. u8 id = readb(devbase + pos);
  158. if (id == 0x08) {
  159. id = readb(devbase + pos + 3);
  160. if (id == 0x80)
  161. break;
  162. }
  163. }
  164. if (pos == 0)
  165. return;
  166. printk(KERN_INFO "mpic: - Workarounds @ %p, pos = 0x%02x\n", devbase, pos);
  167. devbase += pos;
  168. writeb(0x01, devbase + 2);
  169. n = (readl(devbase + 4) >> 16) & 0xff;
  170. for (i = 0; i <= n; i++) {
  171. writeb(0x10 + 2 * i, devbase + 2);
  172. tmp = readl(devbase + 4);
  173. if ((tmp & 0x21) != 0x20)
  174. continue;
  175. irq = (tmp >> 16) & 0xff;
  176. mpic->fixups[irq].irq = i;
  177. mpic->fixups[irq].base = devbase;
  178. writeb(0x11 + 2 * i, devbase + 2);
  179. mpic->fixups[irq].data = readl(devbase + 4) | 0x80000000;
  180. }
  181. }
  182. static void __init mpic_scan_ioapics(struct mpic *mpic)
  183. {
  184. unsigned int devfn;
  185. u8 __iomem *cfgspace;
  186. printk(KERN_INFO "mpic: Setting up IO-APICs workarounds for U3\n");
  187. /* Allocate fixups array */
  188. mpic->fixups = alloc_bootmem(128 * sizeof(struct mpic_irq_fixup));
  189. BUG_ON(mpic->fixups == NULL);
  190. memset(mpic->fixups, 0, 128 * sizeof(struct mpic_irq_fixup));
  191. /* Init spinlock */
  192. spin_lock_init(&mpic->fixup_lock);
  193. /* Map U3 config space. We assume all IO-APICs are on the primary bus
  194. * so we only need to map 64kB.
  195. */
  196. cfgspace = ioremap(0xf2000000, 0x10000);
  197. BUG_ON(cfgspace == NULL);
  198. /* Now we scan all slots. We do a very quick scan, we read the header type,
  199. * vendor ID and device ID only, that's plenty enough
  200. */
  201. for (devfn = 0; devfn < 0x100; devfn++) {
  202. u8 __iomem *devbase = cfgspace + (devfn << 8);
  203. u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
  204. u32 l = readl(devbase + PCI_VENDOR_ID);
  205. DBG("devfn %x, l: %x\n", devfn, l);
  206. /* If no device, skip */
  207. if (l == 0xffffffff || l == 0x00000000 ||
  208. l == 0x0000ffff || l == 0xffff0000)
  209. goto next;
  210. mpic_scan_ioapic(mpic, devbase);
  211. next:
  212. /* next device, if function 0 */
  213. if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
  214. devfn += 7;
  215. }
  216. }
  217. #endif /* CONFIG_MPIC_BROKEN_U3 */
  218. /* Find an mpic associated with a given linux interrupt */
  219. static struct mpic *mpic_find(unsigned int irq, unsigned int *is_ipi)
  220. {
  221. struct mpic *mpic = mpics;
  222. while(mpic) {
  223. /* search IPIs first since they may override the main interrupts */
  224. if (irq >= mpic->ipi_offset && irq < (mpic->ipi_offset + 4)) {
  225. if (is_ipi)
  226. *is_ipi = 1;
  227. return mpic;
  228. }
  229. if (irq >= mpic->irq_offset &&
  230. irq < (mpic->irq_offset + mpic->irq_count)) {
  231. if (is_ipi)
  232. *is_ipi = 0;
  233. return mpic;
  234. }
  235. mpic = mpic -> next;
  236. }
  237. return NULL;
  238. }
  239. /* Convert a cpu mask from logical to physical cpu numbers. */
  240. static inline u32 mpic_physmask(u32 cpumask)
  241. {
  242. int i;
  243. u32 mask = 0;
  244. for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
  245. mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
  246. return mask;
  247. }
  248. #ifdef CONFIG_SMP
  249. /* Get the mpic structure from the IPI number */
  250. static inline struct mpic * mpic_from_ipi(unsigned int ipi)
  251. {
  252. return container_of(irq_desc[ipi].handler, struct mpic, hc_ipi);
  253. }
  254. #endif
  255. /* Get the mpic structure from the irq number */
  256. static inline struct mpic * mpic_from_irq(unsigned int irq)
  257. {
  258. return container_of(irq_desc[irq].handler, struct mpic, hc_irq);
  259. }
  260. /* Send an EOI */
  261. static inline void mpic_eoi(struct mpic *mpic)
  262. {
  263. mpic_cpu_write(MPIC_CPU_EOI, 0);
  264. (void)mpic_cpu_read(MPIC_CPU_WHOAMI);
  265. }
  266. #ifdef CONFIG_SMP
  267. static irqreturn_t mpic_ipi_action(int irq, void *dev_id, struct pt_regs *regs)
  268. {
  269. struct mpic *mpic = dev_id;
  270. smp_message_recv(irq - mpic->ipi_offset, regs);
  271. return IRQ_HANDLED;
  272. }
  273. #endif /* CONFIG_SMP */
  274. /*
  275. * Linux descriptor level callbacks
  276. */
  277. static void mpic_enable_irq(unsigned int irq)
  278. {
  279. unsigned int loops = 100000;
  280. struct mpic *mpic = mpic_from_irq(irq);
  281. unsigned int src = irq - mpic->irq_offset;
  282. DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src);
  283. mpic_irq_write(src, MPIC_IRQ_VECTOR_PRI,
  284. mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) &
  285. ~MPIC_VECPRI_MASK);
  286. /* make sure mask gets to controller before we return to user */
  287. do {
  288. if (!loops--) {
  289. printk(KERN_ERR "mpic_enable_irq timeout\n");
  290. break;
  291. }
  292. } while(mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) & MPIC_VECPRI_MASK);
  293. }
  294. static void mpic_disable_irq(unsigned int irq)
  295. {
  296. unsigned int loops = 100000;
  297. struct mpic *mpic = mpic_from_irq(irq);
  298. unsigned int src = irq - mpic->irq_offset;
  299. DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);
  300. mpic_irq_write(src, MPIC_IRQ_VECTOR_PRI,
  301. mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) |
  302. MPIC_VECPRI_MASK);
  303. /* make sure mask gets to controller before we return to user */
  304. do {
  305. if (!loops--) {
  306. printk(KERN_ERR "mpic_enable_irq timeout\n");
  307. break;
  308. }
  309. } while(!(mpic_irq_read(src, MPIC_IRQ_VECTOR_PRI) & MPIC_VECPRI_MASK));
  310. }
  311. static void mpic_end_irq(unsigned int irq)
  312. {
  313. struct mpic *mpic = mpic_from_irq(irq);
  314. DBG("%s: end_irq: %d\n", mpic->name, irq);
  315. /* We always EOI on end_irq() even for edge interrupts since that
  316. * should only lower the priority, the MPIC should have properly
  317. * latched another edge interrupt coming in anyway
  318. */
  319. #ifdef CONFIG_MPIC_BROKEN_U3
  320. if (mpic->flags & MPIC_BROKEN_U3) {
  321. unsigned int src = irq - mpic->irq_offset;
  322. if (mpic_is_ht_interrupt(mpic, src))
  323. mpic_apic_end_irq(mpic, src);
  324. }
  325. #endif /* CONFIG_MPIC_BROKEN_U3 */
  326. mpic_eoi(mpic);
  327. }
  328. #ifdef CONFIG_SMP
  329. static void mpic_enable_ipi(unsigned int irq)
  330. {
  331. struct mpic *mpic = mpic_from_ipi(irq);
  332. unsigned int src = irq - mpic->ipi_offset;
  333. DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
  334. mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
  335. }
  336. static void mpic_disable_ipi(unsigned int irq)
  337. {
  338. /* NEVER disable an IPI... that's just plain wrong! */
  339. }
  340. static void mpic_end_ipi(unsigned int irq)
  341. {
  342. struct mpic *mpic = mpic_from_ipi(irq);
  343. /*
  344. * IPIs are marked IRQ_PER_CPU. This has the side effect of
  345. * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
  346. * applying to them. We EOI them late to avoid re-entering.
  347. * We mark IPI's with SA_INTERRUPT as they must run with
  348. * irqs disabled.
  349. */
  350. mpic_eoi(mpic);
  351. }
  352. #endif /* CONFIG_SMP */
  353. static void mpic_set_affinity(unsigned int irq, cpumask_t cpumask)
  354. {
  355. struct mpic *mpic = mpic_from_irq(irq);
  356. cpumask_t tmp;
  357. cpus_and(tmp, cpumask, cpu_online_map);
  358. mpic_irq_write(irq - mpic->irq_offset, MPIC_IRQ_DESTINATION,
  359. mpic_physmask(cpus_addr(tmp)[0]));
  360. }
  361. /*
  362. * Exported functions
  363. */
  364. struct mpic * __init mpic_alloc(unsigned long phys_addr,
  365. unsigned int flags,
  366. unsigned int isu_size,
  367. unsigned int irq_offset,
  368. unsigned int irq_count,
  369. unsigned int ipi_offset,
  370. unsigned char *senses,
  371. unsigned int senses_count,
  372. const char *name)
  373. {
  374. struct mpic *mpic;
  375. u32 reg;
  376. const char *vers;
  377. int i;
  378. mpic = alloc_bootmem(sizeof(struct mpic));
  379. if (mpic == NULL)
  380. return NULL;
  381. memset(mpic, 0, sizeof(struct mpic));
  382. mpic->name = name;
  383. mpic->hc_irq.typename = name;
  384. mpic->hc_irq.enable = mpic_enable_irq;
  385. mpic->hc_irq.disable = mpic_disable_irq;
  386. mpic->hc_irq.end = mpic_end_irq;
  387. if (flags & MPIC_PRIMARY)
  388. mpic->hc_irq.set_affinity = mpic_set_affinity;
  389. #ifdef CONFIG_SMP
  390. mpic->hc_ipi.typename = name;
  391. mpic->hc_ipi.enable = mpic_enable_ipi;
  392. mpic->hc_ipi.disable = mpic_disable_ipi;
  393. mpic->hc_ipi.end = mpic_end_ipi;
  394. #endif /* CONFIG_SMP */
  395. mpic->flags = flags;
  396. mpic->isu_size = isu_size;
  397. mpic->irq_offset = irq_offset;
  398. mpic->irq_count = irq_count;
  399. mpic->ipi_offset = ipi_offset;
  400. mpic->num_sources = 0; /* so far */
  401. mpic->senses = senses;
  402. mpic->senses_count = senses_count;
  403. /* Map the global registers */
  404. mpic->gregs = ioremap(phys_addr + MPIC_GREG_BASE, 0x1000);
  405. mpic->tmregs = mpic->gregs + ((MPIC_TIMER_BASE - MPIC_GREG_BASE) >> 2);
  406. BUG_ON(mpic->gregs == NULL);
  407. /* Reset */
  408. if (flags & MPIC_WANTS_RESET) {
  409. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0,
  410. mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  411. | MPIC_GREG_GCONF_RESET);
  412. while( mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  413. & MPIC_GREG_GCONF_RESET)
  414. mb();
  415. }
  416. /* Read feature register, calculate num CPUs and, for non-ISU
  417. * MPICs, num sources as well. On ISU MPICs, sources are counted
  418. * as ISUs are added
  419. */
  420. reg = mpic_read(mpic->gregs, MPIC_GREG_FEATURE_0);
  421. mpic->num_cpus = ((reg & MPIC_GREG_FEATURE_LAST_CPU_MASK)
  422. >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
  423. if (isu_size == 0)
  424. mpic->num_sources = ((reg & MPIC_GREG_FEATURE_LAST_SRC_MASK)
  425. >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
  426. /* Map the per-CPU registers */
  427. for (i = 0; i < mpic->num_cpus; i++) {
  428. mpic->cpuregs[i] = ioremap(phys_addr + MPIC_CPU_BASE +
  429. i * MPIC_CPU_STRIDE, 0x1000);
  430. BUG_ON(mpic->cpuregs[i] == NULL);
  431. }
  432. /* Initialize main ISU if none provided */
  433. if (mpic->isu_size == 0) {
  434. mpic->isu_size = mpic->num_sources;
  435. mpic->isus[0] = ioremap(phys_addr + MPIC_IRQ_BASE,
  436. MPIC_IRQ_STRIDE * mpic->isu_size);
  437. BUG_ON(mpic->isus[0] == NULL);
  438. }
  439. mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
  440. mpic->isu_mask = (1 << mpic->isu_shift) - 1;
  441. /* Display version */
  442. switch (reg & MPIC_GREG_FEATURE_VERSION_MASK) {
  443. case 1:
  444. vers = "1.0";
  445. break;
  446. case 2:
  447. vers = "1.2";
  448. break;
  449. case 3:
  450. vers = "1.3";
  451. break;
  452. default:
  453. vers = "<unknown>";
  454. break;
  455. }
  456. printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %lx, max %d CPUs\n",
  457. name, vers, phys_addr, mpic->num_cpus);
  458. printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n", mpic->isu_size,
  459. mpic->isu_shift, mpic->isu_mask);
  460. mpic->next = mpics;
  461. mpics = mpic;
  462. if (flags & MPIC_PRIMARY)
  463. mpic_primary = mpic;
  464. return mpic;
  465. }
  466. void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
  467. unsigned long phys_addr)
  468. {
  469. unsigned int isu_first = isu_num * mpic->isu_size;
  470. BUG_ON(isu_num >= MPIC_MAX_ISU);
  471. mpic->isus[isu_num] = ioremap(phys_addr, MPIC_IRQ_STRIDE * mpic->isu_size);
  472. if ((isu_first + mpic->isu_size) > mpic->num_sources)
  473. mpic->num_sources = isu_first + mpic->isu_size;
  474. }
  475. void __init mpic_setup_cascade(unsigned int irq, mpic_cascade_t handler,
  476. void *data)
  477. {
  478. struct mpic *mpic = mpic_find(irq, NULL);
  479. unsigned long flags;
  480. /* Synchronization here is a bit dodgy, so don't try to replace cascade
  481. * interrupts on the fly too often ... but normally it's set up at boot.
  482. */
  483. spin_lock_irqsave(&mpic_lock, flags);
  484. if (mpic->cascade)
  485. mpic_disable_irq(mpic->cascade_vec + mpic->irq_offset);
  486. mpic->cascade = NULL;
  487. wmb();
  488. mpic->cascade_vec = irq - mpic->irq_offset;
  489. mpic->cascade_data = data;
  490. wmb();
  491. mpic->cascade = handler;
  492. mpic_enable_irq(irq);
  493. spin_unlock_irqrestore(&mpic_lock, flags);
  494. }
  495. void __init mpic_init(struct mpic *mpic)
  496. {
  497. int i;
  498. BUG_ON(mpic->num_sources == 0);
  499. printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
  500. /* Set current processor priority to max */
  501. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0xf);
  502. /* Initialize timers: just disable them all */
  503. for (i = 0; i < 4; i++) {
  504. mpic_write(mpic->tmregs,
  505. i * MPIC_TIMER_STRIDE + MPIC_TIMER_DESTINATION, 0);
  506. mpic_write(mpic->tmregs,
  507. i * MPIC_TIMER_STRIDE + MPIC_TIMER_VECTOR_PRI,
  508. MPIC_VECPRI_MASK |
  509. (MPIC_VEC_TIMER_0 + i));
  510. }
  511. /* Initialize IPIs to our reserved vectors and mark them disabled for now */
  512. mpic_test_broken_ipi(mpic);
  513. for (i = 0; i < 4; i++) {
  514. mpic_ipi_write(i,
  515. MPIC_VECPRI_MASK |
  516. (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
  517. (MPIC_VEC_IPI_0 + i));
  518. #ifdef CONFIG_SMP
  519. if (!(mpic->flags & MPIC_PRIMARY))
  520. continue;
  521. irq_desc[mpic->ipi_offset+i].status |= IRQ_PER_CPU;
  522. irq_desc[mpic->ipi_offset+i].handler = &mpic->hc_ipi;
  523. #endif /* CONFIG_SMP */
  524. }
  525. /* Initialize interrupt sources */
  526. if (mpic->irq_count == 0)
  527. mpic->irq_count = mpic->num_sources;
  528. #ifdef CONFIG_MPIC_BROKEN_U3
  529. /* Do the ioapic fixups on U3 broken mpic */
  530. DBG("MPIC flags: %x\n", mpic->flags);
  531. if ((mpic->flags & MPIC_BROKEN_U3) && (mpic->flags & MPIC_PRIMARY))
  532. mpic_scan_ioapics(mpic);
  533. #endif /* CONFIG_MPIC_BROKEN_U3 */
  534. for (i = 0; i < mpic->num_sources; i++) {
  535. /* start with vector = source number, and masked */
  536. u32 vecpri = MPIC_VECPRI_MASK | i | (8 << MPIC_VECPRI_PRIORITY_SHIFT);
  537. int level = 0;
  538. /* if it's an IPI, we skip it */
  539. if ((mpic->irq_offset + i) >= (mpic->ipi_offset + i) &&
  540. (mpic->irq_offset + i) < (mpic->ipi_offset + i + 4))
  541. continue;
  542. /* do senses munging */
  543. if (mpic->senses && i < mpic->senses_count) {
  544. if (mpic->senses[i] & IRQ_SENSE_LEVEL)
  545. vecpri |= MPIC_VECPRI_SENSE_LEVEL;
  546. if (mpic->senses[i] & IRQ_POLARITY_POSITIVE)
  547. vecpri |= MPIC_VECPRI_POLARITY_POSITIVE;
  548. } else
  549. vecpri |= MPIC_VECPRI_SENSE_LEVEL;
  550. /* remember if it was a level interrupts */
  551. level = (vecpri & MPIC_VECPRI_SENSE_LEVEL);
  552. /* deal with broken U3 */
  553. if (mpic->flags & MPIC_BROKEN_U3) {
  554. #ifdef CONFIG_MPIC_BROKEN_U3
  555. if (mpic_is_ht_interrupt(mpic, i)) {
  556. vecpri &= ~(MPIC_VECPRI_SENSE_MASK |
  557. MPIC_VECPRI_POLARITY_MASK);
  558. vecpri |= MPIC_VECPRI_POLARITY_POSITIVE;
  559. }
  560. #else
  561. printk(KERN_ERR "mpic: BROKEN_U3 set, but CONFIG doesn't match\n");
  562. #endif
  563. }
  564. DBG("setup source %d, vecpri: %08x, level: %d\n", i, vecpri,
  565. (level != 0));
  566. /* init hw */
  567. mpic_irq_write(i, MPIC_IRQ_VECTOR_PRI, vecpri);
  568. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  569. 1 << hard_smp_processor_id());
  570. /* init linux descriptors */
  571. if (i < mpic->irq_count) {
  572. irq_desc[mpic->irq_offset+i].status = level ? IRQ_LEVEL : 0;
  573. irq_desc[mpic->irq_offset+i].handler = &mpic->hc_irq;
  574. }
  575. }
  576. /* Init spurrious vector */
  577. mpic_write(mpic->gregs, MPIC_GREG_SPURIOUS, MPIC_VEC_SPURRIOUS);
  578. /* Disable 8259 passthrough */
  579. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0,
  580. mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_0)
  581. | MPIC_GREG_GCONF_8259_PTHROU_DIS);
  582. /* Set current processor priority to 0 */
  583. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0);
  584. }
  585. void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
  586. {
  587. int is_ipi;
  588. struct mpic *mpic = mpic_find(irq, &is_ipi);
  589. unsigned long flags;
  590. u32 reg;
  591. spin_lock_irqsave(&mpic_lock, flags);
  592. if (is_ipi) {
  593. reg = mpic_ipi_read(irq - mpic->ipi_offset) &
  594. ~MPIC_VECPRI_PRIORITY_MASK;
  595. mpic_ipi_write(irq - mpic->ipi_offset,
  596. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  597. } else {
  598. reg = mpic_irq_read(irq - mpic->irq_offset,MPIC_IRQ_VECTOR_PRI)
  599. & ~MPIC_VECPRI_PRIORITY_MASK;
  600. mpic_irq_write(irq - mpic->irq_offset, MPIC_IRQ_VECTOR_PRI,
  601. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  602. }
  603. spin_unlock_irqrestore(&mpic_lock, flags);
  604. }
  605. unsigned int mpic_irq_get_priority(unsigned int irq)
  606. {
  607. int is_ipi;
  608. struct mpic *mpic = mpic_find(irq, &is_ipi);
  609. unsigned long flags;
  610. u32 reg;
  611. spin_lock_irqsave(&mpic_lock, flags);
  612. if (is_ipi)
  613. reg = mpic_ipi_read(irq - mpic->ipi_offset);
  614. else
  615. reg = mpic_irq_read(irq - mpic->irq_offset, MPIC_IRQ_VECTOR_PRI);
  616. spin_unlock_irqrestore(&mpic_lock, flags);
  617. return (reg & MPIC_VECPRI_PRIORITY_MASK) >> MPIC_VECPRI_PRIORITY_SHIFT;
  618. }
  619. void mpic_setup_this_cpu(void)
  620. {
  621. #ifdef CONFIG_SMP
  622. struct mpic *mpic = mpic_primary;
  623. unsigned long flags;
  624. u32 msk = 1 << hard_smp_processor_id();
  625. unsigned int i;
  626. BUG_ON(mpic == NULL);
  627. DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  628. spin_lock_irqsave(&mpic_lock, flags);
  629. /* let the mpic know we want intrs. default affinity is 0xffffffff
  630. * until changed via /proc. That's how it's done on x86. If we want
  631. * it differently, then we should make sure we also change the default
  632. * values of irq_affinity in irq.c.
  633. */
  634. if (distribute_irqs) {
  635. for (i = 0; i < mpic->num_sources ; i++)
  636. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  637. mpic_irq_read(i, MPIC_IRQ_DESTINATION) | msk);
  638. }
  639. /* Set current processor priority to 0 */
  640. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0);
  641. spin_unlock_irqrestore(&mpic_lock, flags);
  642. #endif /* CONFIG_SMP */
  643. }
  644. int mpic_cpu_get_priority(void)
  645. {
  646. struct mpic *mpic = mpic_primary;
  647. return mpic_cpu_read(MPIC_CPU_CURRENT_TASK_PRI);
  648. }
  649. void mpic_cpu_set_priority(int prio)
  650. {
  651. struct mpic *mpic = mpic_primary;
  652. prio &= MPIC_CPU_TASKPRI_MASK;
  653. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, prio);
  654. }
  655. /*
  656. * XXX: someone who knows mpic should check this.
  657. * do we need to eoi the ipi including for kexec cpu here (see xics comments)?
  658. * or can we reset the mpic in the new kernel?
  659. */
  660. void mpic_teardown_this_cpu(int secondary)
  661. {
  662. struct mpic *mpic = mpic_primary;
  663. unsigned long flags;
  664. u32 msk = 1 << hard_smp_processor_id();
  665. unsigned int i;
  666. BUG_ON(mpic == NULL);
  667. DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  668. spin_lock_irqsave(&mpic_lock, flags);
  669. /* let the mpic know we don't want intrs. */
  670. for (i = 0; i < mpic->num_sources ; i++)
  671. mpic_irq_write(i, MPIC_IRQ_DESTINATION,
  672. mpic_irq_read(i, MPIC_IRQ_DESTINATION) & ~msk);
  673. /* Set current processor priority to max */
  674. mpic_cpu_write(MPIC_CPU_CURRENT_TASK_PRI, 0xf);
  675. spin_unlock_irqrestore(&mpic_lock, flags);
  676. }
  677. void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask)
  678. {
  679. struct mpic *mpic = mpic_primary;
  680. BUG_ON(mpic == NULL);
  681. DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
  682. mpic_cpu_write(MPIC_CPU_IPI_DISPATCH_0 + ipi_no * 0x10,
  683. mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0]));
  684. }
  685. int mpic_get_one_irq(struct mpic *mpic, struct pt_regs *regs)
  686. {
  687. u32 irq;
  688. irq = mpic_cpu_read(MPIC_CPU_INTACK) & MPIC_VECPRI_VECTOR_MASK;
  689. DBG("%s: get_one_irq(): %d\n", mpic->name, irq);
  690. if (mpic->cascade && irq == mpic->cascade_vec) {
  691. DBG("%s: cascading ...\n", mpic->name);
  692. irq = mpic->cascade(regs, mpic->cascade_data);
  693. mpic_eoi(mpic);
  694. return irq;
  695. }
  696. if (unlikely(irq == MPIC_VEC_SPURRIOUS))
  697. return -1;
  698. if (irq < MPIC_VEC_IPI_0)
  699. return irq + mpic->irq_offset;
  700. DBG("%s: ipi %d !\n", mpic->name, irq - MPIC_VEC_IPI_0);
  701. return irq - MPIC_VEC_IPI_0 + mpic->ipi_offset;
  702. }
  703. int mpic_get_irq(struct pt_regs *regs)
  704. {
  705. struct mpic *mpic = mpic_primary;
  706. BUG_ON(mpic == NULL);
  707. return mpic_get_one_irq(mpic, regs);
  708. }
  709. #ifdef CONFIG_SMP
  710. void mpic_request_ipis(void)
  711. {
  712. struct mpic *mpic = mpic_primary;
  713. BUG_ON(mpic == NULL);
  714. printk("requesting IPIs ... \n");
  715. /* IPIs are marked SA_INTERRUPT as they must run with irqs disabled */
  716. request_irq(mpic->ipi_offset+0, mpic_ipi_action, SA_INTERRUPT,
  717. "IPI0 (call function)", mpic);
  718. request_irq(mpic->ipi_offset+1, mpic_ipi_action, SA_INTERRUPT,
  719. "IPI1 (reschedule)", mpic);
  720. request_irq(mpic->ipi_offset+2, mpic_ipi_action, SA_INTERRUPT,
  721. "IPI2 (unused)", mpic);
  722. request_irq(mpic->ipi_offset+3, mpic_ipi_action, SA_INTERRUPT,
  723. "IPI3 (debugger break)", mpic);
  724. printk("IPIs requested... \n");
  725. }
  726. void smp_mpic_message_pass(int target, int msg)
  727. {
  728. /* make sure we're sending something that translates to an IPI */
  729. if ((unsigned int)msg > 3) {
  730. printk("SMP %d: smp_message_pass: unknown msg %d\n",
  731. smp_processor_id(), msg);
  732. return;
  733. }
  734. switch (target) {
  735. case MSG_ALL:
  736. mpic_send_ipi(msg, 0xffffffff);
  737. break;
  738. case MSG_ALL_BUT_SELF:
  739. mpic_send_ipi(msg, 0xffffffff & ~(1 << smp_processor_id()));
  740. break;
  741. default:
  742. mpic_send_ipi(msg, 1 << target);
  743. break;
  744. }
  745. }
  746. #endif /* CONFIG_SMP */