spi-bcm63xx.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /*
  2. * Broadcom BCM63xx SPI controller support
  3. *
  4. * Copyright (C) 2009-2011 Florian Fainelli <florian@openwrt.org>
  5. * Copyright (C) 2010 Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version 2
  10. * of the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the
  19. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/init.h>
  23. #include <linux/clk.h>
  24. #include <linux/io.h>
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/delay.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/spi/spi.h>
  30. #include <linux/completion.h>
  31. #include <linux/err.h>
  32. #include <bcm63xx_dev_spi.h>
  33. #define PFX KBUILD_MODNAME
  34. #define DRV_VER "0.1.2"
  35. struct bcm63xx_spi {
  36. spinlock_t lock;
  37. int stopping;
  38. struct completion done;
  39. void __iomem *regs;
  40. int irq;
  41. /* Platform data */
  42. u32 speed_hz;
  43. unsigned fifo_size;
  44. /* Data buffers */
  45. const unsigned char *tx_ptr;
  46. unsigned char *rx_ptr;
  47. /* data iomem */
  48. u8 __iomem *tx_io;
  49. const u8 __iomem *rx_io;
  50. int remaining_bytes;
  51. struct clk *clk;
  52. struct platform_device *pdev;
  53. };
  54. static inline u8 bcm_spi_readb(struct bcm63xx_spi *bs,
  55. unsigned int offset)
  56. {
  57. return bcm_readb(bs->regs + bcm63xx_spireg(offset));
  58. }
  59. static inline u16 bcm_spi_readw(struct bcm63xx_spi *bs,
  60. unsigned int offset)
  61. {
  62. return bcm_readw(bs->regs + bcm63xx_spireg(offset));
  63. }
  64. static inline void bcm_spi_writeb(struct bcm63xx_spi *bs,
  65. u8 value, unsigned int offset)
  66. {
  67. bcm_writeb(value, bs->regs + bcm63xx_spireg(offset));
  68. }
  69. static inline void bcm_spi_writew(struct bcm63xx_spi *bs,
  70. u16 value, unsigned int offset)
  71. {
  72. bcm_writew(value, bs->regs + bcm63xx_spireg(offset));
  73. }
  74. static const unsigned bcm63xx_spi_freq_table[SPI_CLK_MASK][2] = {
  75. { 20000000, SPI_CLK_20MHZ },
  76. { 12500000, SPI_CLK_12_50MHZ },
  77. { 6250000, SPI_CLK_6_250MHZ },
  78. { 3125000, SPI_CLK_3_125MHZ },
  79. { 1563000, SPI_CLK_1_563MHZ },
  80. { 781000, SPI_CLK_0_781MHZ },
  81. { 391000, SPI_CLK_0_391MHZ }
  82. };
  83. static int bcm63xx_spi_setup_transfer(struct spi_device *spi,
  84. struct spi_transfer *t)
  85. {
  86. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  87. u8 bits_per_word;
  88. u8 clk_cfg, reg;
  89. u32 hz;
  90. int i;
  91. bits_per_word = (t) ? t->bits_per_word : spi->bits_per_word;
  92. hz = (t) ? t->speed_hz : spi->max_speed_hz;
  93. if (bits_per_word != 8) {
  94. dev_err(&spi->dev, "%s, unsupported bits_per_word=%d\n",
  95. __func__, bits_per_word);
  96. return -EINVAL;
  97. }
  98. if (spi->chip_select > spi->master->num_chipselect) {
  99. dev_err(&spi->dev, "%s, unsupported slave %d\n",
  100. __func__, spi->chip_select);
  101. return -EINVAL;
  102. }
  103. /* Find the closest clock configuration */
  104. for (i = 0; i < SPI_CLK_MASK; i++) {
  105. if (hz <= bcm63xx_spi_freq_table[i][0]) {
  106. clk_cfg = bcm63xx_spi_freq_table[i][1];
  107. break;
  108. }
  109. }
  110. /* No matching configuration found, default to lowest */
  111. if (i == SPI_CLK_MASK)
  112. clk_cfg = SPI_CLK_0_391MHZ;
  113. /* clear existing clock configuration bits of the register */
  114. reg = bcm_spi_readb(bs, SPI_CLK_CFG);
  115. reg &= ~SPI_CLK_MASK;
  116. reg |= clk_cfg;
  117. bcm_spi_writeb(bs, reg, SPI_CLK_CFG);
  118. dev_dbg(&spi->dev, "Setting clock register to %02x (hz %d)\n",
  119. clk_cfg, hz);
  120. return 0;
  121. }
  122. /* the spi->mode bits understood by this driver: */
  123. #define MODEBITS (SPI_CPOL | SPI_CPHA)
  124. static int bcm63xx_spi_setup(struct spi_device *spi)
  125. {
  126. struct bcm63xx_spi *bs;
  127. int ret;
  128. bs = spi_master_get_devdata(spi->master);
  129. if (bs->stopping)
  130. return -ESHUTDOWN;
  131. if (!spi->bits_per_word)
  132. spi->bits_per_word = 8;
  133. if (spi->mode & ~MODEBITS) {
  134. dev_err(&spi->dev, "%s, unsupported mode bits %x\n",
  135. __func__, spi->mode & ~MODEBITS);
  136. return -EINVAL;
  137. }
  138. ret = bcm63xx_spi_setup_transfer(spi, NULL);
  139. if (ret < 0) {
  140. dev_err(&spi->dev, "setup: unsupported mode bits %x\n",
  141. spi->mode & ~MODEBITS);
  142. return ret;
  143. }
  144. dev_dbg(&spi->dev, "%s, mode %d, %u bits/w, %u nsec/bit\n",
  145. __func__, spi->mode & MODEBITS, spi->bits_per_word, 0);
  146. return 0;
  147. }
  148. /* Fill the TX FIFO with as many bytes as possible */
  149. static void bcm63xx_spi_fill_tx_fifo(struct bcm63xx_spi *bs)
  150. {
  151. u8 size;
  152. /* Fill the Tx FIFO with as many bytes as possible */
  153. size = bs->remaining_bytes < bs->fifo_size ? bs->remaining_bytes :
  154. bs->fifo_size;
  155. memcpy_toio(bs->tx_io, bs->tx_ptr, size);
  156. bs->remaining_bytes -= size;
  157. }
  158. static int bcm63xx_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
  159. {
  160. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  161. u16 msg_ctl;
  162. u16 cmd;
  163. dev_dbg(&spi->dev, "txrx: tx %p, rx %p, len %d\n",
  164. t->tx_buf, t->rx_buf, t->len);
  165. /* Transmitter is inhibited */
  166. bs->tx_ptr = t->tx_buf;
  167. bs->rx_ptr = t->rx_buf;
  168. init_completion(&bs->done);
  169. if (t->tx_buf) {
  170. bs->remaining_bytes = t->len;
  171. bcm63xx_spi_fill_tx_fifo(bs);
  172. }
  173. /* Enable the command done interrupt which
  174. * we use to determine completion of a command */
  175. bcm_spi_writeb(bs, SPI_INTR_CMD_DONE, SPI_INT_MASK);
  176. /* Fill in the Message control register */
  177. msg_ctl = (t->len << SPI_BYTE_CNT_SHIFT);
  178. if (t->rx_buf && t->tx_buf)
  179. msg_ctl |= (SPI_FD_RW << SPI_MSG_TYPE_SHIFT);
  180. else if (t->rx_buf)
  181. msg_ctl |= (SPI_HD_R << SPI_MSG_TYPE_SHIFT);
  182. else if (t->tx_buf)
  183. msg_ctl |= (SPI_HD_W << SPI_MSG_TYPE_SHIFT);
  184. bcm_spi_writew(bs, msg_ctl, SPI_MSG_CTL);
  185. /* Issue the transfer */
  186. cmd = SPI_CMD_START_IMMEDIATE;
  187. cmd |= (0 << SPI_CMD_PREPEND_BYTE_CNT_SHIFT);
  188. cmd |= (spi->chip_select << SPI_CMD_DEVICE_ID_SHIFT);
  189. bcm_spi_writew(bs, cmd, SPI_CMD);
  190. wait_for_completion(&bs->done);
  191. /* Disable the CMD_DONE interrupt */
  192. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  193. return t->len - bs->remaining_bytes;
  194. }
  195. static int bcm63xx_transfer(struct spi_device *spi, struct spi_message *m)
  196. {
  197. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  198. struct spi_transfer *t;
  199. int ret = 0;
  200. if (unlikely(list_empty(&m->transfers)))
  201. return -EINVAL;
  202. if (bs->stopping)
  203. return -ESHUTDOWN;
  204. list_for_each_entry(t, &m->transfers, transfer_list) {
  205. ret += bcm63xx_txrx_bufs(spi, t);
  206. }
  207. m->complete(m->context);
  208. return ret;
  209. }
  210. /* This driver supports single master mode only. Hence
  211. * CMD_DONE is the only interrupt we care about
  212. */
  213. static irqreturn_t bcm63xx_spi_interrupt(int irq, void *dev_id)
  214. {
  215. struct spi_master *master = (struct spi_master *)dev_id;
  216. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  217. u8 intr;
  218. u16 cmd;
  219. /* Read interupts and clear them immediately */
  220. intr = bcm_spi_readb(bs, SPI_INT_STATUS);
  221. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  222. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  223. /* A tansfer completed */
  224. if (intr & SPI_INTR_CMD_DONE) {
  225. u8 rx_tail;
  226. rx_tail = bcm_spi_readb(bs, SPI_RX_TAIL);
  227. /* Read out all the data */
  228. if (rx_tail)
  229. memcpy_fromio(bs->rx_ptr, bs->rx_io, rx_tail);
  230. /* See if there is more data to send */
  231. if (bs->remaining_bytes > 0) {
  232. bcm63xx_spi_fill_tx_fifo(bs);
  233. /* Start the transfer */
  234. bcm_spi_writew(bs, SPI_HD_W << SPI_MSG_TYPE_SHIFT,
  235. SPI_MSG_CTL);
  236. cmd = bcm_spi_readw(bs, SPI_CMD);
  237. cmd |= SPI_CMD_START_IMMEDIATE;
  238. cmd |= (0 << SPI_CMD_PREPEND_BYTE_CNT_SHIFT);
  239. bcm_spi_writeb(bs, SPI_INTR_CMD_DONE, SPI_INT_MASK);
  240. bcm_spi_writew(bs, cmd, SPI_CMD);
  241. } else {
  242. complete(&bs->done);
  243. }
  244. }
  245. return IRQ_HANDLED;
  246. }
  247. static int __devinit bcm63xx_spi_probe(struct platform_device *pdev)
  248. {
  249. struct resource *r;
  250. struct device *dev = &pdev->dev;
  251. struct bcm63xx_spi_pdata *pdata = pdev->dev.platform_data;
  252. int irq;
  253. struct spi_master *master;
  254. struct clk *clk;
  255. struct bcm63xx_spi *bs;
  256. int ret;
  257. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  258. if (!r) {
  259. dev_err(dev, "no iomem\n");
  260. ret = -ENXIO;
  261. goto out;
  262. }
  263. irq = platform_get_irq(pdev, 0);
  264. if (irq < 0) {
  265. dev_err(dev, "no irq\n");
  266. ret = -ENXIO;
  267. goto out;
  268. }
  269. clk = clk_get(dev, "spi");
  270. if (IS_ERR(clk)) {
  271. dev_err(dev, "no clock for device\n");
  272. ret = PTR_ERR(clk);
  273. goto out;
  274. }
  275. master = spi_alloc_master(dev, sizeof(*bs));
  276. if (!master) {
  277. dev_err(dev, "out of memory\n");
  278. ret = -ENOMEM;
  279. goto out_clk;
  280. }
  281. bs = spi_master_get_devdata(master);
  282. init_completion(&bs->done);
  283. platform_set_drvdata(pdev, master);
  284. bs->pdev = pdev;
  285. if (!devm_request_mem_region(&pdev->dev, r->start,
  286. resource_size(r), PFX)) {
  287. dev_err(dev, "iomem request failed\n");
  288. ret = -ENXIO;
  289. goto out_err;
  290. }
  291. bs->regs = devm_ioremap_nocache(&pdev->dev, r->start,
  292. resource_size(r));
  293. if (!bs->regs) {
  294. dev_err(dev, "unable to ioremap regs\n");
  295. ret = -ENOMEM;
  296. goto out_err;
  297. }
  298. bs->irq = irq;
  299. bs->clk = clk;
  300. bs->fifo_size = pdata->fifo_size;
  301. ret = devm_request_irq(&pdev->dev, irq, bcm63xx_spi_interrupt, 0,
  302. pdev->name, master);
  303. if (ret) {
  304. dev_err(dev, "unable to request irq\n");
  305. goto out_err;
  306. }
  307. master->bus_num = pdata->bus_num;
  308. master->num_chipselect = pdata->num_chipselect;
  309. master->setup = bcm63xx_spi_setup;
  310. master->transfer = bcm63xx_transfer;
  311. bs->speed_hz = pdata->speed_hz;
  312. bs->stopping = 0;
  313. bs->tx_io = (u8 *)(bs->regs + bcm63xx_spireg(SPI_MSG_DATA));
  314. bs->rx_io = (const u8 *)(bs->regs + bcm63xx_spireg(SPI_RX_DATA));
  315. spin_lock_init(&bs->lock);
  316. /* Initialize hardware */
  317. clk_enable(bs->clk);
  318. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  319. /* register and we are done */
  320. ret = spi_register_master(master);
  321. if (ret) {
  322. dev_err(dev, "spi register failed\n");
  323. goto out_clk_disable;
  324. }
  325. dev_info(dev, "at 0x%08x (irq %d, FIFOs size %d) v%s\n",
  326. r->start, irq, bs->fifo_size, DRV_VER);
  327. return 0;
  328. out_clk_disable:
  329. clk_disable(clk);
  330. out_err:
  331. platform_set_drvdata(pdev, NULL);
  332. spi_master_put(master);
  333. out_clk:
  334. clk_put(clk);
  335. out:
  336. return ret;
  337. }
  338. static int __devexit bcm63xx_spi_remove(struct platform_device *pdev)
  339. {
  340. struct spi_master *master = platform_get_drvdata(pdev);
  341. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  342. /* reset spi block */
  343. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  344. spin_lock(&bs->lock);
  345. bs->stopping = 1;
  346. /* HW shutdown */
  347. clk_disable(bs->clk);
  348. clk_put(bs->clk);
  349. spin_unlock(&bs->lock);
  350. platform_set_drvdata(pdev, 0);
  351. spi_unregister_master(master);
  352. return 0;
  353. }
  354. #ifdef CONFIG_PM
  355. static int bcm63xx_spi_suspend(struct device *dev)
  356. {
  357. struct spi_master *master =
  358. platform_get_drvdata(to_platform_device(dev));
  359. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  360. clk_disable(bs->clk);
  361. return 0;
  362. }
  363. static int bcm63xx_spi_resume(struct device *dev)
  364. {
  365. struct spi_master *master =
  366. platform_get_drvdata(to_platform_device(dev));
  367. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  368. clk_enable(bs->clk);
  369. return 0;
  370. }
  371. static const struct dev_pm_ops bcm63xx_spi_pm_ops = {
  372. .suspend = bcm63xx_spi_suspend,
  373. .resume = bcm63xx_spi_resume,
  374. };
  375. #define BCM63XX_SPI_PM_OPS (&bcm63xx_spi_pm_ops)
  376. #else
  377. #define BCM63XX_SPI_PM_OPS NULL
  378. #endif
  379. static struct platform_driver bcm63xx_spi_driver = {
  380. .driver = {
  381. .name = "bcm63xx-spi",
  382. .owner = THIS_MODULE,
  383. .pm = BCM63XX_SPI_PM_OPS,
  384. },
  385. .probe = bcm63xx_spi_probe,
  386. .remove = __devexit_p(bcm63xx_spi_remove),
  387. };
  388. module_platform_driver(bcm63xx_spi_driver);
  389. MODULE_ALIAS("platform:bcm63xx_spi");
  390. MODULE_AUTHOR("Florian Fainelli <florian@openwrt.org>");
  391. MODULE_AUTHOR("Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>");
  392. MODULE_DESCRIPTION("Broadcom BCM63xx SPI Controller driver");
  393. MODULE_LICENSE("GPL");