pciehp_hpc.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934
  1. /*
  2. * PCI Express PCI Hot Plug Driver
  3. *
  4. * Copyright (C) 1995,2001 Compaq Computer Corporation
  5. * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
  6. * Copyright (C) 2001 IBM Corp.
  7. * Copyright (C) 2003-2004 Intel Corporation
  8. *
  9. * All rights reserved.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  19. * NON INFRINGEMENT. See the GNU General Public License for more
  20. * details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/types.h>
  32. #include <linux/signal.h>
  33. #include <linux/jiffies.h>
  34. #include <linux/timer.h>
  35. #include <linux/pci.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/time.h>
  38. #include <linux/slab.h>
  39. #include "../pci.h"
  40. #include "pciehp.h"
  41. static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
  42. {
  43. struct pci_dev *dev = ctrl->pcie->port;
  44. return pci_read_config_word(dev, pci_pcie_cap(dev) + reg, value);
  45. }
  46. static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
  47. {
  48. struct pci_dev *dev = ctrl->pcie->port;
  49. return pci_read_config_dword(dev, pci_pcie_cap(dev) + reg, value);
  50. }
  51. static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
  52. {
  53. struct pci_dev *dev = ctrl->pcie->port;
  54. return pci_write_config_word(dev, pci_pcie_cap(dev) + reg, value);
  55. }
  56. static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
  57. {
  58. struct pci_dev *dev = ctrl->pcie->port;
  59. return pci_write_config_dword(dev, pci_pcie_cap(dev) + reg, value);
  60. }
  61. /* Power Control Command */
  62. #define POWER_ON 0
  63. #define POWER_OFF PCI_EXP_SLTCTL_PCC
  64. static irqreturn_t pcie_isr(int irq, void *dev_id);
  65. static void start_int_poll_timer(struct controller *ctrl, int sec);
  66. /* This is the interrupt polling timeout function. */
  67. static void int_poll_timeout(unsigned long data)
  68. {
  69. struct controller *ctrl = (struct controller *)data;
  70. /* Poll for interrupt events. regs == NULL => polling */
  71. pcie_isr(0, ctrl);
  72. init_timer(&ctrl->poll_timer);
  73. if (!pciehp_poll_time)
  74. pciehp_poll_time = 2; /* default polling interval is 2 sec */
  75. start_int_poll_timer(ctrl, pciehp_poll_time);
  76. }
  77. /* This function starts the interrupt polling timer. */
  78. static void start_int_poll_timer(struct controller *ctrl, int sec)
  79. {
  80. /* Clamp to sane value */
  81. if ((sec <= 0) || (sec > 60))
  82. sec = 2;
  83. ctrl->poll_timer.function = &int_poll_timeout;
  84. ctrl->poll_timer.data = (unsigned long)ctrl;
  85. ctrl->poll_timer.expires = jiffies + sec * HZ;
  86. add_timer(&ctrl->poll_timer);
  87. }
  88. static inline int pciehp_request_irq(struct controller *ctrl)
  89. {
  90. int retval, irq = ctrl->pcie->irq;
  91. /* Install interrupt polling timer. Start with 10 sec delay */
  92. if (pciehp_poll_mode) {
  93. init_timer(&ctrl->poll_timer);
  94. start_int_poll_timer(ctrl, 10);
  95. return 0;
  96. }
  97. /* Installs the interrupt handler */
  98. retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
  99. if (retval)
  100. ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
  101. irq);
  102. return retval;
  103. }
  104. static inline void pciehp_free_irq(struct controller *ctrl)
  105. {
  106. if (pciehp_poll_mode)
  107. del_timer_sync(&ctrl->poll_timer);
  108. else
  109. free_irq(ctrl->pcie->irq, ctrl);
  110. }
  111. static int pcie_poll_cmd(struct controller *ctrl)
  112. {
  113. u16 slot_status;
  114. int err, timeout = 1000;
  115. err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  116. if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
  117. pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
  118. return 1;
  119. }
  120. while (timeout > 0) {
  121. msleep(10);
  122. timeout -= 10;
  123. err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  124. if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
  125. pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
  126. return 1;
  127. }
  128. }
  129. return 0; /* timeout */
  130. }
  131. static void pcie_wait_cmd(struct controller *ctrl, int poll)
  132. {
  133. unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
  134. unsigned long timeout = msecs_to_jiffies(msecs);
  135. int rc;
  136. if (poll)
  137. rc = pcie_poll_cmd(ctrl);
  138. else
  139. rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
  140. if (!rc)
  141. ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
  142. }
  143. /**
  144. * pcie_write_cmd - Issue controller command
  145. * @ctrl: controller to which the command is issued
  146. * @cmd: command value written to slot control register
  147. * @mask: bitmask of slot control register to be modified
  148. */
  149. static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
  150. {
  151. int retval = 0;
  152. u16 slot_status;
  153. u16 slot_ctrl;
  154. mutex_lock(&ctrl->ctrl_lock);
  155. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  156. if (retval) {
  157. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  158. __func__);
  159. goto out;
  160. }
  161. if (slot_status & PCI_EXP_SLTSTA_CC) {
  162. if (!ctrl->no_cmd_complete) {
  163. /*
  164. * After 1 sec and CMD_COMPLETED still not set, just
  165. * proceed forward to issue the next command according
  166. * to spec. Just print out the error message.
  167. */
  168. ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
  169. } else if (!NO_CMD_CMPL(ctrl)) {
  170. /*
  171. * This controller semms to notify of command completed
  172. * event even though it supports none of power
  173. * controller, attention led, power led and EMI.
  174. */
  175. ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
  176. "wait for command completed event.\n");
  177. ctrl->no_cmd_complete = 0;
  178. } else {
  179. ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
  180. "the controller is broken.\n");
  181. }
  182. }
  183. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  184. if (retval) {
  185. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  186. goto out;
  187. }
  188. slot_ctrl &= ~mask;
  189. slot_ctrl |= (cmd & mask);
  190. ctrl->cmd_busy = 1;
  191. smp_mb();
  192. retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
  193. if (retval)
  194. ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
  195. /*
  196. * Wait for command completion.
  197. */
  198. if (!retval && !ctrl->no_cmd_complete) {
  199. int poll = 0;
  200. /*
  201. * if hotplug interrupt is not enabled or command
  202. * completed interrupt is not enabled, we need to poll
  203. * command completed event.
  204. */
  205. if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
  206. !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
  207. poll = 1;
  208. pcie_wait_cmd(ctrl, poll);
  209. }
  210. out:
  211. mutex_unlock(&ctrl->ctrl_lock);
  212. return retval;
  213. }
  214. static inline int check_link_active(struct controller *ctrl)
  215. {
  216. u16 link_status;
  217. if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status))
  218. return 0;
  219. return !!(link_status & PCI_EXP_LNKSTA_DLLLA);
  220. }
  221. static void pcie_wait_link_active(struct controller *ctrl)
  222. {
  223. int timeout = 1000;
  224. if (check_link_active(ctrl))
  225. return;
  226. while (timeout > 0) {
  227. msleep(10);
  228. timeout -= 10;
  229. if (check_link_active(ctrl))
  230. return;
  231. }
  232. ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
  233. }
  234. int pciehp_check_link_status(struct controller *ctrl)
  235. {
  236. u16 lnk_status;
  237. int retval = 0;
  238. /*
  239. * Data Link Layer Link Active Reporting must be capable for
  240. * hot-plug capable downstream port. But old controller might
  241. * not implement it. In this case, we wait for 1000 ms.
  242. */
  243. if (ctrl->link_active_reporting)
  244. pcie_wait_link_active(ctrl);
  245. else
  246. msleep(1000);
  247. /*
  248. * Need to wait for 1000 ms after Data Link Layer Link Active
  249. * (DLLLA) bit reads 1b before sending configuration request.
  250. * We need it before checking Link Training (LT) bit becuase
  251. * LT is still set even after DLLLA bit is set on some platform.
  252. */
  253. msleep(1000);
  254. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  255. if (retval) {
  256. ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
  257. return retval;
  258. }
  259. ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
  260. if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
  261. !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
  262. ctrl_err(ctrl, "Link Training Error occurs \n");
  263. retval = -1;
  264. return retval;
  265. }
  266. /*
  267. * If the port supports Link speeds greater than 5.0 GT/s, we
  268. * must wait for 100 ms after Link training completes before
  269. * sending configuration request.
  270. */
  271. if (ctrl->pcie->port->subordinate->max_bus_speed > PCIE_SPEED_5_0GT)
  272. msleep(100);
  273. pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);
  274. return retval;
  275. }
  276. int pciehp_get_attention_status(struct slot *slot, u8 *status)
  277. {
  278. struct controller *ctrl = slot->ctrl;
  279. u16 slot_ctrl;
  280. u8 atten_led_state;
  281. int retval = 0;
  282. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  283. if (retval) {
  284. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  285. return retval;
  286. }
  287. ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
  288. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
  289. atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
  290. switch (atten_led_state) {
  291. case 0:
  292. *status = 0xFF; /* Reserved */
  293. break;
  294. case 1:
  295. *status = 1; /* On */
  296. break;
  297. case 2:
  298. *status = 2; /* Blink */
  299. break;
  300. case 3:
  301. *status = 0; /* Off */
  302. break;
  303. default:
  304. *status = 0xFF;
  305. break;
  306. }
  307. return 0;
  308. }
  309. int pciehp_get_power_status(struct slot *slot, u8 *status)
  310. {
  311. struct controller *ctrl = slot->ctrl;
  312. u16 slot_ctrl;
  313. u8 pwr_state;
  314. int retval = 0;
  315. retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
  316. if (retval) {
  317. ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
  318. return retval;
  319. }
  320. ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
  321. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
  322. pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
  323. switch (pwr_state) {
  324. case 0:
  325. *status = 1;
  326. break;
  327. case 1:
  328. *status = 0;
  329. break;
  330. default:
  331. *status = 0xFF;
  332. break;
  333. }
  334. return retval;
  335. }
  336. int pciehp_get_latch_status(struct slot *slot, u8 *status)
  337. {
  338. struct controller *ctrl = slot->ctrl;
  339. u16 slot_status;
  340. int retval;
  341. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  342. if (retval) {
  343. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  344. __func__);
  345. return retval;
  346. }
  347. *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
  348. return 0;
  349. }
  350. int pciehp_get_adapter_status(struct slot *slot, u8 *status)
  351. {
  352. struct controller *ctrl = slot->ctrl;
  353. u16 slot_status;
  354. int retval;
  355. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  356. if (retval) {
  357. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  358. __func__);
  359. return retval;
  360. }
  361. *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
  362. return 0;
  363. }
  364. int pciehp_query_power_fault(struct slot *slot)
  365. {
  366. struct controller *ctrl = slot->ctrl;
  367. u16 slot_status;
  368. int retval;
  369. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  370. if (retval) {
  371. ctrl_err(ctrl, "Cannot check for power fault\n");
  372. return retval;
  373. }
  374. return !!(slot_status & PCI_EXP_SLTSTA_PFD);
  375. }
  376. int pciehp_set_attention_status(struct slot *slot, u8 value)
  377. {
  378. struct controller *ctrl = slot->ctrl;
  379. u16 slot_cmd;
  380. u16 cmd_mask;
  381. cmd_mask = PCI_EXP_SLTCTL_AIC;
  382. switch (value) {
  383. case 0 : /* turn off */
  384. slot_cmd = 0x00C0;
  385. break;
  386. case 1: /* turn on */
  387. slot_cmd = 0x0040;
  388. break;
  389. case 2: /* turn blink */
  390. slot_cmd = 0x0080;
  391. break;
  392. default:
  393. return -EINVAL;
  394. }
  395. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  396. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  397. return pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  398. }
  399. void pciehp_green_led_on(struct slot *slot)
  400. {
  401. struct controller *ctrl = slot->ctrl;
  402. u16 slot_cmd;
  403. u16 cmd_mask;
  404. slot_cmd = 0x0100;
  405. cmd_mask = PCI_EXP_SLTCTL_PIC;
  406. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  407. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  408. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  409. }
  410. void pciehp_green_led_off(struct slot *slot)
  411. {
  412. struct controller *ctrl = slot->ctrl;
  413. u16 slot_cmd;
  414. u16 cmd_mask;
  415. slot_cmd = 0x0300;
  416. cmd_mask = PCI_EXP_SLTCTL_PIC;
  417. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  418. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  419. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  420. }
  421. void pciehp_green_led_blink(struct slot *slot)
  422. {
  423. struct controller *ctrl = slot->ctrl;
  424. u16 slot_cmd;
  425. u16 cmd_mask;
  426. slot_cmd = 0x0200;
  427. cmd_mask = PCI_EXP_SLTCTL_PIC;
  428. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  429. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  430. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  431. }
  432. int pciehp_power_on_slot(struct slot * slot)
  433. {
  434. struct controller *ctrl = slot->ctrl;
  435. u16 slot_cmd;
  436. u16 cmd_mask;
  437. u16 slot_status;
  438. int retval = 0;
  439. /* Clear sticky power-fault bit from previous power failures */
  440. retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
  441. if (retval) {
  442. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
  443. __func__);
  444. return retval;
  445. }
  446. slot_status &= PCI_EXP_SLTSTA_PFD;
  447. if (slot_status) {
  448. retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
  449. if (retval) {
  450. ctrl_err(ctrl,
  451. "%s: Cannot write to SLOTSTATUS register\n",
  452. __func__);
  453. return retval;
  454. }
  455. }
  456. ctrl->power_fault_detected = 0;
  457. slot_cmd = POWER_ON;
  458. cmd_mask = PCI_EXP_SLTCTL_PCC;
  459. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  460. if (retval) {
  461. ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
  462. return retval;
  463. }
  464. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  465. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  466. return retval;
  467. }
  468. int pciehp_power_off_slot(struct slot * slot)
  469. {
  470. struct controller *ctrl = slot->ctrl;
  471. u16 slot_cmd;
  472. u16 cmd_mask;
  473. int retval;
  474. slot_cmd = POWER_OFF;
  475. cmd_mask = PCI_EXP_SLTCTL_PCC;
  476. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  477. if (retval) {
  478. ctrl_err(ctrl, "Write command failed!\n");
  479. return retval;
  480. }
  481. ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
  482. pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
  483. return 0;
  484. }
  485. static irqreturn_t pcie_isr(int irq, void *dev_id)
  486. {
  487. struct controller *ctrl = (struct controller *)dev_id;
  488. struct slot *slot = ctrl->slot;
  489. u16 detected, intr_loc;
  490. /*
  491. * In order to guarantee that all interrupt events are
  492. * serviced, we need to re-inspect Slot Status register after
  493. * clearing what is presumed to be the last pending interrupt.
  494. */
  495. intr_loc = 0;
  496. do {
  497. if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
  498. ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
  499. __func__);
  500. return IRQ_NONE;
  501. }
  502. detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
  503. PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
  504. PCI_EXP_SLTSTA_CC);
  505. detected &= ~intr_loc;
  506. intr_loc |= detected;
  507. if (!intr_loc)
  508. return IRQ_NONE;
  509. if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
  510. ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
  511. __func__);
  512. return IRQ_NONE;
  513. }
  514. } while (detected);
  515. ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
  516. /* Check Command Complete Interrupt Pending */
  517. if (intr_loc & PCI_EXP_SLTSTA_CC) {
  518. ctrl->cmd_busy = 0;
  519. smp_mb();
  520. wake_up(&ctrl->queue);
  521. }
  522. if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
  523. return IRQ_HANDLED;
  524. /* Check MRL Sensor Changed */
  525. if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
  526. pciehp_handle_switch_change(slot);
  527. /* Check Attention Button Pressed */
  528. if (intr_loc & PCI_EXP_SLTSTA_ABP)
  529. pciehp_handle_attention_button(slot);
  530. /* Check Presence Detect Changed */
  531. if (intr_loc & PCI_EXP_SLTSTA_PDC)
  532. pciehp_handle_presence_change(slot);
  533. /* Check Power Fault Detected */
  534. if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
  535. ctrl->power_fault_detected = 1;
  536. pciehp_handle_power_fault(slot);
  537. }
  538. return IRQ_HANDLED;
  539. }
  540. int pciehp_get_max_lnk_width(struct slot *slot,
  541. enum pcie_link_width *value)
  542. {
  543. struct controller *ctrl = slot->ctrl;
  544. enum pcie_link_width lnk_wdth;
  545. u32 lnk_cap;
  546. int retval = 0;
  547. retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
  548. if (retval) {
  549. ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
  550. return retval;
  551. }
  552. switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
  553. case 0:
  554. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  555. break;
  556. case 1:
  557. lnk_wdth = PCIE_LNK_X1;
  558. break;
  559. case 2:
  560. lnk_wdth = PCIE_LNK_X2;
  561. break;
  562. case 4:
  563. lnk_wdth = PCIE_LNK_X4;
  564. break;
  565. case 8:
  566. lnk_wdth = PCIE_LNK_X8;
  567. break;
  568. case 12:
  569. lnk_wdth = PCIE_LNK_X12;
  570. break;
  571. case 16:
  572. lnk_wdth = PCIE_LNK_X16;
  573. break;
  574. case 32:
  575. lnk_wdth = PCIE_LNK_X32;
  576. break;
  577. default:
  578. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  579. break;
  580. }
  581. *value = lnk_wdth;
  582. ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
  583. return retval;
  584. }
  585. int pciehp_get_cur_lnk_width(struct slot *slot,
  586. enum pcie_link_width *value)
  587. {
  588. struct controller *ctrl = slot->ctrl;
  589. enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  590. int retval = 0;
  591. u16 lnk_status;
  592. retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
  593. if (retval) {
  594. ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
  595. __func__);
  596. return retval;
  597. }
  598. switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
  599. case 0:
  600. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  601. break;
  602. case 1:
  603. lnk_wdth = PCIE_LNK_X1;
  604. break;
  605. case 2:
  606. lnk_wdth = PCIE_LNK_X2;
  607. break;
  608. case 4:
  609. lnk_wdth = PCIE_LNK_X4;
  610. break;
  611. case 8:
  612. lnk_wdth = PCIE_LNK_X8;
  613. break;
  614. case 12:
  615. lnk_wdth = PCIE_LNK_X12;
  616. break;
  617. case 16:
  618. lnk_wdth = PCIE_LNK_X16;
  619. break;
  620. case 32:
  621. lnk_wdth = PCIE_LNK_X32;
  622. break;
  623. default:
  624. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  625. break;
  626. }
  627. *value = lnk_wdth;
  628. ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
  629. return retval;
  630. }
  631. int pcie_enable_notification(struct controller *ctrl)
  632. {
  633. u16 cmd, mask;
  634. /*
  635. * TBD: Power fault detected software notification support.
  636. *
  637. * Power fault detected software notification is not enabled
  638. * now, because it caused power fault detected interrupt storm
  639. * on some machines. On those machines, power fault detected
  640. * bit in the slot status register was set again immediately
  641. * when it is cleared in the interrupt service routine, and
  642. * next power fault detected interrupt was notified again.
  643. */
  644. cmd = PCI_EXP_SLTCTL_PDCE;
  645. if (ATTN_BUTTN(ctrl))
  646. cmd |= PCI_EXP_SLTCTL_ABPE;
  647. if (MRL_SENS(ctrl))
  648. cmd |= PCI_EXP_SLTCTL_MRLSCE;
  649. if (!pciehp_poll_mode)
  650. cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
  651. mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
  652. PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
  653. PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
  654. if (pcie_write_cmd(ctrl, cmd, mask)) {
  655. ctrl_err(ctrl, "Cannot enable software notification\n");
  656. return -1;
  657. }
  658. return 0;
  659. }
  660. static void pcie_disable_notification(struct controller *ctrl)
  661. {
  662. u16 mask;
  663. mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
  664. PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
  665. PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
  666. PCI_EXP_SLTCTL_DLLSCE);
  667. if (pcie_write_cmd(ctrl, 0, mask))
  668. ctrl_warn(ctrl, "Cannot disable software notification\n");
  669. }
  670. int pcie_init_notification(struct controller *ctrl)
  671. {
  672. if (pciehp_request_irq(ctrl))
  673. return -1;
  674. if (pcie_enable_notification(ctrl)) {
  675. pciehp_free_irq(ctrl);
  676. return -1;
  677. }
  678. ctrl->notification_enabled = 1;
  679. return 0;
  680. }
  681. static void pcie_shutdown_notification(struct controller *ctrl)
  682. {
  683. if (ctrl->notification_enabled) {
  684. pcie_disable_notification(ctrl);
  685. pciehp_free_irq(ctrl);
  686. ctrl->notification_enabled = 0;
  687. }
  688. }
  689. static int pcie_init_slot(struct controller *ctrl)
  690. {
  691. struct slot *slot;
  692. slot = kzalloc(sizeof(*slot), GFP_KERNEL);
  693. if (!slot)
  694. return -ENOMEM;
  695. slot->ctrl = ctrl;
  696. mutex_init(&slot->lock);
  697. INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
  698. ctrl->slot = slot;
  699. return 0;
  700. }
  701. static void pcie_cleanup_slot(struct controller *ctrl)
  702. {
  703. struct slot *slot = ctrl->slot;
  704. cancel_delayed_work(&slot->work);
  705. flush_workqueue(pciehp_wq);
  706. kfree(slot);
  707. }
  708. static inline void dbg_ctrl(struct controller *ctrl)
  709. {
  710. int i;
  711. u16 reg16;
  712. struct pci_dev *pdev = ctrl->pcie->port;
  713. if (!pciehp_debug)
  714. return;
  715. ctrl_info(ctrl, "Hotplug Controller:\n");
  716. ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
  717. pci_name(pdev), pdev->irq);
  718. ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
  719. ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
  720. ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
  721. pdev->subsystem_device);
  722. ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
  723. pdev->subsystem_vendor);
  724. ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
  725. pci_pcie_cap(pdev));
  726. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  727. if (!pci_resource_len(pdev, i))
  728. continue;
  729. ctrl_info(ctrl, " PCI resource [%d] : %pR\n",
  730. i, &pdev->resource[i]);
  731. }
  732. ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
  733. ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
  734. ctrl_info(ctrl, " Attention Button : %3s\n",
  735. ATTN_BUTTN(ctrl) ? "yes" : "no");
  736. ctrl_info(ctrl, " Power Controller : %3s\n",
  737. POWER_CTRL(ctrl) ? "yes" : "no");
  738. ctrl_info(ctrl, " MRL Sensor : %3s\n",
  739. MRL_SENS(ctrl) ? "yes" : "no");
  740. ctrl_info(ctrl, " Attention Indicator : %3s\n",
  741. ATTN_LED(ctrl) ? "yes" : "no");
  742. ctrl_info(ctrl, " Power Indicator : %3s\n",
  743. PWR_LED(ctrl) ? "yes" : "no");
  744. ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
  745. HP_SUPR_RM(ctrl) ? "yes" : "no");
  746. ctrl_info(ctrl, " EMI Present : %3s\n",
  747. EMI(ctrl) ? "yes" : "no");
  748. ctrl_info(ctrl, " Command Completed : %3s\n",
  749. NO_CMD_CMPL(ctrl) ? "no" : "yes");
  750. pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
  751. ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
  752. pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
  753. ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
  754. }
  755. struct controller *pcie_init(struct pcie_device *dev)
  756. {
  757. struct controller *ctrl;
  758. u32 slot_cap, link_cap;
  759. struct pci_dev *pdev = dev->port;
  760. ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
  761. if (!ctrl) {
  762. dev_err(&dev->device, "%s: Out of memory\n", __func__);
  763. goto abort;
  764. }
  765. ctrl->pcie = dev;
  766. if (!pci_pcie_cap(pdev)) {
  767. ctrl_err(ctrl, "Cannot find PCI Express capability\n");
  768. goto abort_ctrl;
  769. }
  770. if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
  771. ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
  772. goto abort_ctrl;
  773. }
  774. ctrl->slot_cap = slot_cap;
  775. mutex_init(&ctrl->ctrl_lock);
  776. init_waitqueue_head(&ctrl->queue);
  777. dbg_ctrl(ctrl);
  778. /*
  779. * Controller doesn't notify of command completion if the "No
  780. * Command Completed Support" bit is set in Slot Capability
  781. * register or the controller supports none of power
  782. * controller, attention led, power led and EMI.
  783. */
  784. if (NO_CMD_CMPL(ctrl) ||
  785. !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
  786. ctrl->no_cmd_complete = 1;
  787. /* Check if Data Link Layer Link Active Reporting is implemented */
  788. if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
  789. ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
  790. goto abort_ctrl;
  791. }
  792. if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
  793. ctrl_dbg(ctrl, "Link Active Reporting supported\n");
  794. ctrl->link_active_reporting = 1;
  795. }
  796. /* Clear all remaining event bits in Slot Status register */
  797. if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
  798. goto abort_ctrl;
  799. /* Disable sotfware notification */
  800. pcie_disable_notification(ctrl);
  801. ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
  802. pdev->vendor, pdev->device, pdev->subsystem_vendor,
  803. pdev->subsystem_device);
  804. if (pcie_init_slot(ctrl))
  805. goto abort_ctrl;
  806. return ctrl;
  807. abort_ctrl:
  808. kfree(ctrl);
  809. abort:
  810. return NULL;
  811. }
  812. void pciehp_release_ctrl(struct controller *ctrl)
  813. {
  814. pcie_shutdown_notification(ctrl);
  815. pcie_cleanup_slot(ctrl);
  816. kfree(ctrl);
  817. }